intel_ringbuffer.c 68.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43
static inline int __ring_space(int head, int tail, int size)
44
{
45
	int space = head - (tail + I915_RING_FREE_SPACE);
46
	if (space < 0)
47
		space += size;
48 49 50
	return space;
}

51
static inline int ring_space(struct intel_engine_cs *ring)
52
{
53 54
	struct intel_ringbuffer *ringbuf = ring->buffer;
	return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
55 56
}

57
static bool intel_ring_stopped(struct intel_engine_cs *ring)
58 59
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
60 61
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
62

63
void __intel_ring_advance(struct intel_engine_cs *ring)
64
{
65 66
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
67
	if (intel_ring_stopped(ring))
68
		return;
69
	ring->write_tail(ring, ringbuf->tail);
70 71
}

72
static int
73
gen2_render_ring_flush(struct intel_engine_cs *ring,
74 75 76 77 78 79 80
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
81
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
99
gen4_render_ring_flush(struct intel_engine_cs *ring,
100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
102
{
103
	struct drm_device *dev = ring->dev;
104
	u32 cmd;
105
	int ret;
106

107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
136
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
137 138 139
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
140

141 142 143
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
144

145 146 147
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
148

149 150 151
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
152 153

	return 0;
154 155
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
194
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
195
{
196
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
229
gen6_render_ring_flush(struct intel_engine_cs *ring,
230 231 232
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
233
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
234 235
	int ret;

236 237 238 239 240
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

241 242 243 244
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
245 246 247 248 249 250 251
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
252
		flags |= PIPE_CONTROL_CS_STALL;
253 254 255 256 257 258 259 260 261 262 263
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
264
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
265
	}
266

267
	ret = intel_ring_begin(ring, 4);
268 269 270
	if (ret)
		return ret;

271
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 273
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
274
	intel_ring_emit(ring, 0);
275 276 277 278 279
	intel_ring_advance(ring);

	return 0;
}

280
static int
281
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

299
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
300 301 302 303 304 305
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

306
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
307 308 309 310 311 312
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
313 314 315
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
316 317 318 319 320 321
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

322
static int
323
gen7_render_ring_flush(struct intel_engine_cs *ring,
324 325 326
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
327
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
328 329
	int ret;

330 331 332 333 334 335 336 337 338 339
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
359
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
360 361 362 363 364

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
365 366 367 368 369 370 371 372
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
373
	intel_ring_emit(ring, scratch_addr);
374 375 376
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

377
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
378 379
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

380 381 382
	return 0;
}

B
Ben Widawsky 已提交
383
static int
384
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
385 386 387
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
388
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
B
Ben Widawsky 已提交
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

424
static void ring_write_tail(struct intel_engine_cs *ring,
425
			    u32 value)
426
{
427
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
428
	I915_WRITE_TAIL(ring, value);
429 430
}

431
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
432
{
433
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
434
	u64 acthd;
435

436 437 438 439 440 441 442 443 444
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
445 446
}

447
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
448 449 450 451 452 453 454 455 456 457
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

458
static bool stop_ring(struct intel_engine_cs *ring)
459
{
460
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
461

462 463 464 465 466 467 468
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
469

470
	I915_WRITE_CTL(ring, 0);
471
	I915_WRITE_HEAD(ring, 0);
472
	ring->write_tail(ring, 0);
473

474 475 476 477
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
478

479 480
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
481

482
static int init_ring_common(struct intel_engine_cs *ring)
483 484 485
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
486 487
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
488 489 490 491 492 493
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
494 495 496 497 498 499 500
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
501

502
		if (!stop_ring(ring)) {
503 504 505 506 507 508 509
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
510 511
			ret = -EIO;
			goto out;
512
		}
513 514
	}

515 516 517 518 519
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

520 521 522 523
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
524
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
525
	I915_WRITE_CTL(ring,
526
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
527
			| RING_VALID);
528 529

	/* If the head is still not zero, the ring is dead */
530
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
531
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
532
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
533
		DRM_ERROR("%s initialization failed "
534 535 536 537 538
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
539 540
		ret = -EIO;
		goto out;
541 542
	}

543 544
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
545
	else {
546 547 548 549
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
		ringbuf->space = ring_space(ring);
		ringbuf->last_retired_head = -1;
550
	}
551

552 553
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

554
out:
555
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
556 557

	return ret;
558 559
}

560
static int
561
init_pipe_control(struct intel_engine_cs *ring)
562 563 564
{
	int ret;

565
	if (ring->scratch.obj)
566 567
		return 0;

568 569
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
570 571 572 573
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
574

575 576 577
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
578

579
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
580 581 582
	if (ret)
		goto err_unref;

583 584 585
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
586
		ret = -ENOMEM;
587
		goto err_unpin;
588
	}
589

590
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
591
			 ring->name, ring->scratch.gtt_offset);
592 593 594
	return 0;

err_unpin:
B
Ben Widawsky 已提交
595
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
596
err_unref:
597
	drm_gem_object_unreference(&ring->scratch.obj->base);
598 599 600 601
err:
	return ret;
}

602
static int init_render_ring(struct intel_engine_cs *ring)
603
{
604
	struct drm_device *dev = ring->dev;
605
	struct drm_i915_private *dev_priv = dev->dev_private;
606
	int ret = init_ring_common(ring);
607 608
	if (ret)
		return ret;
609

610 611
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
612
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
613 614 615 616

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
617
	 *
618
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
619 620 621 622
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

623
	/* Required for the hardware to program scanline values for waiting */
624
	/* WaEnableFlushTlbInvalidationMode:snb */
625 626
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
627
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
628

629
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
630 631
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
632
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
633
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
634

635
	if (INTEL_INFO(dev)->gen >= 5) {
636 637 638 639 640
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

641
	if (IS_GEN6(dev)) {
642 643 644 645 646 647
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
648
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
649 650
	}

651 652
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
653

654
	if (HAS_L3_DPF(dev))
655
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
656

657 658 659
	return ret;
}

660
static void render_ring_cleanup(struct intel_engine_cs *ring)
661
{
662
	struct drm_device *dev = ring->dev;
663 664 665 666 667 668 669
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
670

671
	if (ring->scratch.obj == NULL)
672 673
		return;

674 675
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
676
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
677
	}
678

679 680
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

757
static int gen6_signal(struct intel_engine_cs *signaller,
758
		       unsigned int num_dwords)
759
{
760 761
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
762
	struct intel_engine_cs *useless;
763
	int i, ret, num_rings;
764

765 766 767 768
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
769 770 771 772 773

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

774 775 776 777 778 779 780 781
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
782

783 784 785 786
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

787
	return 0;
788 789
}

790 791 792 793 794 795 796 797 798
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
799
static int
800
gen6_add_request(struct intel_engine_cs *ring)
801
{
802
	int ret;
803

B
Ben Widawsky 已提交
804 805 806 807 808
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

809 810 811 812 813
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
814
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
815
	intel_ring_emit(ring, MI_USER_INTERRUPT);
816
	__intel_ring_advance(ring);
817 818 819 820

	return 0;
}

821 822 823 824 825 826 827
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

828 829 830 831 832 833 834
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

860
static int
861 862
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
863
	       u32 seqno)
864
{
865 866 867
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
868 869
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
870

871 872 873 874 875 876
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

877
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
878

879
	ret = intel_ring_begin(waiter, 4);
880 881 882
	if (ret)
		return ret;

883 884
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
885
		intel_ring_emit(waiter, dw1 | wait_mbox);
886 887 888 889 890 891 892 893 894
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
895
	intel_ring_advance(waiter);
896 897 898 899

	return 0;
}

900 901
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
902 903
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
904 905 906 907 908 909
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
910
pc_render_add_request(struct intel_engine_cs *ring)
911
{
912
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
913 914 915 916 917 918 919 920 921 922 923 924 925 926
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

927
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
928 929
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
930
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
931
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
932 933
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
934
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
935
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
936
	scratch_addr += 2 * CACHELINE_BYTES;
937
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
938
	scratch_addr += 2 * CACHELINE_BYTES;
939
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
940
	scratch_addr += 2 * CACHELINE_BYTES;
941
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
942
	scratch_addr += 2 * CACHELINE_BYTES;
943
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
944

945
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
946 947
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
948
			PIPE_CONTROL_NOTIFY);
949
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
950
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
951
	intel_ring_emit(ring, 0);
952
	__intel_ring_advance(ring);
953 954 955 956

	return 0;
}

957
static u32
958
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
959 960 961 962
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
963 964 965 966 967
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

968 969 970
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

971
static u32
972
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
973
{
974 975 976
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
977
static void
978
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
979 980 981 982
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

983
static u32
984
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
985
{
986
	return ring->scratch.cpu_page[0];
987 988
}

M
Mika Kuoppala 已提交
989
static void
990
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
991
{
992
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
993 994
}

995
static bool
996
gen5_ring_get_irq(struct intel_engine_cs *ring)
997 998
{
	struct drm_device *dev = ring->dev;
999
	struct drm_i915_private *dev_priv = dev->dev_private;
1000
	unsigned long flags;
1001 1002 1003 1004

	if (!dev->irq_enabled)
		return false;

1005
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1006 1007
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1008
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1009 1010 1011 1012 1013

	return true;
}

static void
1014
gen5_ring_put_irq(struct intel_engine_cs *ring)
1015 1016
{
	struct drm_device *dev = ring->dev;
1017
	struct drm_i915_private *dev_priv = dev->dev_private;
1018
	unsigned long flags;
1019

1020
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1021 1022
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1023
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1024 1025
}

1026
static bool
1027
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1028
{
1029
	struct drm_device *dev = ring->dev;
1030
	struct drm_i915_private *dev_priv = dev->dev_private;
1031
	unsigned long flags;
1032

1033 1034 1035
	if (!dev->irq_enabled)
		return false;

1036
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1037
	if (ring->irq_refcount++ == 0) {
1038 1039 1040 1041
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1042
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1043 1044

	return true;
1045 1046
}

1047
static void
1048
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1049
{
1050
	struct drm_device *dev = ring->dev;
1051
	struct drm_i915_private *dev_priv = dev->dev_private;
1052
	unsigned long flags;
1053

1054
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1055
	if (--ring->irq_refcount == 0) {
1056 1057 1058 1059
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1060
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1061 1062
}

C
Chris Wilson 已提交
1063
static bool
1064
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1065 1066
{
	struct drm_device *dev = ring->dev;
1067
	struct drm_i915_private *dev_priv = dev->dev_private;
1068
	unsigned long flags;
C
Chris Wilson 已提交
1069 1070 1071 1072

	if (!dev->irq_enabled)
		return false;

1073
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1074
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1075 1076 1077 1078
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1079
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1080 1081 1082 1083 1084

	return true;
}

static void
1085
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1086 1087
{
	struct drm_device *dev = ring->dev;
1088
	struct drm_i915_private *dev_priv = dev->dev_private;
1089
	unsigned long flags;
C
Chris Wilson 已提交
1090

1091
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1092
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1093 1094 1095 1096
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1097
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1098 1099
}

1100
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1101
{
1102
	struct drm_device *dev = ring->dev;
1103
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1104 1105 1106 1107 1108 1109 1110
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1111
		case RCS:
1112 1113
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1114
		case BCS:
1115 1116
			mmio = BLT_HWS_PGA_GEN7;
			break;
1117 1118 1119 1120 1121
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1122
		case VCS:
1123 1124
			mmio = BSD_HWS_PGA_GEN7;
			break;
1125
		case VECS:
B
Ben Widawsky 已提交
1126 1127
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1128 1129 1130 1131
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1132
		/* XXX: gen8 returns to sanity */
1133 1134 1135
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1136 1137
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1138

1139 1140 1141 1142 1143 1144 1145 1146
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1147
		u32 reg = RING_INSTPM(ring->mmio_base);
1148 1149 1150 1151

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1152 1153 1154 1155 1156 1157 1158 1159
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1160 1161
}

1162
static int
1163
bsd_ring_flush(struct intel_engine_cs *ring,
1164 1165
	       u32     invalidate_domains,
	       u32     flush_domains)
1166
{
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1177 1178
}

1179
static int
1180
i9xx_add_request(struct intel_engine_cs *ring)
1181
{
1182 1183 1184 1185 1186
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1187

1188 1189
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1190
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1191
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1192
	__intel_ring_advance(ring);
1193

1194
	return 0;
1195 1196
}

1197
static bool
1198
gen6_ring_get_irq(struct intel_engine_cs *ring)
1199 1200
{
	struct drm_device *dev = ring->dev;
1201
	struct drm_i915_private *dev_priv = dev->dev_private;
1202
	unsigned long flags;
1203 1204 1205 1206

	if (!dev->irq_enabled)
	       return false;

1207
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1208
	if (ring->irq_refcount++ == 0) {
1209
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1210 1211
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1212
					 GT_PARITY_ERROR(dev)));
1213 1214
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1215
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1216
	}
1217
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1218 1219 1220 1221 1222

	return true;
}

static void
1223
gen6_ring_put_irq(struct intel_engine_cs *ring)
1224 1225
{
	struct drm_device *dev = ring->dev;
1226
	struct drm_i915_private *dev_priv = dev->dev_private;
1227
	unsigned long flags;
1228

1229
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1230
	if (--ring->irq_refcount == 0) {
1231
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1232
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1233 1234
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1235
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1236
	}
1237
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1238 1239
}

B
Ben Widawsky 已提交
1240
static bool
1241
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1242 1243 1244 1245 1246 1247 1248 1249
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1250
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1251
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1252
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1253
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1254
	}
1255
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1256 1257 1258 1259 1260

	return true;
}

static void
1261
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1262 1263 1264 1265 1266 1267 1268 1269
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1270
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1271
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1272
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1273
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1274
	}
1275
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1276 1277
}

1278
static bool
1279
gen8_ring_get_irq(struct intel_engine_cs *ring)
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1305
gen8_ring_put_irq(struct intel_engine_cs *ring)
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1324
static int
1325
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1326
			 u64 offset, u32 length,
1327
			 unsigned flags)
1328
{
1329
	int ret;
1330

1331 1332 1333 1334
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1335
	intel_ring_emit(ring,
1336 1337
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1338
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1339
	intel_ring_emit(ring, offset);
1340 1341
	intel_ring_advance(ring);

1342 1343 1344
	return 0;
}

1345 1346
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1347
static int
1348
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1349
				u64 offset, u32 len,
1350
				unsigned flags)
1351
{
1352
	int ret;
1353

1354 1355 1356 1357
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1358

1359 1360 1361 1362 1363 1364
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1365
		u32 cs_offset = ring->scratch.gtt_offset;
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1394

1395 1396 1397 1398
	return 0;
}

static int
1399
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1400
			 u64 offset, u32 len,
1401
			 unsigned flags)
1402 1403 1404 1405 1406 1407 1408
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1409
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1410
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1411
	intel_ring_advance(ring);
1412 1413 1414 1415

	return 0;
}

1416
static void cleanup_status_page(struct intel_engine_cs *ring)
1417
{
1418
	struct drm_i915_gem_object *obj;
1419

1420 1421
	obj = ring->status_page.obj;
	if (obj == NULL)
1422 1423
		return;

1424
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1425
	i915_gem_object_ggtt_unpin(obj);
1426
	drm_gem_object_unreference(&obj->base);
1427
	ring->status_page.obj = NULL;
1428 1429
}

1430
static int init_status_page(struct intel_engine_cs *ring)
1431
{
1432
	struct drm_i915_gem_object *obj;
1433

1434 1435
	if ((obj = ring->status_page.obj) == NULL) {
		int ret;
1436

1437 1438 1439 1440 1441
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1442

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

		ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1456

1457
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1458
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1459
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1460

1461 1462
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1463 1464 1465 1466

	return 0;
}

1467
static int init_phys_status_page(struct intel_engine_cs *ring)
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1484
static int allocate_ring_buffer(struct intel_engine_cs *ring)
1485
{
1486 1487
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1488
	struct intel_ringbuffer *ringbuf = ring->buffer;
1489
	struct drm_i915_gem_object *obj;
1490 1491
	int ret;

1492
	if (intel_ring_initialized(ring))
1493
		return 0;
1494

1495 1496
	obj = NULL;
	if (!HAS_LLC(dev))
1497
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1498
	if (obj == NULL)
1499
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1500 1501
	if (obj == NULL)
		return -ENOMEM;
1502

1503 1504 1505
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1506
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1507 1508
	if (ret)
		goto err_unref;
1509

1510 1511 1512 1513
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1514
	ringbuf->virtual_start =
1515
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1516 1517
				ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
1518
		ret = -EINVAL;
1519
		goto err_unpin;
1520 1521
	}

1522
	ringbuf->obj = obj;
1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
1533
				  struct intel_engine_cs *ring)
1534
{
1535
	struct intel_ringbuffer *ringbuf = ring->buffer;
1536 1537
	int ret;

1538 1539 1540 1541 1542 1543 1544
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1545 1546 1547
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1548
	ringbuf->size = 32 * PAGE_SIZE;
1549
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1550 1551 1552 1553 1554 1555

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1556
			goto error;
1557 1558 1559 1560
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1561
			goto error;
1562 1563 1564 1565 1566
	}

	ret = allocate_ring_buffer(ring);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1567
		goto error;
1568
	}
1569

1570 1571 1572 1573
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1574
	ringbuf->effective_size = ringbuf->size;
1575
	if (IS_I830(dev) || IS_845G(dev))
1576
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1577

1578 1579
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1580 1581 1582 1583 1584 1585 1586
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1587

1588 1589 1590 1591
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1592 1593
}

1594
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1595
{
1596
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1597
	struct intel_ringbuffer *ringbuf = ring->buffer;
1598

1599
	if (!intel_ring_initialized(ring))
1600 1601
		return;

1602
	intel_stop_ring_buffer(ring);
1603
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1604

1605
	iounmap(ringbuf->virtual_start);
1606

1607 1608 1609
	i915_gem_object_ggtt_unpin(ringbuf->obj);
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
1610 1611
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1612

Z
Zou Nan hai 已提交
1613 1614 1615
	if (ring->cleanup)
		ring->cleanup(ring);

1616
	cleanup_status_page(ring);
1617 1618

	i915_cmd_parser_fini_ring(ring);
1619

1620
	kfree(ringbuf);
1621
	ring->buffer = NULL;
1622 1623
}

1624
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1625
{
1626
	struct intel_ringbuffer *ringbuf = ring->buffer;
1627
	struct drm_i915_gem_request *request;
1628
	u32 seqno = 0;
1629 1630
	int ret;

1631 1632 1633
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1634

1635 1636
		ringbuf->space = ring_space(ring);
		if (ringbuf->space >= n)
1637 1638 1639 1640
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1641
		if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
1642 1643 1644 1645 1646 1647 1648 1649
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1650
	ret = i915_wait_seqno(ring, seqno);
1651 1652 1653
	if (ret)
		return ret;

1654
	i915_gem_retire_requests_ring(ring);
1655 1656
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1657

1658
	ringbuf->space = ring_space(ring);
1659 1660 1661
	return 0;
}

1662
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1663
{
1664
	struct drm_device *dev = ring->dev;
1665
	struct drm_i915_private *dev_priv = dev->dev_private;
1666
	struct intel_ringbuffer *ringbuf = ring->buffer;
1667
	unsigned long end;
1668
	int ret;
1669

1670 1671 1672 1673
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1674 1675 1676
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1677 1678 1679 1680 1681 1682
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1683

1684
	trace_i915_ring_wait_begin(ring);
1685
	do {
1686 1687 1688
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->space = ring_space(ring);
		if (ringbuf->space >= n) {
1689 1690
			ret = 0;
			break;
1691 1692
		}

1693 1694
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1695 1696 1697 1698
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1699

1700
		msleep(1);
1701

1702 1703 1704 1705 1706
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1707 1708
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1709
		if (ret)
1710 1711 1712 1713 1714 1715 1716
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1717
	trace_i915_ring_wait_end(ring);
1718
	return ret;
1719
}
1720

1721
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1722 1723
{
	uint32_t __iomem *virt;
1724 1725
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1726

1727
	if (ringbuf->space < rem) {
1728 1729 1730 1731 1732
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1733
	virt = ringbuf->virtual_start + ringbuf->tail;
1734 1735 1736 1737
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1738 1739
	ringbuf->tail = 0;
	ringbuf->space = ring_space(ring);
1740 1741 1742 1743

	return 0;
}

1744
int intel_ring_idle(struct intel_engine_cs *ring)
1745 1746 1747 1748 1749
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1750
	if (ring->outstanding_lazy_seqno) {
1751
		ret = i915_add_request(ring, NULL);
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1767
static int
1768
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
1769
{
1770
	if (ring->outstanding_lazy_seqno)
1771 1772
		return 0;

1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1783
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1784 1785
}

1786
static int __intel_ring_prepare(struct intel_engine_cs *ring,
1787
				int bytes)
M
Mika Kuoppala 已提交
1788
{
1789
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
1790 1791
	int ret;

1792
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
1793 1794 1795 1796 1797
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

1798
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
1799 1800 1801 1802 1803 1804 1805 1806
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1807
int intel_ring_begin(struct intel_engine_cs *ring,
1808
		     int num_dwords)
1809
{
1810
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1811
	int ret;
1812

1813 1814
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1815 1816
	if (ret)
		return ret;
1817

1818 1819 1820 1821
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1822 1823 1824 1825 1826
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1827
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
1828
	return 0;
1829
}
1830

1831
/* Align the ring tail to a cacheline boundary */
1832
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
1833
{
1834
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1835 1836 1837 1838 1839
	int ret;

	if (num_dwords == 0)
		return 0;

1840
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1853
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
1854
{
1855 1856
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1857

1858
	BUG_ON(ring->outstanding_lazy_seqno);
1859

1860
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
1861 1862
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1863
		if (HAS_VEBOX(dev))
1864
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1865
	}
1866

1867
	ring->set_seqno(ring, seqno);
1868
	ring->hangcheck.seqno = seqno;
1869
}
1870

1871
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
1872
				     u32 value)
1873
{
1874
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1875 1876

       /* Every tail move must follow the sequence below */
1877 1878 1879 1880

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1881
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1882 1883 1884 1885
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1886

1887
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1888
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1889 1890 1891
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1892

1893
	/* Now that the ring is fully powered up, update the tail */
1894
	I915_WRITE_TAIL(ring, value);
1895 1896 1897 1898 1899
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1900
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1901
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1902 1903
}

1904
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
1905
			       u32 invalidate, u32 flush)
1906
{
1907
	uint32_t cmd;
1908 1909 1910 1911 1912 1913
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1914
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1915 1916
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1917 1918 1919 1920 1921 1922
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1923
	if (invalidate & I915_GEM_GPU_DOMAINS)
1924 1925
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1926
	intel_ring_emit(ring, cmd);
1927
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1928 1929 1930 1931 1932 1933 1934
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1935 1936
	intel_ring_advance(ring);
	return 0;
1937 1938
}

1939
static int
1940
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1941
			      u64 offset, u32 len,
1942 1943
			      unsigned flags)
{
B
Ben Widawsky 已提交
1944 1945 1946
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1947 1948 1949 1950 1951 1952 1953
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1954
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
1955 1956
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
1957 1958 1959 1960 1961 1962
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1963
static int
1964
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1965
			      u64 offset, u32 len,
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1984
static int
1985
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1986
			      u64 offset, u32 len,
1987
			      unsigned flags)
1988
{
1989
	int ret;
1990

1991 1992 1993
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1994

1995 1996 1997
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1998 1999 2000
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2001

2002
	return 0;
2003 2004
}

2005 2006
/* Blitter support (SandyBridge+) */

2007
static int gen6_ring_flush(struct intel_engine_cs *ring,
2008
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2009
{
R
Rodrigo Vivi 已提交
2010
	struct drm_device *dev = ring->dev;
2011
	uint32_t cmd;
2012 2013
	int ret;

2014
	ret = intel_ring_begin(ring, 4);
2015 2016 2017
	if (ret)
		return ret;

2018
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2019 2020
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2021 2022 2023 2024 2025 2026
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2027
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2028
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2029
			MI_FLUSH_DW_OP_STOREDW;
2030
	intel_ring_emit(ring, cmd);
2031
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2032 2033 2034 2035 2036 2037 2038
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2039
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2040

2041
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
2042 2043
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

2044
	return 0;
Z
Zou Nan hai 已提交
2045 2046
}

2047 2048
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2049
	struct drm_i915_private *dev_priv = dev->dev_private;
2050
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2051 2052
	struct drm_i915_gem_object *obj;
	int ret;
2053

2054 2055 2056 2057
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2058
	if (INTEL_INFO(dev)->gen >= 8) {
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
B
Ben Widawsky 已提交
2075 2076 2077 2078 2079 2080 2081 2082
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2083
			WARN_ON(!dev_priv->semaphore_obj);
2084
			ring->semaphore.sync_to = gen8_ring_sync;
2085 2086
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2087 2088
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2089
		ring->add_request = gen6_add_request;
2090
		ring->flush = gen7_render_ring_flush;
2091
		if (INTEL_INFO(dev)->gen == 6)
2092
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2093 2094
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2095
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2096
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2097
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2119 2120
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2121
		ring->flush = gen4_render_ring_flush;
2122
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2123
		ring->set_seqno = pc_render_set_seqno;
2124 2125
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2126 2127
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2128
	} else {
2129
		ring->add_request = i9xx_add_request;
2130 2131 2132 2133
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2134
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2135
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2136 2137 2138 2139 2140 2141 2142
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2143
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2144
	}
2145
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2146

2147 2148
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2149 2150
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2151
	else if (INTEL_INFO(dev)->gen >= 6)
2152 2153 2154 2155 2156 2157 2158
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2159 2160 2161
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2162 2163 2164 2165 2166 2167 2168 2169
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2170
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2171 2172 2173 2174 2175 2176
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2177 2178
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2179 2180
	}

2181
	return intel_init_ring_buffer(dev, ring);
2182 2183
}

2184 2185
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2186
	struct drm_i915_private *dev_priv = dev->dev_private;
2187
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2188
	struct intel_ringbuffer *ringbuf = ring->buffer;
2189
	int ret;
2190

2191 2192 2193 2194 2195 2196 2197
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

2198 2199 2200 2201
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2202
	if (INTEL_INFO(dev)->gen >= 6) {
2203
		/* non-kms not supported on gen6+ */
2204 2205
		ret = -ENODEV;
		goto err_ringbuf;
2206
	}
2207 2208 2209 2210 2211

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2212 2213 2214 2215
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2216
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2217
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2218 2219 2220 2221 2222 2223 2224
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2225
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2226
	ring->write_tail = ring_write_tail;
2227 2228 2229 2230 2231 2232
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2233 2234
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2235 2236 2237 2238 2239

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

2240 2241
	ringbuf->size = size;
	ringbuf->effective_size = ringbuf->size;
2242
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2243
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2244

2245 2246
	ringbuf->virtual_start = ioremap_wc(start, size);
	if (ringbuf->virtual_start == NULL) {
2247 2248
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
2249 2250
		ret = -ENOMEM;
		goto err_ringbuf;
2251 2252
	}

2253
	if (!I915_NEED_GFX_HWS(dev)) {
2254
		ret = init_phys_status_page(ring);
2255
		if (ret)
2256
			goto err_vstart;
2257 2258
	}

2259
	return 0;
2260 2261

err_vstart:
2262
	iounmap(ringbuf->virtual_start);
2263 2264 2265 2266
err_ringbuf:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2267 2268
}

2269 2270
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2271
	struct drm_i915_private *dev_priv = dev->dev_private;
2272
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2273

2274 2275 2276
	ring->name = "bsd ring";
	ring->id = VCS;

2277
	ring->write_tail = ring_write_tail;
2278
	if (INTEL_INFO(dev)->gen >= 6) {
2279
		ring->mmio_base = GEN6_BSD_RING_BASE;
2280 2281 2282
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2283
		ring->flush = gen6_bsd_ring_flush;
2284 2285
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2286
		ring->set_seqno = ring_set_seqno;
2287 2288 2289 2290 2291
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2292 2293
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2294
			if (i915_semaphore_is_enabled(dev)) {
2295
				ring->semaphore.sync_to = gen8_ring_sync;
2296 2297
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2298
			}
2299 2300 2301 2302
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2303 2304
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2319
		}
2320 2321 2322
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2323
		ring->add_request = i9xx_add_request;
2324
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2325
		ring->set_seqno = ring_set_seqno;
2326
		if (IS_GEN5(dev)) {
2327
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2328 2329 2330
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2331
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2332 2333 2334
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2335
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2336 2337 2338
	}
	ring->init = init_ring_common;

2339
	return intel_init_ring_buffer(dev, ring);
2340
}
2341

2342 2343 2344 2345 2346 2347 2348
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2349
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2350 2351 2352 2353 2354 2355

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2356
	ring->name = "bsd2 ring";
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2371
	if (i915_semaphore_is_enabled(dev)) {
2372
		ring->semaphore.sync_to = gen8_ring_sync;
2373 2374 2375
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2376 2377 2378 2379 2380
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2381 2382
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2383
	struct drm_i915_private *dev_priv = dev->dev_private;
2384
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2385

2386 2387 2388 2389 2390
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2391
	ring->flush = gen6_ring_flush;
2392 2393
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2394
	ring->set_seqno = ring_set_seqno;
2395 2396 2397 2398 2399
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2400
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2401
		if (i915_semaphore_is_enabled(dev)) {
2402
			ring->semaphore.sync_to = gen8_ring_sync;
2403 2404
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2405
		}
2406 2407 2408 2409
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2410
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2432
	}
2433
	ring->init = init_ring_common;
2434

2435
	return intel_init_ring_buffer(dev, ring);
2436
}
2437

B
Ben Widawsky 已提交
2438 2439
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2440
	struct drm_i915_private *dev_priv = dev->dev_private;
2441
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2452 2453 2454

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2455
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2456 2457
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2458
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2459
		if (i915_semaphore_is_enabled(dev)) {
2460
			ring->semaphore.sync_to = gen8_ring_sync;
2461 2462
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2463
		}
2464 2465 2466 2467
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2468
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2483
	}
B
Ben Widawsky 已提交
2484 2485 2486 2487 2488
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2489
int
2490
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2508
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2526 2527

void
2528
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}