intel_ringbuffer.c 73.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct intel_engine_cs *ring,
95 96 97 98 99 100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
102
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
120
gen4_render_ring_flush(struct intel_engine_cs *ring,
121 122
		       u32	invalidate_domains,
		       u32	flush_domains)
123
{
124
	struct drm_device *dev = ring->dev;
125
	u32 cmd;
126
	int ret;
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
157
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
158 159 160
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
161

162 163 164
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
165

166 167 168
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
169

170 171 172
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
173 174

	return 0;
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
215
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
216
{
217
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
250
gen6_render_ring_flush(struct intel_engine_cs *ring,
251 252 253
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
254
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
255 256
	int ret;

257 258 259 260 261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

262 263 264 265
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
266 267 268 269 270 271 272
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
273
		flags |= PIPE_CONTROL_CS_STALL;
274 275 276 277 278 279 280 281 282 283 284
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
285
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
286
	}
287

288
	ret = intel_ring_begin(ring, 4);
289 290 291
	if (ret)
		return ret;

292
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
293 294
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
295
	intel_ring_emit(ring, 0);
296 297 298 299 300
	intel_ring_advance(ring);

	return 0;
}

301
static int
302
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

320
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
321 322 323 324 325 326
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

327
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
328 329 330 331 332 333
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
334 335 336
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
337 338 339 340 341 342
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

343
static int
344
gen7_render_ring_flush(struct intel_engine_cs *ring,
345 346 347
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
348
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
349 350
	int ret;

351 352 353 354 355 356 357 358 359 360
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
376
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
377 378 379 380
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
381
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
382

383 384
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

385 386 387 388
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
389 390 391 392 393 394 395 396
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
397
	intel_ring_emit(ring, scratch_addr);
398 399 400
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

401
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
402 403
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

404 405 406
	return 0;
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
428
static int
429
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
430 431 432
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
433
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
434
	int ret;
B
Ben Widawsky 已提交
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
451 452 453 454 455 456 457 458

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
459 460
	}

R
Rodrigo Vivi 已提交
461 462 463 464 465 466 467 468
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
469 470
}

471
static void ring_write_tail(struct intel_engine_cs *ring,
472
			    u32 value)
473
{
474
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
475
	I915_WRITE_TAIL(ring, value);
476 477
}

478
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
479
{
480
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
481
	u64 acthd;
482

483 484 485 486 487 488 489 490 491
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
492 493
}

494
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
495 496 497 498 499 500 501 502 503 504
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

505
static bool stop_ring(struct intel_engine_cs *ring)
506
{
507
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
508

509 510
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
511 512
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
513 514 515 516 517 518
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
519 520
		}
	}
521

522
	I915_WRITE_CTL(ring, 0);
523
	I915_WRITE_HEAD(ring, 0);
524
	ring->write_tail(ring, 0);
525

526 527 528 529
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
530

531 532
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
533

534
static int init_ring_common(struct intel_engine_cs *ring)
535 536 537
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
538 539
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
540 541 542 543 544 545
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
546 547 548 549 550 551 552
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
553

554
		if (!stop_ring(ring)) {
555 556 557 558 559 560 561
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
562 563
			ret = -EIO;
			goto out;
564
		}
565 566
	}

567 568 569 570 571
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

572 573 574
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

575 576 577 578
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
579
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
580 581 582 583 584 585 586 587

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

588
	I915_WRITE_CTL(ring,
589
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
590
			| RING_VALID);
591 592

	/* If the head is still not zero, the ring is dead */
593
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
594
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
595
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
596
		DRM_ERROR("%s initialization failed "
597 598 599 600 601
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
602 603
		ret = -EIO;
		goto out;
604 605
	}

606
	ringbuf->last_retired_head = -1;
607 608
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
609
	intel_ring_update_space(ringbuf);
610

611 612
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

613
out:
614
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
615 616

	return ret;
617 618
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
638 639 640
{
	int ret;

641
	WARN_ON(ring->scratch.obj);
642

643 644
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
645 646 647 648
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
649

650 651 652
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
653

654
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
655 656 657
	if (ret)
		goto err_unref;

658 659 660
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
661
		ret = -ENOMEM;
662
		goto err_unpin;
663
	}
664

665
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
666
			 ring->name, ring->scratch.gtt_offset);
667 668 669
	return 0;

err_unpin:
B
Ben Widawsky 已提交
670
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
671
err_unref:
672
	drm_gem_object_unreference(&ring->scratch.obj->base);
673 674 675 676
err:
	return ret;
}

677 678
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
679
{
680
	int ret, i;
681 682
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
683
	struct i915_workarounds *w = &dev_priv->workarounds;
684

685
	if (WARN_ON_ONCE(w->count == 0))
686
		return 0;
687

688 689 690 691
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
692

693
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
694 695 696
	if (ret)
		return ret;

697
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
698 699 700 701
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
702
	intel_ring_emit(ring, MI_NOOP);
703 704 705 706 707 708 709

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
710

711
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
712

713
	return 0;
714 715
}

716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
			      struct intel_context *ctx)
{
	int ret;

	ret = intel_ring_workarounds_emit(ring, ctx);
	if (ret != 0)
		return ret;

	ret = i915_gem_render_state_init(ring);
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

732
static int wa_add(struct drm_i915_private *dev_priv,
733
		  const u32 addr, const u32 mask, const u32 val)
734 735 736 737 738 739 740 741 742 743 744 745 746
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
747 748
}

749 750
#define WA_REG(addr, mask, val) { \
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
751 752 753 754 755
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
756
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
757 758

#define WA_CLR_BIT_MASKED(addr, mask) \
759
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
760

761
#define WA_SET_FIELD_MASKED(addr, mask, value) \
762
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
763

764 765
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
766

767
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
768

769
static int bdw_init_workarounds(struct intel_engine_cs *ring)
770
{
771 772
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
773 774

	/* WaDisablePartialInstShootdown:bdw */
775
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
776 777 778
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
779

780
	/* WaDisableDopClockGating:bdw */
781 782
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
783

784 785
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
786 787 788 789 790

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
791
	/* WaForceEnableNonCoherent:bdw */
792
	/* WaHdcDisableFetchWhenMasked:bdw */
793
	/* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
794 795
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
796
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
797
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
798 799

	/* Wa4x4STCOptimizationDisable:bdw */
800 801
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
802 803 804 805 806 807 808 809 810

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
811 812 813
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
814

815 816 817
	return 0;
}

818 819 820 821 822 823 824
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
825
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
826 827
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
828

829 830 831 832 833 834 835 836 837 838
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

839 840 841
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

842 843 844
	return 0;
}

845
int init_workarounds_ring(struct intel_engine_cs *ring)
846 847 848 849 850 851 852 853 854 855 856 857 858
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
859 860 861 862

	return 0;
}

863
static int init_render_ring(struct intel_engine_cs *ring)
864
{
865
	struct drm_device *dev = ring->dev;
866
	struct drm_i915_private *dev_priv = dev->dev_private;
867
	int ret = init_ring_common(ring);
868 869
	if (ret)
		return ret;
870

871 872
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
873
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
874 875 876 877

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
878
	 *
879
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
880
	 */
881
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
882 883
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

884
	/* Required for the hardware to program scanline values for waiting */
885
	/* WaEnableFlushTlbInvalidationMode:snb */
886 887
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
888
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
889

890
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
891 892
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
893
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
894
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
895

896
	if (IS_GEN6(dev)) {
897 898 899 900 901 902
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
903
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
904 905
	}

906 907
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
908

909
	if (HAS_L3_DPF(dev))
910
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
911

912
	return init_workarounds_ring(ring);
913 914
}

915
static void render_ring_cleanup(struct intel_engine_cs *ring)
916
{
917
	struct drm_device *dev = ring->dev;
918 919 920 921 922 923 924
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
925

926
	intel_fini_pipe_control(ring);
927 928
}

929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
947
		u32 seqno;
948 949 950 951
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

952 953
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
954 955 956 957 958 959
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
960
		intel_ring_emit(signaller, seqno);
961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
988
		u32 seqno;
989 990 991 992
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

993 994
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
995 996 997 998 999
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1000
		intel_ring_emit(signaller, seqno);
1001 1002 1003 1004 1005 1006 1007 1008
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1009
static int gen6_signal(struct intel_engine_cs *signaller,
1010
		       unsigned int num_dwords)
1011
{
1012 1013
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1014
	struct intel_engine_cs *useless;
1015
	int i, ret, num_rings;
1016

1017 1018 1019 1020
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1021 1022 1023 1024 1025

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

1026 1027 1028
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1029 1030
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1031 1032
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1033
			intel_ring_emit(signaller, seqno);
1034 1035
		}
	}
1036

1037 1038 1039 1040
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1041
	return 0;
1042 1043
}

1044 1045 1046 1047 1048 1049 1050 1051 1052
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1053
static int
1054
gen6_add_request(struct intel_engine_cs *ring)
1055
{
1056
	int ret;
1057

B
Ben Widawsky 已提交
1058 1059 1060 1061 1062
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1063 1064 1065 1066 1067
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1068 1069
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1070
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1071
	__intel_ring_advance(ring);
1072 1073 1074 1075

	return 0;
}

1076 1077 1078 1079 1080 1081 1082
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1083 1084 1085 1086 1087 1088 1089
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1105
				MI_SEMAPHORE_POLL |
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1116
static int
1117 1118
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1119
	       u32 seqno)
1120
{
1121 1122 1123
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1124 1125
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1126

1127 1128 1129 1130 1131 1132
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1133
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1134

1135
	ret = intel_ring_begin(waiter, 4);
1136 1137 1138
	if (ret)
		return ret;

1139 1140
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1141
		intel_ring_emit(waiter, dw1 | wait_mbox);
1142 1143 1144 1145 1146 1147 1148 1149 1150
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1151
	intel_ring_advance(waiter);
1152 1153 1154 1155

	return 0;
}

1156 1157
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1158 1159
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1160 1161 1162 1163 1164 1165
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1166
pc_render_add_request(struct intel_engine_cs *ring)
1167
{
1168
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1183
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1184 1185
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1186
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1187 1188
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1189 1190
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1191
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1192
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1193
	scratch_addr += 2 * CACHELINE_BYTES;
1194
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1195
	scratch_addr += 2 * CACHELINE_BYTES;
1196
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1197
	scratch_addr += 2 * CACHELINE_BYTES;
1198
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1199
	scratch_addr += 2 * CACHELINE_BYTES;
1200
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1201

1202
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1203 1204
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1205
			PIPE_CONTROL_NOTIFY);
1206
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1207 1208
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1209
	intel_ring_emit(ring, 0);
1210
	__intel_ring_advance(ring);
1211 1212 1213 1214

	return 0;
}

1215
static u32
1216
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1217 1218 1219 1220
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1221 1222 1223 1224 1225
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1226 1227 1228
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1229
static u32
1230
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1231
{
1232 1233 1234
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1235
static void
1236
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1237 1238 1239 1240
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1241
static u32
1242
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1243
{
1244
	return ring->scratch.cpu_page[0];
1245 1246
}

M
Mika Kuoppala 已提交
1247
static void
1248
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1249
{
1250
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1251 1252
}

1253
static bool
1254
gen5_ring_get_irq(struct intel_engine_cs *ring)
1255 1256
{
	struct drm_device *dev = ring->dev;
1257
	struct drm_i915_private *dev_priv = dev->dev_private;
1258
	unsigned long flags;
1259

1260
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1261 1262
		return false;

1263
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1264
	if (ring->irq_refcount++ == 0)
1265
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1266
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1267 1268 1269 1270 1271

	return true;
}

static void
1272
gen5_ring_put_irq(struct intel_engine_cs *ring)
1273 1274
{
	struct drm_device *dev = ring->dev;
1275
	struct drm_i915_private *dev_priv = dev->dev_private;
1276
	unsigned long flags;
1277

1278
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1279
	if (--ring->irq_refcount == 0)
1280
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1281
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1282 1283
}

1284
static bool
1285
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1286
{
1287
	struct drm_device *dev = ring->dev;
1288
	struct drm_i915_private *dev_priv = dev->dev_private;
1289
	unsigned long flags;
1290

1291
	if (!intel_irqs_enabled(dev_priv))
1292 1293
		return false;

1294
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1295
	if (ring->irq_refcount++ == 0) {
1296 1297 1298 1299
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1300
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1301 1302

	return true;
1303 1304
}

1305
static void
1306
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1307
{
1308
	struct drm_device *dev = ring->dev;
1309
	struct drm_i915_private *dev_priv = dev->dev_private;
1310
	unsigned long flags;
1311

1312
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1313
	if (--ring->irq_refcount == 0) {
1314 1315 1316 1317
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1318
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1319 1320
}

C
Chris Wilson 已提交
1321
static bool
1322
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1323 1324
{
	struct drm_device *dev = ring->dev;
1325
	struct drm_i915_private *dev_priv = dev->dev_private;
1326
	unsigned long flags;
C
Chris Wilson 已提交
1327

1328
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1329 1330
		return false;

1331
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1332
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1333 1334 1335 1336
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1337
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1338 1339 1340 1341 1342

	return true;
}

static void
1343
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1344 1345
{
	struct drm_device *dev = ring->dev;
1346
	struct drm_i915_private *dev_priv = dev->dev_private;
1347
	unsigned long flags;
C
Chris Wilson 已提交
1348

1349
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1350
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1351 1352 1353 1354
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1355
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1356 1357
}

1358
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1359
{
1360
	struct drm_device *dev = ring->dev;
1361
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1362 1363 1364 1365 1366 1367 1368
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1369
		case RCS:
1370 1371
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1372
		case BCS:
1373 1374
			mmio = BLT_HWS_PGA_GEN7;
			break;
1375 1376 1377 1378 1379
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1380
		case VCS:
1381 1382
			mmio = BSD_HWS_PGA_GEN7;
			break;
1383
		case VECS:
B
Ben Widawsky 已提交
1384 1385
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1386 1387 1388 1389
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1390
		/* XXX: gen8 returns to sanity */
1391 1392 1393
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1394 1395
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1396

1397 1398 1399 1400 1401 1402 1403 1404
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1405
		u32 reg = RING_INSTPM(ring->mmio_base);
1406 1407 1408 1409

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1410 1411 1412 1413 1414 1415 1416 1417
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1418 1419
}

1420
static int
1421
bsd_ring_flush(struct intel_engine_cs *ring,
1422 1423
	       u32     invalidate_domains,
	       u32     flush_domains)
1424
{
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1435 1436
}

1437
static int
1438
i9xx_add_request(struct intel_engine_cs *ring)
1439
{
1440 1441 1442 1443 1444
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1445

1446 1447
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1448 1449
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1450
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1451
	__intel_ring_advance(ring);
1452

1453
	return 0;
1454 1455
}

1456
static bool
1457
gen6_ring_get_irq(struct intel_engine_cs *ring)
1458 1459
{
	struct drm_device *dev = ring->dev;
1460
	struct drm_i915_private *dev_priv = dev->dev_private;
1461
	unsigned long flags;
1462

1463 1464
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1465

1466
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1467
	if (ring->irq_refcount++ == 0) {
1468
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1469 1470
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1471
					 GT_PARITY_ERROR(dev)));
1472 1473
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1474
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1475
	}
1476
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1477 1478 1479 1480 1481

	return true;
}

static void
1482
gen6_ring_put_irq(struct intel_engine_cs *ring)
1483 1484
{
	struct drm_device *dev = ring->dev;
1485
	struct drm_i915_private *dev_priv = dev->dev_private;
1486
	unsigned long flags;
1487

1488
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1489
	if (--ring->irq_refcount == 0) {
1490
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1491
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1492 1493
		else
			I915_WRITE_IMR(ring, ~0);
1494
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1495
	}
1496
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1497 1498
}

B
Ben Widawsky 已提交
1499
static bool
1500
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1501 1502 1503 1504 1505
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1506
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1507 1508
		return false;

1509
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1510
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1511
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1512
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1513
	}
1514
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1515 1516 1517 1518 1519

	return true;
}

static void
1520
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1521 1522 1523 1524 1525
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1526
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1527
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1528
		I915_WRITE_IMR(ring, ~0);
1529
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1530
	}
1531
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1532 1533
}

1534
static bool
1535
gen8_ring_get_irq(struct intel_engine_cs *ring)
1536 1537 1538 1539 1540
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1541
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1561
gen8_ring_put_irq(struct intel_engine_cs *ring)
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1580
static int
1581
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1582
			 u64 offset, u32 length,
1583
			 unsigned flags)
1584
{
1585
	int ret;
1586

1587 1588 1589 1590
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1591
	intel_ring_emit(ring,
1592 1593
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1594
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1595
	intel_ring_emit(ring, offset);
1596 1597
	intel_ring_advance(ring);

1598 1599 1600
	return 0;
}

1601 1602
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1603 1604
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1605
static int
1606
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1607
				u64 offset, u32 len,
1608
				unsigned flags)
1609
{
1610
	u32 cs_offset = ring->scratch.gtt_offset;
1611
	int ret;
1612

1613 1614 1615
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1616

1617 1618 1619 1620 1621 1622 1623 1624
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1625

1626
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1627 1628 1629
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1630
		ret = intel_ring_begin(ring, 6 + 2);
1631 1632
		if (ret)
			return ret;
1633 1634 1635 1636 1637 1638 1639

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1640
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1641 1642 1643
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1644

1645
		intel_ring_emit(ring, MI_FLUSH);
1646 1647
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1648 1649

		/* ... and execute it. */
1650
		offset = cs_offset;
1651
	}
1652

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1663 1664 1665 1666
	return 0;
}

static int
1667
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1668
			 u64 offset, u32 len,
1669
			 unsigned flags)
1670 1671 1672 1673 1674 1675 1676
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1677
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1678
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1679
	intel_ring_advance(ring);
1680 1681 1682 1683

	return 0;
}

1684
static void cleanup_status_page(struct intel_engine_cs *ring)
1685
{
1686
	struct drm_i915_gem_object *obj;
1687

1688 1689
	obj = ring->status_page.obj;
	if (obj == NULL)
1690 1691
		return;

1692
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1693
	i915_gem_object_ggtt_unpin(obj);
1694
	drm_gem_object_unreference(&obj->base);
1695
	ring->status_page.obj = NULL;
1696 1697
}

1698
static int init_status_page(struct intel_engine_cs *ring)
1699
{
1700
	struct drm_i915_gem_object *obj;
1701

1702
	if ((obj = ring->status_page.obj) == NULL) {
1703
		unsigned flags;
1704
		int ret;
1705

1706 1707 1708 1709 1710
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1711

1712 1713 1714 1715
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1730 1731 1732 1733 1734 1735 1736 1737
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1738

1739
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1740
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1741
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1742

1743 1744
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1745 1746 1747 1748

	return 0;
}

1749
static int init_phys_status_page(struct intel_engine_cs *ring)
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1766
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1767 1768
{
	iounmap(ringbuf->virtual_start);
1769
	ringbuf->virtual_start = NULL;
1770
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1802 1803 1804 1805
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1806 1807
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1808
{
1809
	struct drm_i915_gem_object *obj;
1810

1811 1812
	obj = NULL;
	if (!HAS_LLC(dev))
1813
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1814
	if (obj == NULL)
1815
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1816 1817
	if (obj == NULL)
		return -ENOMEM;
1818

1819 1820 1821
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1822
	ringbuf->obj = obj;
1823

1824
	return 0;
1825 1826 1827
}

static int intel_init_ring_buffer(struct drm_device *dev,
1828
				  struct intel_engine_cs *ring)
1829
{
1830
	struct intel_ringbuffer *ringbuf;
1831 1832
	int ret;

1833 1834 1835 1836 1837 1838
	WARN_ON(ring->buffer);

	ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
	if (!ringbuf)
		return -ENOMEM;
	ring->buffer = ringbuf;
1839

1840 1841 1842
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1843
	INIT_LIST_HEAD(&ring->execlist_queue);
1844
	ringbuf->size = 32 * PAGE_SIZE;
1845
	ringbuf->ring = ring;
1846
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1847 1848 1849 1850 1851 1852

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1853
			goto error;
1854 1855 1856 1857
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1858
			goto error;
1859 1860
	}

1861
	WARN_ON(ringbuf->obj);
1862

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
				ring->name, ret);
		goto error;
	}

	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
1876
	}
1877

1878 1879 1880 1881
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1882
	ringbuf->effective_size = ringbuf->size;
1883
	if (IS_I830(dev) || IS_845G(dev))
1884
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1885

1886 1887
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1888 1889 1890
		goto error;

	return 0;
1891

1892 1893 1894 1895
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1896 1897
}

1898
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1899
{
1900 1901
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
1902

1903
	if (!intel_ring_initialized(ring))
1904 1905
		return;

1906 1907 1908
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

1909
	intel_stop_ring_buffer(ring);
1910
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1911

1912
	intel_unpin_ringbuffer_obj(ringbuf);
1913
	intel_destroy_ringbuffer_obj(ringbuf);
1914
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
1915

Z
Zou Nan hai 已提交
1916 1917 1918
	if (ring->cleanup)
		ring->cleanup(ring);

1919
	cleanup_status_page(ring);
1920 1921

	i915_cmd_parser_fini_ring(ring);
1922

1923
	kfree(ringbuf);
1924
	ring->buffer = NULL;
1925 1926
}

1927
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1928
{
1929
	struct intel_ringbuffer *ringbuf = ring->buffer;
1930 1931 1932
	struct drm_i915_gem_request *request;
	int ret;

1933 1934
	if (intel_ring_space(ringbuf) >= n)
		return 0;
1935 1936

	list_for_each_entry(request, &ring->request_list, list) {
1937 1938
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1939 1940 1941 1942
			break;
		}
	}

1943
	if (&request->list == &ring->request_list)
1944 1945
		return -ENOSPC;

1946
	ret = i915_wait_request(request);
1947 1948 1949
	if (ret)
		return ret;

1950
	i915_gem_retire_requests_ring(ring);
1951 1952 1953 1954

	return 0;
}

1955
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1956
{
1957
	struct drm_device *dev = ring->dev;
1958
	struct drm_i915_private *dev_priv = dev->dev_private;
1959
	struct intel_ringbuffer *ringbuf = ring->buffer;
1960
	unsigned long end;
1961
	int ret;
1962

1963 1964 1965 1966
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1967 1968 1969
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1970 1971 1972 1973 1974 1975
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1976

1977
	ret = 0;
1978
	trace_i915_ring_wait_begin(ring);
1979
	do {
1980 1981
		if (intel_ring_space(ringbuf) >= n)
			break;
1982
		ringbuf->head = I915_READ_HEAD(ring);
1983
		if (intel_ring_space(ringbuf) >= n)
1984
			break;
1985

1986
		msleep(1);
1987

1988 1989 1990 1991 1992
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1993 1994
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1995
		if (ret)
1996 1997 1998 1999 2000 2001 2002
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
2003
	trace_i915_ring_wait_end(ring);
2004
	return ret;
2005
}
2006

2007
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
2008 2009
{
	uint32_t __iomem *virt;
2010 2011
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
2012

2013
	if (ringbuf->space < rem) {
2014 2015 2016 2017 2018
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

2019
	virt = ringbuf->virtual_start + ringbuf->tail;
2020 2021 2022 2023
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2024
	ringbuf->tail = 0;
2025
	intel_ring_update_space(ringbuf);
2026 2027 2028 2029

	return 0;
}

2030
int intel_ring_idle(struct intel_engine_cs *ring)
2031
{
2032
	struct drm_i915_gem_request *req;
2033 2034 2035
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2036
	if (ring->outstanding_lazy_request) {
2037
		ret = i915_add_request(ring);
2038 2039 2040 2041 2042 2043 2044 2045
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2046
	req = list_entry(ring->request_list.prev,
2047
			   struct drm_i915_gem_request,
2048
			   list);
2049

2050
	return i915_wait_request(req);
2051 2052
}

2053
static int
2054
intel_ring_alloc_request(struct intel_engine_cs *ring)
2055
{
2056 2057
	int ret;
	struct drm_i915_gem_request *request;
2058
	struct drm_i915_private *dev_private = ring->dev->dev_private;
2059

2060
	if (ring->outstanding_lazy_request)
2061
		return 0;
2062

2063
	request = kzalloc(sizeof(*request), GFP_KERNEL);
2064 2065
	if (request == NULL)
		return -ENOMEM;
2066

2067
	kref_init(&request->ref);
2068
	request->ring = ring;
2069
	request->uniq = dev_private->request_uniq++;
2070

2071
	ret = i915_gem_get_seqno(ring->dev, &request->seqno);
2072 2073 2074
	if (ret) {
		kfree(request);
		return ret;
2075 2076
	}

2077
	ring->outstanding_lazy_request = request;
2078
	return 0;
2079 2080
}

2081
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2082
				int bytes)
M
Mika Kuoppala 已提交
2083
{
2084
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2085 2086
	int ret;

2087
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2088 2089 2090 2091 2092
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2093
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2094 2095 2096 2097 2098 2099 2100 2101
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2102
int intel_ring_begin(struct intel_engine_cs *ring,
2103
		     int num_dwords)
2104
{
2105
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2106
	int ret;
2107

2108 2109
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2110 2111
	if (ret)
		return ret;
2112

2113 2114 2115 2116
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2117
	/* Preallocate the olr before touching the ring */
2118
	ret = intel_ring_alloc_request(ring);
2119 2120 2121
	if (ret)
		return ret;

2122
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2123
	return 0;
2124
}
2125

2126
/* Align the ring tail to a cacheline boundary */
2127
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2128
{
2129
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2130 2131 2132 2133 2134
	int ret;

	if (num_dwords == 0)
		return 0;

2135
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2148
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2149
{
2150 2151
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2152

2153
	BUG_ON(ring->outstanding_lazy_request);
2154

2155
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2156 2157
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2158
		if (HAS_VEBOX(dev))
2159
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2160
	}
2161

2162
	ring->set_seqno(ring, seqno);
2163
	ring->hangcheck.seqno = seqno;
2164
}
2165

2166
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2167
				     u32 value)
2168
{
2169
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2170 2171

       /* Every tail move must follow the sequence below */
2172 2173 2174 2175

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2176
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2177 2178 2179 2180
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2181

2182
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2183
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2184 2185 2186
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2187

2188
	/* Now that the ring is fully powered up, update the tail */
2189
	I915_WRITE_TAIL(ring, value);
2190 2191 2192 2193 2194
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2195
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2196
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2197 2198
}

2199
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2200
			       u32 invalidate, u32 flush)
2201
{
2202
	uint32_t cmd;
2203 2204 2205 2206 2207 2208
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2209
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2210 2211
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2212 2213 2214 2215 2216 2217
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2218
	if (invalidate & I915_GEM_GPU_DOMAINS)
2219 2220
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2221
	intel_ring_emit(ring, cmd);
2222
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2223 2224 2225 2226 2227 2228 2229
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2230 2231
	intel_ring_advance(ring);
	return 0;
2232 2233
}

2234
static int
2235
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2236
			      u64 offset, u32 len,
2237 2238
			      unsigned flags)
{
2239
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2240 2241 2242 2243 2244 2245 2246
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2247
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2248 2249
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2250 2251 2252 2253 2254 2255
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2256
static int
2257
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2258
			      u64 offset, u32 len,
2259 2260 2261 2262 2263 2264 2265 2266 2267
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2268 2269 2270
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2271 2272 2273 2274 2275 2276 2277
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2278
static int
2279
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2280
			      u64 offset, u32 len,
2281
			      unsigned flags)
2282
{
2283
	int ret;
2284

2285 2286 2287
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2288

2289 2290 2291
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2292 2293 2294
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2295

2296
	return 0;
2297 2298
}

2299 2300
/* Blitter support (SandyBridge+) */

2301
static int gen6_ring_flush(struct intel_engine_cs *ring,
2302
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2303
{
R
Rodrigo Vivi 已提交
2304
	struct drm_device *dev = ring->dev;
2305
	struct drm_i915_private *dev_priv = dev->dev_private;
2306
	uint32_t cmd;
2307 2308
	int ret;

2309
	ret = intel_ring_begin(ring, 4);
2310 2311 2312
	if (ret)
		return ret;

2313
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2314 2315
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2316 2317 2318 2319 2320 2321
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2322
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2323
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2324
			MI_FLUSH_DW_OP_STOREDW;
2325
	intel_ring_emit(ring, cmd);
2326
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2327 2328 2329 2330 2331 2332 2333
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2334
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2335

2336 2337 2338 2339 2340 2341
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2342

2343
	return 0;
Z
Zou Nan hai 已提交
2344 2345
}

2346 2347
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2348
	struct drm_i915_private *dev_priv = dev->dev_private;
2349
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2350 2351
	struct drm_i915_gem_object *obj;
	int ret;
2352

2353 2354 2355 2356
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2357
	if (INTEL_INFO(dev)->gen >= 8) {
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2374

2375
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2376 2377 2378 2379 2380 2381 2382 2383
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2384
			WARN_ON(!dev_priv->semaphore_obj);
2385
			ring->semaphore.sync_to = gen8_ring_sync;
2386 2387
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2388 2389
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2390
		ring->add_request = gen6_add_request;
2391
		ring->flush = gen7_render_ring_flush;
2392
		if (INTEL_INFO(dev)->gen == 6)
2393
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2394 2395
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2396
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2397
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2398
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2420 2421
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2422
		ring->flush = gen4_render_ring_flush;
2423
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2424
		ring->set_seqno = pc_render_set_seqno;
2425 2426
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2427 2428
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2429
	} else {
2430
		ring->add_request = i9xx_add_request;
2431 2432 2433 2434
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2435
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2436
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2437 2438 2439 2440 2441 2442 2443
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2444
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2445
	}
2446
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2447

2448 2449
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2450 2451
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2452
	else if (INTEL_INFO(dev)->gen >= 6)
2453 2454 2455 2456 2457 2458 2459
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2460
	ring->init_hw = init_render_ring;
2461 2462
	ring->cleanup = render_ring_cleanup;

2463 2464
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2465
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2466 2467 2468 2469 2470
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2471
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2472 2473 2474 2475 2476 2477
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2478 2479
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2480 2481
	}

2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2493 2494 2495 2496
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2497
	struct drm_i915_private *dev_priv = dev->dev_private;
2498
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2499

2500 2501 2502
	ring->name = "bsd ring";
	ring->id = VCS;

2503
	ring->write_tail = ring_write_tail;
2504
	if (INTEL_INFO(dev)->gen >= 6) {
2505
		ring->mmio_base = GEN6_BSD_RING_BASE;
2506 2507 2508
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2509
		ring->flush = gen6_bsd_ring_flush;
2510 2511
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2512
		ring->set_seqno = ring_set_seqno;
2513 2514 2515 2516 2517
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2518 2519
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2520
			if (i915_semaphore_is_enabled(dev)) {
2521
				ring->semaphore.sync_to = gen8_ring_sync;
2522 2523
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2524
			}
2525 2526 2527 2528
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2529 2530
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2545
		}
2546 2547 2548
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2549
		ring->add_request = i9xx_add_request;
2550
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2551
		ring->set_seqno = ring_set_seqno;
2552
		if (IS_GEN5(dev)) {
2553
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2554 2555 2556
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2557
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2558 2559 2560
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2561
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2562
	}
2563
	ring->init_hw = init_ring_common;
2564

2565
	return intel_init_ring_buffer(dev, ring);
2566
}
2567

2568 2569 2570 2571 2572 2573 2574
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2575
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2576 2577 2578 2579 2580 2581

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2582
	ring->name = "bsd2 ring";
2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2597
	if (i915_semaphore_is_enabled(dev)) {
2598
		ring->semaphore.sync_to = gen8_ring_sync;
2599 2600 2601
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2602
	ring->init_hw = init_ring_common;
2603 2604 2605 2606

	return intel_init_ring_buffer(dev, ring);
}

2607 2608
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2609
	struct drm_i915_private *dev_priv = dev->dev_private;
2610
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2611

2612 2613 2614 2615 2616
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2617
	ring->flush = gen6_ring_flush;
2618 2619
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2620
	ring->set_seqno = ring_set_seqno;
2621 2622 2623 2624 2625
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2626
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2627
		if (i915_semaphore_is_enabled(dev)) {
2628
			ring->semaphore.sync_to = gen8_ring_sync;
2629 2630
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2631
		}
2632 2633 2634 2635
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2636
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2658
	}
2659
	ring->init_hw = init_ring_common;
2660

2661
	return intel_init_ring_buffer(dev, ring);
2662
}
2663

B
Ben Widawsky 已提交
2664 2665
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2666
	struct drm_i915_private *dev_priv = dev->dev_private;
2667
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2668 2669 2670 2671 2672 2673 2674 2675 2676 2677

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2678 2679 2680

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2681
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2682 2683
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2684
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2685
		if (i915_semaphore_is_enabled(dev)) {
2686
			ring->semaphore.sync_to = gen8_ring_sync;
2687 2688
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2689
		}
2690 2691 2692 2693
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2694
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2709
	}
2710
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2711 2712 2713 2714

	return intel_init_ring_buffer(dev, ring);
}

2715
int
2716
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2734
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2752 2753

void
2754
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}