intel_ringbuffer.c 77.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct intel_engine_cs *ring,
95 96 97 98 99 100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
102
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
120
gen4_render_ring_flush(struct intel_engine_cs *ring,
121 122
		       u32	invalidate_domains,
		       u32	flush_domains)
123
{
124
	struct drm_device *dev = ring->dev;
125
	u32 cmd;
126
	int ret;
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
157
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
158 159 160
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
161

162 163 164
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
165

166 167 168
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
169

170 171 172
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
173 174

	return 0;
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
215
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
216
{
217
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
250
gen6_render_ring_flush(struct intel_engine_cs *ring,
251 252 253
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
254
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
255 256
	int ret;

257 258 259 260 261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

262 263 264 265
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
266 267 268 269 270 271 272
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
273
		flags |= PIPE_CONTROL_CS_STALL;
274 275 276 277 278 279 280 281 282 283 284
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
285
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
286
	}
287

288
	ret = intel_ring_begin(ring, 4);
289 290 291
	if (ret)
		return ret;

292
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
293 294
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
295
	intel_ring_emit(ring, 0);
296 297 298 299 300
	intel_ring_advance(ring);

	return 0;
}

301
static int
302
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

320
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
321 322 323 324 325 326
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

327
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
328 329 330 331 332 333
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
334 335 336
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
337 338 339 340 341 342
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

343
static int
344
gen7_render_ring_flush(struct intel_engine_cs *ring,
345 346 347
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
348
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
349 350
	int ret;

351 352 353 354 355 356 357 358 359 360
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
376
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
377 378 379 380
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
381
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
382

383 384
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

385 386 387 388
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
389 390 391 392 393 394 395 396
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
397
	intel_ring_emit(ring, scratch_addr);
398 399 400
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

401
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
402 403
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

404 405 406
	return 0;
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
428
static int
429
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
430 431 432
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
433
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
434
	int ret;
B
Ben Widawsky 已提交
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
451 452 453 454 455 456 457 458

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
459 460
	}

R
Rodrigo Vivi 已提交
461 462 463 464 465 466 467 468
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
469 470
}

471
static void ring_write_tail(struct intel_engine_cs *ring,
472
			    u32 value)
473
{
474
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
475
	I915_WRITE_TAIL(ring, value);
476 477
}

478
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
479
{
480
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
481
	u64 acthd;
482

483 484 485 486 487 488 489 490 491
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
492 493
}

494
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
495 496 497 498 499 500 501 502 503 504
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		/* XXX: gen8 returns to sanity */
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
		u32 reg = RING_INSTPM(ring->mmio_base);

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
}

567
static bool stop_ring(struct intel_engine_cs *ring)
568
{
569
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
570

571 572
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
573 574
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
575 576 577 578 579 580
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
581 582
		}
	}
583

584
	I915_WRITE_CTL(ring, 0);
585
	I915_WRITE_HEAD(ring, 0);
586
	ring->write_tail(ring, 0);
587

588 589 590 591
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
592

593 594
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
595

596
static int init_ring_common(struct intel_engine_cs *ring)
597 598 599
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
600 601
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
602 603
	int ret = 0;

604
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
605 606 607

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
608 609 610 611 612 613 614
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
615

616
		if (!stop_ring(ring)) {
617 618 619 620 621 622 623
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
624 625
			ret = -EIO;
			goto out;
626
		}
627 628
	}

629 630 631 632 633
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

634 635 636
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

637 638 639 640
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
641
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
642 643 644 645 646 647 648 649

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

650
	I915_WRITE_CTL(ring,
651
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
652
			| RING_VALID);
653 654

	/* If the head is still not zero, the ring is dead */
655
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
656
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
657
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
658
		DRM_ERROR("%s initialization failed "
659 660 661 662 663
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
664 665
		ret = -EIO;
		goto out;
666 667
	}

668
	ringbuf->last_retired_head = -1;
669 670
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
671
	intel_ring_update_space(ringbuf);
672

673 674
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

675
out:
676
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
677 678

	return ret;
679 680
}

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
700 701 702
{
	int ret;

703
	WARN_ON(ring->scratch.obj);
704

705 706
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
707 708 709 710
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
711

712 713 714
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
715

716
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
717 718 719
	if (ret)
		goto err_unref;

720 721 722
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
723
		ret = -ENOMEM;
724
		goto err_unpin;
725
	}
726

727
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
728
			 ring->name, ring->scratch.gtt_offset);
729 730 731
	return 0;

err_unpin:
B
Ben Widawsky 已提交
732
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
733
err_unref:
734
	drm_gem_object_unreference(&ring->scratch.obj->base);
735 736 737 738
err:
	return ret;
}

739 740
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
741
{
742
	int ret, i;
743 744
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
745
	struct i915_workarounds *w = &dev_priv->workarounds;
746

747
	if (WARN_ON_ONCE(w->count == 0))
748
		return 0;
749

750 751 752 753
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
754

755
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
756 757 758
	if (ret)
		return ret;

759
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
760 761 762 763
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
764
	intel_ring_emit(ring, MI_NOOP);
765 766 767 768 769 770 771

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
772

773
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
774

775
	return 0;
776 777
}

778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
			      struct intel_context *ctx)
{
	int ret;

	ret = intel_ring_workarounds_emit(ring, ctx);
	if (ret != 0)
		return ret;

	ret = i915_gem_render_state_init(ring);
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

794
static int wa_add(struct drm_i915_private *dev_priv,
795
		  const u32 addr, const u32 mask, const u32 val)
796 797 798 799 800 801 802 803 804 805 806 807 808
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
809 810
}

811 812
#define WA_REG(addr, mask, val) { \
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
813 814 815 816 817
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
818
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
819 820

#define WA_CLR_BIT_MASKED(addr, mask) \
821
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
822

823
#define WA_SET_FIELD_MASKED(addr, mask, value) \
824
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
825

826 827
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
828

829
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
830

831
static int bdw_init_workarounds(struct intel_engine_cs *ring)
832
{
833 834
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
835 836

	/* WaDisablePartialInstShootdown:bdw */
837
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
838 839 840
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
841

842
	/* WaDisableDopClockGating:bdw */
843 844
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
845

846 847
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
848 849 850 851 852

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
853
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
854
			  /* WaForceEnableNonCoherent:bdw */
855
			  HDC_FORCE_NON_COHERENT |
856 857 858
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaHdcDisableFetchWhenMasked:bdw */
859
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
860
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
861
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
862

863 864 865 866 867 868 869 870 871 872
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for Broadwell; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

873
	/* Wa4x4STCOptimizationDisable:bdw */
874 875
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
876 877 878 879 880 881 882 883 884

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
885 886 887
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
888

889 890 891
	return 0;
}

892 893 894 895 896 897 898
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
899
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
900 901
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
902

903 904 905 906 907 908 909 910 911 912
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

913 914 915 916 917
	/* According to the CACHE_MODE_0 default value documentation, some
	 * CHV platforms disable this optimization by default.  Turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

918 919 920 921
	/* Wa4x4STCOptimizationDisable:chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);

922 923 924
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

925 926 927 928 929 930 931 932 933 934 935 936
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

937 938 939 940 941 942 943
	if (INTEL_REVID(dev) == SKL_REVID_C0 ||
	    INTEL_REVID(dev) == SKL_REVID_D0)
		/* WaBarrierPerformanceFixDisable:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

944 945 946
	return 0;
}

947 948
static int gen9_init_workarounds(struct intel_engine_cs *ring)
{
949 950 951 952 953 954 955
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:skl */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

956 957 958 959
	/* Syncing dependencies between camera and graphics */
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

960 961
	if (INTEL_REVID(dev) == SKL_REVID_A0 ||
	    INTEL_REVID(dev) == SKL_REVID_B0) {
962 963 964 965 966 967 968 969 970
		/*
		* WaDisableDgMirrorFixInHalfSliceChicken5:skl
		* This is a pre-production w/a.
		*/
		I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
			I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
			~GEN9_DG_MIRROR_FIX_ENABLE);
	}

971 972 973 974 975 976 977 978
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
		/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
		WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
				  DISABLE_PIXEL_MASK_CAMMING);
	}

979 980 981 982 983 984
	if (INTEL_REVID(dev) >= SKL_REVID_C0) {
		/* WaEnableYV12BugFixInHalfSliceChicken7:skl */
		WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
				  GEN9_ENABLE_YV12_BUGFIX);
	}

985 986 987 988 989 990 991 992 993 994 995
	if (INTEL_REVID(dev) <= SKL_REVID_D0) {
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
	}

996 997 998
	/* Wa4x4STCOptimizationDisable:skl */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

999 1000 1001
	/* WaDisablePartialResolveInVc:skl */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);

1002 1003 1004 1005
	/* WaCcsTlbPrefetchDisable:skl */
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

1006 1007 1008
	return 0;
}

1009 1010 1011 1012 1013 1014 1015
static int skl_init_workarounds(struct intel_engine_cs *ring)
{
	gen9_init_workarounds(ring);

	return 0;
}

1016
int init_workarounds_ring(struct intel_engine_cs *ring)
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
1030

1031 1032 1033
	if (IS_SKYLAKE(dev))
		return skl_init_workarounds(ring);
	else if (IS_GEN9(dev))
1034 1035
		return gen9_init_workarounds(ring);

1036 1037 1038
	return 0;
}

1039
static int init_render_ring(struct intel_engine_cs *ring)
1040
{
1041
	struct drm_device *dev = ring->dev;
1042
	struct drm_i915_private *dev_priv = dev->dev_private;
1043
	int ret = init_ring_common(ring);
1044 1045
	if (ret)
		return ret;
1046

1047 1048
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1049
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1050 1051 1052 1053

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1054
	 *
1055
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1056
	 */
1057
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
1058 1059
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1060
	/* Required for the hardware to program scanline values for waiting */
1061
	/* WaEnableFlushTlbInvalidationMode:snb */
1062 1063
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1064
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1065

1066
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1067 1068
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1069
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1070
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1071

1072
	if (IS_GEN6(dev)) {
1073 1074 1075 1076 1077 1078
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1079
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1080 1081
	}

1082 1083
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1084

1085
	if (HAS_L3_DPF(dev))
1086
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1087

1088
	return init_workarounds_ring(ring);
1089 1090
}

1091
static void render_ring_cleanup(struct intel_engine_cs *ring)
1092
{
1093
	struct drm_device *dev = ring->dev;
1094 1095 1096 1097 1098 1099 1100
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1101

1102
	intel_fini_pipe_control(ring);
1103 1104
}

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1123
		u32 seqno;
1124 1125 1126 1127
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1128 1129
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1130 1131 1132 1133 1134 1135
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1136
		intel_ring_emit(signaller, seqno);
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1164
		u32 seqno;
1165 1166 1167 1168
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1169 1170
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1171 1172 1173 1174 1175
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1176
		intel_ring_emit(signaller, seqno);
1177 1178 1179 1180 1181 1182 1183 1184
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1185
static int gen6_signal(struct intel_engine_cs *signaller,
1186
		       unsigned int num_dwords)
1187
{
1188 1189
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1190
	struct intel_engine_cs *useless;
1191
	int i, ret, num_rings;
1192

1193 1194 1195 1196
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1197 1198 1199 1200 1201

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

1202 1203 1204
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1205 1206
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1207 1208
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1209
			intel_ring_emit(signaller, seqno);
1210 1211
		}
	}
1212

1213 1214 1215 1216
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1217
	return 0;
1218 1219
}

1220 1221 1222 1223 1224 1225 1226 1227 1228
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1229
static int
1230
gen6_add_request(struct intel_engine_cs *ring)
1231
{
1232
	int ret;
1233

B
Ben Widawsky 已提交
1234 1235 1236 1237 1238
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1239 1240 1241 1242 1243
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1244 1245
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1246
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1247
	__intel_ring_advance(ring);
1248 1249 1250 1251

	return 0;
}

1252 1253 1254 1255 1256 1257 1258
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1259 1260 1261 1262 1263 1264 1265
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1281
				MI_SEMAPHORE_POLL |
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1292
static int
1293 1294
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1295
	       u32 seqno)
1296
{
1297 1298 1299
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1300 1301
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1302

1303 1304 1305 1306 1307 1308
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1309
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1310

1311
	ret = intel_ring_begin(waiter, 4);
1312 1313 1314
	if (ret)
		return ret;

1315 1316
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1317
		intel_ring_emit(waiter, dw1 | wait_mbox);
1318 1319 1320 1321 1322 1323 1324 1325 1326
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1327
	intel_ring_advance(waiter);
1328 1329 1330 1331

	return 0;
}

1332 1333
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1334 1335
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1336 1337 1338 1339 1340 1341
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1342
pc_render_add_request(struct intel_engine_cs *ring)
1343
{
1344
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1359
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1360 1361
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1362
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1363 1364
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1365 1366
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1367
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1368
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1369
	scratch_addr += 2 * CACHELINE_BYTES;
1370
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1371
	scratch_addr += 2 * CACHELINE_BYTES;
1372
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1373
	scratch_addr += 2 * CACHELINE_BYTES;
1374
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1375
	scratch_addr += 2 * CACHELINE_BYTES;
1376
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1377

1378
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1379 1380
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1381
			PIPE_CONTROL_NOTIFY);
1382
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1383 1384
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1385
	intel_ring_emit(ring, 0);
1386
	__intel_ring_advance(ring);
1387 1388 1389 1390

	return 0;
}

1391
static u32
1392
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1393 1394 1395 1396
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1397 1398 1399 1400 1401
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1402 1403 1404
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1405
static u32
1406
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1407
{
1408 1409 1410
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1411
static void
1412
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1413 1414 1415 1416
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1417
static u32
1418
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1419
{
1420
	return ring->scratch.cpu_page[0];
1421 1422
}

M
Mika Kuoppala 已提交
1423
static void
1424
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1425
{
1426
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1427 1428
}

1429
static bool
1430
gen5_ring_get_irq(struct intel_engine_cs *ring)
1431 1432
{
	struct drm_device *dev = ring->dev;
1433
	struct drm_i915_private *dev_priv = dev->dev_private;
1434
	unsigned long flags;
1435

1436
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1437 1438
		return false;

1439
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1440
	if (ring->irq_refcount++ == 0)
1441
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1442
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1443 1444 1445 1446 1447

	return true;
}

static void
1448
gen5_ring_put_irq(struct intel_engine_cs *ring)
1449 1450
{
	struct drm_device *dev = ring->dev;
1451
	struct drm_i915_private *dev_priv = dev->dev_private;
1452
	unsigned long flags;
1453

1454
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1455
	if (--ring->irq_refcount == 0)
1456
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1457
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1458 1459
}

1460
static bool
1461
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1462
{
1463
	struct drm_device *dev = ring->dev;
1464
	struct drm_i915_private *dev_priv = dev->dev_private;
1465
	unsigned long flags;
1466

1467
	if (!intel_irqs_enabled(dev_priv))
1468 1469
		return false;

1470
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1471
	if (ring->irq_refcount++ == 0) {
1472 1473 1474 1475
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1476
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1477 1478

	return true;
1479 1480
}

1481
static void
1482
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1483
{
1484
	struct drm_device *dev = ring->dev;
1485
	struct drm_i915_private *dev_priv = dev->dev_private;
1486
	unsigned long flags;
1487

1488
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1489
	if (--ring->irq_refcount == 0) {
1490 1491 1492 1493
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1494
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1495 1496
}

C
Chris Wilson 已提交
1497
static bool
1498
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1499 1500
{
	struct drm_device *dev = ring->dev;
1501
	struct drm_i915_private *dev_priv = dev->dev_private;
1502
	unsigned long flags;
C
Chris Wilson 已提交
1503

1504
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1505 1506
		return false;

1507
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1508
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1509 1510 1511 1512
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1513
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1514 1515 1516 1517 1518

	return true;
}

static void
1519
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1520 1521
{
	struct drm_device *dev = ring->dev;
1522
	struct drm_i915_private *dev_priv = dev->dev_private;
1523
	unsigned long flags;
C
Chris Wilson 已提交
1524

1525
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1526
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1527 1528 1529 1530
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1531
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1532 1533
}

1534
static int
1535
bsd_ring_flush(struct intel_engine_cs *ring,
1536 1537
	       u32     invalidate_domains,
	       u32     flush_domains)
1538
{
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1549 1550
}

1551
static int
1552
i9xx_add_request(struct intel_engine_cs *ring)
1553
{
1554 1555 1556 1557 1558
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1559

1560 1561
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1562 1563
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1564
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1565
	__intel_ring_advance(ring);
1566

1567
	return 0;
1568 1569
}

1570
static bool
1571
gen6_ring_get_irq(struct intel_engine_cs *ring)
1572 1573
{
	struct drm_device *dev = ring->dev;
1574
	struct drm_i915_private *dev_priv = dev->dev_private;
1575
	unsigned long flags;
1576

1577 1578
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1579

1580
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1581
	if (ring->irq_refcount++ == 0) {
1582
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1583 1584
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1585
					 GT_PARITY_ERROR(dev)));
1586 1587
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1588
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1589
	}
1590
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1591 1592 1593 1594 1595

	return true;
}

static void
1596
gen6_ring_put_irq(struct intel_engine_cs *ring)
1597 1598
{
	struct drm_device *dev = ring->dev;
1599
	struct drm_i915_private *dev_priv = dev->dev_private;
1600
	unsigned long flags;
1601

1602
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1603
	if (--ring->irq_refcount == 0) {
1604
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1605
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1606 1607
		else
			I915_WRITE_IMR(ring, ~0);
1608
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1609
	}
1610
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1611 1612
}

B
Ben Widawsky 已提交
1613
static bool
1614
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1615 1616 1617 1618 1619
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1620
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1621 1622
		return false;

1623
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1624
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1625
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1626
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1627
	}
1628
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1629 1630 1631 1632 1633

	return true;
}

static void
1634
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1635 1636 1637 1638 1639
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1640
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1641
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1642
		I915_WRITE_IMR(ring, ~0);
1643
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1644
	}
1645
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1646 1647
}

1648
static bool
1649
gen8_ring_get_irq(struct intel_engine_cs *ring)
1650 1651 1652 1653 1654
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1655
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1675
gen8_ring_put_irq(struct intel_engine_cs *ring)
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1694
static int
1695
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1696
			 u64 offset, u32 length,
1697
			 unsigned flags)
1698
{
1699
	int ret;
1700

1701 1702 1703 1704
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1705
	intel_ring_emit(ring,
1706 1707
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1708
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1709
	intel_ring_emit(ring, offset);
1710 1711
	intel_ring_advance(ring);

1712 1713 1714
	return 0;
}

1715 1716
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1717 1718
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1719
static int
1720
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1721
				u64 offset, u32 len,
1722
				unsigned flags)
1723
{
1724
	u32 cs_offset = ring->scratch.gtt_offset;
1725
	int ret;
1726

1727 1728 1729
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1730

1731 1732 1733 1734 1735 1736 1737 1738
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1739

1740
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1741 1742 1743
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1744
		ret = intel_ring_begin(ring, 6 + 2);
1745 1746
		if (ret)
			return ret;
1747 1748 1749 1750 1751 1752 1753

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1754
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1755 1756 1757
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1758

1759
		intel_ring_emit(ring, MI_FLUSH);
1760 1761
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1762 1763

		/* ... and execute it. */
1764
		offset = cs_offset;
1765
	}
1766

1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1777 1778 1779 1780
	return 0;
}

static int
1781
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1782
			 u64 offset, u32 len,
1783
			 unsigned flags)
1784 1785 1786 1787 1788 1789 1790
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1791
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1792
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1793
	intel_ring_advance(ring);
1794 1795 1796 1797

	return 0;
}

1798
static void cleanup_status_page(struct intel_engine_cs *ring)
1799
{
1800
	struct drm_i915_gem_object *obj;
1801

1802 1803
	obj = ring->status_page.obj;
	if (obj == NULL)
1804 1805
		return;

1806
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1807
	i915_gem_object_ggtt_unpin(obj);
1808
	drm_gem_object_unreference(&obj->base);
1809
	ring->status_page.obj = NULL;
1810 1811
}

1812
static int init_status_page(struct intel_engine_cs *ring)
1813
{
1814
	struct drm_i915_gem_object *obj;
1815

1816
	if ((obj = ring->status_page.obj) == NULL) {
1817
		unsigned flags;
1818
		int ret;
1819

1820 1821 1822 1823 1824
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1825

1826 1827 1828 1829
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1844 1845 1846 1847 1848 1849 1850 1851
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1852

1853
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1854
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1855
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1856

1857 1858
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1859 1860 1861 1862

	return 0;
}

1863
static int init_phys_status_page(struct intel_engine_cs *ring)
1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1880
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1881 1882
{
	iounmap(ringbuf->virtual_start);
1883
	ringbuf->virtual_start = NULL;
1884
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1916 1917 1918 1919
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1920 1921
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1922
{
1923
	struct drm_i915_gem_object *obj;
1924

1925 1926
	obj = NULL;
	if (!HAS_LLC(dev))
1927
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1928
	if (obj == NULL)
1929
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1930 1931
	if (obj == NULL)
		return -ENOMEM;
1932

1933 1934 1935
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1936
	ringbuf->obj = obj;
1937

1938
	return 0;
1939 1940 1941
}

static int intel_init_ring_buffer(struct drm_device *dev,
1942
				  struct intel_engine_cs *ring)
1943
{
1944
	struct intel_ringbuffer *ringbuf;
1945 1946
	int ret;

1947 1948 1949 1950 1951 1952
	WARN_ON(ring->buffer);

	ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
	if (!ringbuf)
		return -ENOMEM;
	ring->buffer = ringbuf;
1953

1954 1955 1956
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1957
	INIT_LIST_HEAD(&ring->execlist_queue);
1958
	ringbuf->size = 32 * PAGE_SIZE;
1959
	ringbuf->ring = ring;
1960
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1961 1962 1963 1964 1965 1966

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1967
			goto error;
1968 1969 1970 1971
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1972
			goto error;
1973 1974
	}

1975
	WARN_ON(ringbuf->obj);
1976

1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
				ring->name, ret);
		goto error;
	}

	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
1990
	}
1991

1992 1993 1994 1995
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1996
	ringbuf->effective_size = ringbuf->size;
1997
	if (IS_I830(dev) || IS_845G(dev))
1998
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1999

2000 2001
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
2002 2003 2004
		goto error;

	return 0;
2005

2006 2007 2008 2009
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2010 2011
}

2012
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
2013
{
2014 2015
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
2016

2017
	if (!intel_ring_initialized(ring))
2018 2019
		return;

2020 2021 2022
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

2023
	intel_stop_ring_buffer(ring);
2024
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
2025

2026
	intel_unpin_ringbuffer_obj(ringbuf);
2027
	intel_destroy_ringbuffer_obj(ringbuf);
2028
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
2029

Z
Zou Nan hai 已提交
2030 2031 2032
	if (ring->cleanup)
		ring->cleanup(ring);

2033
	cleanup_status_page(ring);
2034 2035

	i915_cmd_parser_fini_ring(ring);
2036

2037
	kfree(ringbuf);
2038
	ring->buffer = NULL;
2039 2040
}

2041
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
2042
{
2043
	struct intel_ringbuffer *ringbuf = ring->buffer;
2044 2045 2046
	struct drm_i915_gem_request *request;
	int ret;

2047 2048
	if (intel_ring_space(ringbuf) >= n)
		return 0;
2049 2050

	list_for_each_entry(request, &ring->request_list, list) {
2051
		if (__intel_ring_space(request->postfix, ringbuf->tail,
2052
				       ringbuf->size) >= n) {
2053 2054 2055 2056
			break;
		}
	}

2057
	if (&request->list == &ring->request_list)
2058 2059
		return -ENOSPC;

2060
	ret = i915_wait_request(request);
2061 2062 2063
	if (ret)
		return ret;

2064
	i915_gem_retire_requests_ring(ring);
2065 2066 2067 2068

	return 0;
}

2069
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
2070
{
2071
	struct drm_device *dev = ring->dev;
2072
	struct drm_i915_private *dev_priv = dev->dev_private;
2073
	struct intel_ringbuffer *ringbuf = ring->buffer;
2074
	unsigned long end;
2075
	int ret;
2076

2077 2078 2079 2080
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

2081 2082 2083
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

2084 2085 2086 2087 2088 2089
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
2090

2091
	ret = 0;
2092
	trace_i915_ring_wait_begin(ring);
2093
	do {
2094 2095
		if (intel_ring_space(ringbuf) >= n)
			break;
2096
		ringbuf->head = I915_READ_HEAD(ring);
2097
		if (intel_ring_space(ringbuf) >= n)
2098
			break;
2099

2100
		msleep(1);
2101

2102 2103 2104 2105 2106
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

2107 2108
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
2109
		if (ret)
2110 2111 2112 2113 2114 2115 2116
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
2117
	trace_i915_ring_wait_end(ring);
2118
	return ret;
2119
}
2120

2121
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
2122 2123
{
	uint32_t __iomem *virt;
2124 2125
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
2126

2127
	if (ringbuf->space < rem) {
2128 2129 2130 2131 2132
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

2133
	virt = ringbuf->virtual_start + ringbuf->tail;
2134 2135 2136 2137
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2138
	ringbuf->tail = 0;
2139
	intel_ring_update_space(ringbuf);
2140 2141 2142 2143

	return 0;
}

2144
int intel_ring_idle(struct intel_engine_cs *ring)
2145
{
2146
	struct drm_i915_gem_request *req;
2147 2148 2149
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2150
	if (ring->outstanding_lazy_request) {
2151
		ret = i915_add_request(ring);
2152 2153 2154 2155 2156 2157 2158 2159
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2160
	req = list_entry(ring->request_list.prev,
2161
			   struct drm_i915_gem_request,
2162
			   list);
2163

2164
	return i915_wait_request(req);
2165 2166
}

2167
static int
2168
intel_ring_alloc_request(struct intel_engine_cs *ring)
2169
{
2170 2171
	int ret;
	struct drm_i915_gem_request *request;
2172
	struct drm_i915_private *dev_private = ring->dev->dev_private;
2173

2174
	if (ring->outstanding_lazy_request)
2175
		return 0;
2176

2177
	request = kzalloc(sizeof(*request), GFP_KERNEL);
2178 2179
	if (request == NULL)
		return -ENOMEM;
2180

2181
	kref_init(&request->ref);
2182
	request->ring = ring;
2183
	request->uniq = dev_private->request_uniq++;
2184

2185
	ret = i915_gem_get_seqno(ring->dev, &request->seqno);
2186 2187 2188
	if (ret) {
		kfree(request);
		return ret;
2189 2190
	}

2191
	ring->outstanding_lazy_request = request;
2192
	return 0;
2193 2194
}

2195
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2196
				int bytes)
M
Mika Kuoppala 已提交
2197
{
2198
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2199 2200
	int ret;

2201
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2202 2203 2204 2205 2206
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2207
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2208 2209 2210 2211 2212 2213 2214 2215
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2216
int intel_ring_begin(struct intel_engine_cs *ring,
2217
		     int num_dwords)
2218
{
2219
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2220
	int ret;
2221

2222 2223
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2224 2225
	if (ret)
		return ret;
2226

2227 2228 2229 2230
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2231
	/* Preallocate the olr before touching the ring */
2232
	ret = intel_ring_alloc_request(ring);
2233 2234 2235
	if (ret)
		return ret;

2236
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2237
	return 0;
2238
}
2239

2240
/* Align the ring tail to a cacheline boundary */
2241
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2242
{
2243
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2244 2245 2246 2247 2248
	int ret;

	if (num_dwords == 0)
		return 0;

2249
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2262
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2263
{
2264 2265
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2266

2267
	BUG_ON(ring->outstanding_lazy_request);
2268

2269
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2270 2271
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2272
		if (HAS_VEBOX(dev))
2273
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2274
	}
2275

2276
	ring->set_seqno(ring, seqno);
2277
	ring->hangcheck.seqno = seqno;
2278
}
2279

2280
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2281
				     u32 value)
2282
{
2283
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2284 2285

       /* Every tail move must follow the sequence below */
2286 2287 2288 2289

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2290
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2291 2292 2293 2294
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2295

2296
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2297
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2298 2299 2300
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2301

2302
	/* Now that the ring is fully powered up, update the tail */
2303
	I915_WRITE_TAIL(ring, value);
2304 2305 2306 2307 2308
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2309
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2310
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2311 2312
}

2313
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2314
			       u32 invalidate, u32 flush)
2315
{
2316
	uint32_t cmd;
2317 2318 2319 2320 2321 2322
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2323
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2324 2325
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2326 2327 2328 2329 2330 2331
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2332
	if (invalidate & I915_GEM_GPU_DOMAINS)
2333 2334
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2335
	intel_ring_emit(ring, cmd);
2336
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2337 2338 2339 2340 2341 2342 2343
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2344 2345
	intel_ring_advance(ring);
	return 0;
2346 2347
}

2348
static int
2349
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2350
			      u64 offset, u32 len,
2351 2352
			      unsigned flags)
{
2353
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2354 2355 2356 2357 2358 2359 2360
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2361
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2362 2363
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2364 2365 2366 2367 2368 2369
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2370
static int
2371
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2372
			      u64 offset, u32 len,
2373 2374 2375 2376 2377 2378 2379 2380 2381
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2382 2383 2384
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2385 2386 2387 2388 2389 2390 2391
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2392
static int
2393
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2394
			      u64 offset, u32 len,
2395
			      unsigned flags)
2396
{
2397
	int ret;
2398

2399 2400 2401
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2402

2403 2404 2405
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2406 2407 2408
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2409

2410
	return 0;
2411 2412
}

2413 2414
/* Blitter support (SandyBridge+) */

2415
static int gen6_ring_flush(struct intel_engine_cs *ring,
2416
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2417
{
R
Rodrigo Vivi 已提交
2418
	struct drm_device *dev = ring->dev;
2419
	struct drm_i915_private *dev_priv = dev->dev_private;
2420
	uint32_t cmd;
2421 2422
	int ret;

2423
	ret = intel_ring_begin(ring, 4);
2424 2425 2426
	if (ret)
		return ret;

2427
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2428 2429
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2430 2431 2432 2433 2434 2435
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2436
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2437
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2438
			MI_FLUSH_DW_OP_STOREDW;
2439
	intel_ring_emit(ring, cmd);
2440
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2441 2442 2443 2444 2445 2446 2447
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2448
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2449

2450 2451 2452 2453 2454 2455
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2456

2457
	return 0;
Z
Zou Nan hai 已提交
2458 2459
}

2460 2461
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2462
	struct drm_i915_private *dev_priv = dev->dev_private;
2463
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2464 2465
	struct drm_i915_gem_object *obj;
	int ret;
2466

2467 2468 2469 2470
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2471
	if (INTEL_INFO(dev)->gen >= 8) {
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2488

2489
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2490 2491 2492 2493 2494 2495 2496 2497
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2498
			WARN_ON(!dev_priv->semaphore_obj);
2499
			ring->semaphore.sync_to = gen8_ring_sync;
2500 2501
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2502 2503
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2504
		ring->add_request = gen6_add_request;
2505
		ring->flush = gen7_render_ring_flush;
2506
		if (INTEL_INFO(dev)->gen == 6)
2507
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2508 2509
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2510
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2511
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2512
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2534 2535
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2536
		ring->flush = gen4_render_ring_flush;
2537
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2538
		ring->set_seqno = pc_render_set_seqno;
2539 2540
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2541 2542
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2543
	} else {
2544
		ring->add_request = i9xx_add_request;
2545 2546 2547 2548
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2549
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2550
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2551 2552 2553 2554 2555 2556 2557
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2558
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2559
	}
2560
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2561

2562 2563
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2564 2565
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2566
	else if (INTEL_INFO(dev)->gen >= 6)
2567 2568 2569 2570 2571 2572 2573
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2574
	ring->init_hw = init_render_ring;
2575 2576
	ring->cleanup = render_ring_cleanup;

2577 2578
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2579
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2580 2581 2582 2583 2584
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2585
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2586 2587 2588 2589 2590 2591
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2592 2593
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2594 2595
	}

2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2607 2608 2609 2610
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2611
	struct drm_i915_private *dev_priv = dev->dev_private;
2612
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2613

2614 2615 2616
	ring->name = "bsd ring";
	ring->id = VCS;

2617
	ring->write_tail = ring_write_tail;
2618
	if (INTEL_INFO(dev)->gen >= 6) {
2619
		ring->mmio_base = GEN6_BSD_RING_BASE;
2620 2621 2622
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2623
		ring->flush = gen6_bsd_ring_flush;
2624 2625
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2626
		ring->set_seqno = ring_set_seqno;
2627 2628 2629 2630 2631
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2632 2633
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2634
			if (i915_semaphore_is_enabled(dev)) {
2635
				ring->semaphore.sync_to = gen8_ring_sync;
2636 2637
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2638
			}
2639 2640 2641 2642
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2643 2644
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2659
		}
2660 2661 2662
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2663
		ring->add_request = i9xx_add_request;
2664
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2665
		ring->set_seqno = ring_set_seqno;
2666
		if (IS_GEN5(dev)) {
2667
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2668 2669 2670
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2671
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2672 2673 2674
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2675
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2676
	}
2677
	ring->init_hw = init_ring_common;
2678

2679
	return intel_init_ring_buffer(dev, ring);
2680
}
2681

2682
/**
2683
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2684 2685 2686 2687
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2688
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2689

R
Rodrigo Vivi 已提交
2690
	ring->name = "bsd2 ring";
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2705
	if (i915_semaphore_is_enabled(dev)) {
2706
		ring->semaphore.sync_to = gen8_ring_sync;
2707 2708 2709
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2710
	ring->init_hw = init_ring_common;
2711 2712 2713 2714

	return intel_init_ring_buffer(dev, ring);
}

2715 2716
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2717
	struct drm_i915_private *dev_priv = dev->dev_private;
2718
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2719

2720 2721 2722 2723 2724
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2725
	ring->flush = gen6_ring_flush;
2726 2727
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2728
	ring->set_seqno = ring_set_seqno;
2729 2730 2731 2732 2733
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2734
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2735
		if (i915_semaphore_is_enabled(dev)) {
2736
			ring->semaphore.sync_to = gen8_ring_sync;
2737 2738
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2739
		}
2740 2741 2742 2743
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2744
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2766
	}
2767
	ring->init_hw = init_ring_common;
2768

2769
	return intel_init_ring_buffer(dev, ring);
2770
}
2771

B
Ben Widawsky 已提交
2772 2773
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2774
	struct drm_i915_private *dev_priv = dev->dev_private;
2775
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2786 2787 2788

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2789
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2790 2791
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2792
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2793
		if (i915_semaphore_is_enabled(dev)) {
2794
			ring->semaphore.sync_to = gen8_ring_sync;
2795 2796
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2797
		}
2798 2799 2800 2801
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2802
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2817
	}
2818
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2819 2820 2821 2822

	return intel_init_ring_buffer(dev, ring);
}

2823
int
2824
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2842
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2860 2861

void
2862
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}