intel_ringbuffer.c 72.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55
	int space = head - (tail + I915_RING_FREE_SPACE);
56
	if (space < 0)
57
		space += size;
58 59 60
	return space;
}

61
int intel_ring_space(struct intel_ringbuffer *ringbuf)
62
{
63 64
	return __intel_ring_space(ringbuf->head & HEAD_ADDR,
				  ringbuf->tail, ringbuf->size);
65 66
}

67
bool intel_ring_stopped(struct intel_engine_cs *ring)
68 69
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
70 71
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
72

73
void __intel_ring_advance(struct intel_engine_cs *ring)
74
{
75 76
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
77
	if (intel_ring_stopped(ring))
78
		return;
79
	ring->write_tail(ring, ringbuf->tail);
80 81
}

82
static int
83
gen2_render_ring_flush(struct intel_engine_cs *ring,
84 85 86 87 88 89 90
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
91
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
109
gen4_render_ring_flush(struct intel_engine_cs *ring,
110 111
		       u32	invalidate_domains,
		       u32	flush_domains)
112
{
113
	struct drm_device *dev = ring->dev;
114
	u32 cmd;
115
	int ret;
116

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
146
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
147 148 149
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
150

151 152 153
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
154

155 156 157
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
158

159 160 161
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
162 163

	return 0;
164 165
}

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
204
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
205
{
206
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
239
gen6_render_ring_flush(struct intel_engine_cs *ring,
240 241 242
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
243
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
244 245
	int ret;

246 247 248 249 250
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

251 252 253 254
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
255 256 257 258 259 260 261
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
262
		flags |= PIPE_CONTROL_CS_STALL;
263 264 265 266 267 268 269 270 271 272 273
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
274
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
275
	}
276

277
	ret = intel_ring_begin(ring, 4);
278 279 280
	if (ret)
		return ret;

281
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
282 283
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
284
	intel_ring_emit(ring, 0);
285 286 287 288 289
	intel_ring_advance(ring);

	return 0;
}

290
static int
291
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

309
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
310 311 312 313 314 315
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

316
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
317 318 319 320 321 322
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
323 324 325
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
326 327 328 329 330 331
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

332
static int
333
gen7_render_ring_flush(struct intel_engine_cs *ring,
334 335 336
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
337
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
338 339
	int ret;

340 341 342 343 344 345 346 347 348 349
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
369
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
370 371 372 373 374

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
375 376 377 378 379 380 381 382
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
383
	intel_ring_emit(ring, scratch_addr);
384 385 386
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

387
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
388 389
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

390 391 392
	return 0;
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
414
static int
415
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
416 417 418
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
419
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
420
	int ret;
B
Ben Widawsky 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
437 438 439 440 441 442 443 444

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
445 446
	}

R
Rodrigo Vivi 已提交
447 448 449 450 451 452 453 454
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
455 456
}

457
static void ring_write_tail(struct intel_engine_cs *ring,
458
			    u32 value)
459
{
460
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
461
	I915_WRITE_TAIL(ring, value);
462 463
}

464
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
465
{
466
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
467
	u64 acthd;
468

469 470 471 472 473 474 475 476 477
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
478 479
}

480
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
481 482 483 484 485 486 487 488 489 490
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

491
static bool stop_ring(struct intel_engine_cs *ring)
492
{
493
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
494

495 496
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
497 498
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
499 500 501 502 503 504
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
505 506
		}
	}
507

508
	I915_WRITE_CTL(ring, 0);
509
	I915_WRITE_HEAD(ring, 0);
510
	ring->write_tail(ring, 0);
511

512 513 514 515
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
516

517 518
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
519

520
static int init_ring_common(struct intel_engine_cs *ring)
521 522 523
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
524 525
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
526 527 528 529 530 531
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
532 533 534 535 536 537 538
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
539

540
		if (!stop_ring(ring)) {
541 542 543 544 545 546 547
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
548 549
			ret = -EIO;
			goto out;
550
		}
551 552
	}

553 554 555 556 557
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

558 559 560
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

561 562 563 564
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
565
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
566 567 568 569 570 571 572 573

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

574
	I915_WRITE_CTL(ring,
575
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
576
			| RING_VALID);
577 578

	/* If the head is still not zero, the ring is dead */
579
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
580
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
581
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
582
		DRM_ERROR("%s initialization failed "
583 584 585 586 587
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
588 589
		ret = -EIO;
		goto out;
590 591
	}

592 593 594 595
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
	ringbuf->space = intel_ring_space(ringbuf);
	ringbuf->last_retired_head = -1;
596

597 598
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

599
out:
600
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
601 602

	return ret;
603 604
}

605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
624 625 626
{
	int ret;

627
	if (ring->scratch.obj)
628 629
		return 0;

630 631
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
632 633 634 635
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
636

637 638 639
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
640

641
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
642 643 644
	if (ret)
		goto err_unref;

645 646 647
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
648
		ret = -ENOMEM;
649
		goto err_unpin;
650
	}
651

652
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
653
			 ring->name, ring->scratch.gtt_offset);
654 655 656
	return 0;

err_unpin:
B
Ben Widawsky 已提交
657
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
658
err_unref:
659
	drm_gem_object_unreference(&ring->scratch.obj->base);
660 661 662 663
err:
	return ret;
}

664 665
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
666
{
667
	int ret, i;
668 669
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
670
	struct i915_workarounds *w = &dev_priv->workarounds;
671

672 673
	if (WARN_ON(w->count == 0))
		return 0;
674

675 676 677 678
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
679

680
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
681 682 683
	if (ret)
		return ret;

684
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
685 686 687 688
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
689
	intel_ring_emit(ring, MI_NOOP);
690 691 692 693 694 695 696

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
697

698
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
699

700
	return 0;
701 702
}

703
static int wa_add(struct drm_i915_private *dev_priv,
704
		  const u32 addr, const u32 mask, const u32 val)
705 706 707 708 709 710 711 712 713 714 715 716 717
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
718 719
}

720 721
#define WA_REG(addr, mask, val) { \
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
722 723 724 725 726
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
727
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
728 729

#define WA_CLR_BIT_MASKED(addr, mask) \
730
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
731

732
#define WA_SET_FIELD_MASKED(addr, mask, value) \
733
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
734

735 736
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
737

738
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
739

740
static int bdw_init_workarounds(struct intel_engine_cs *ring)
741
{
742 743
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
744 745

	/* WaDisablePartialInstShootdown:bdw */
746
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
747 748 749
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
750

751
	/* WaDisableDopClockGating:bdw */
752 753
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
754

755 756
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
757 758 759 760 761

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
762
	/* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
763 764 765
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
766 767

	/* Wa4x4STCOptimizationDisable:bdw */
768 769
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
770 771 772 773 774 775 776 777 778

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
779 780 781
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
782

783 784 785
	return 0;
}

786 787 788 789 790 791 792
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
793
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
794 795
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
796

797 798 799 800 801 802 803 804 805 806
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

807 808 809
	return 0;
}

810
int init_workarounds_ring(struct intel_engine_cs *ring)
811 812 813 814 815 816 817 818 819 820 821 822 823
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
824 825 826 827

	return 0;
}

828
static int init_render_ring(struct intel_engine_cs *ring)
829
{
830
	struct drm_device *dev = ring->dev;
831
	struct drm_i915_private *dev_priv = dev->dev_private;
832
	int ret = init_ring_common(ring);
833 834
	if (ret)
		return ret;
835

836 837
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
838
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
839 840 841 842

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
843
	 *
844
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
845
	 */
846
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
847 848
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

849
	/* Required for the hardware to program scanline values for waiting */
850
	/* WaEnableFlushTlbInvalidationMode:snb */
851 852
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
853
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
854

855
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
856 857
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
858
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
859
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
860

861
	if (INTEL_INFO(dev)->gen >= 5) {
862
		ret = intel_init_pipe_control(ring);
863 864 865 866
		if (ret)
			return ret;
	}

867
	if (IS_GEN6(dev)) {
868 869 870 871 872 873
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
874
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
875 876
	}

877 878
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
879

880
	if (HAS_L3_DPF(dev))
881
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
882

883
	return init_workarounds_ring(ring);
884 885
}

886
static void render_ring_cleanup(struct intel_engine_cs *ring)
887
{
888
	struct drm_device *dev = ring->dev;
889 890 891 892 893 894 895
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
896

897
	intel_fini_pipe_control(ring);
898 899
}

900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

974
static int gen6_signal(struct intel_engine_cs *signaller,
975
		       unsigned int num_dwords)
976
{
977 978
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
979
	struct intel_engine_cs *useless;
980
	int i, ret, num_rings;
981

982 983 984 985
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
986 987 988 989 990

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

991 992 993 994 995 996 997 998
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
999

1000 1001 1002 1003
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1004
	return 0;
1005 1006
}

1007 1008 1009 1010 1011 1012 1013 1014 1015
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1016
static int
1017
gen6_add_request(struct intel_engine_cs *ring)
1018
{
1019
	int ret;
1020

B
Ben Widawsky 已提交
1021 1022 1023 1024 1025
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1026 1027 1028 1029 1030
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1031
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1032
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1033
	__intel_ring_advance(ring);
1034 1035 1036 1037

	return 0;
}

1038 1039 1040 1041 1042 1043 1044
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1045 1046 1047 1048 1049 1050 1051
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1067
				MI_SEMAPHORE_POLL |
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1078
static int
1079 1080
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1081
	       u32 seqno)
1082
{
1083 1084 1085
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1086 1087
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1088

1089 1090 1091 1092 1093 1094
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1095
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1096

1097
	ret = intel_ring_begin(waiter, 4);
1098 1099 1100
	if (ret)
		return ret;

1101 1102
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1103
		intel_ring_emit(waiter, dw1 | wait_mbox);
1104 1105 1106 1107 1108 1109 1110 1111 1112
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1113
	intel_ring_advance(waiter);
1114 1115 1116 1117

	return 0;
}

1118 1119
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1120 1121
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1122 1123 1124 1125 1126 1127
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1128
pc_render_add_request(struct intel_engine_cs *ring)
1129
{
1130
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1145
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1146 1147
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1148
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1149
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1150 1151
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1152
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1153
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1154
	scratch_addr += 2 * CACHELINE_BYTES;
1155
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1156
	scratch_addr += 2 * CACHELINE_BYTES;
1157
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1158
	scratch_addr += 2 * CACHELINE_BYTES;
1159
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1160
	scratch_addr += 2 * CACHELINE_BYTES;
1161
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1162

1163
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1164 1165
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1166
			PIPE_CONTROL_NOTIFY);
1167
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1168
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1169
	intel_ring_emit(ring, 0);
1170
	__intel_ring_advance(ring);
1171 1172 1173 1174

	return 0;
}

1175
static u32
1176
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1177 1178 1179 1180
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1181 1182 1183 1184 1185
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1186 1187 1188
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1189
static u32
1190
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1191
{
1192 1193 1194
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1195
static void
1196
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1197 1198 1199 1200
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1201
static u32
1202
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1203
{
1204
	return ring->scratch.cpu_page[0];
1205 1206
}

M
Mika Kuoppala 已提交
1207
static void
1208
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1209
{
1210
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1211 1212
}

1213
static bool
1214
gen5_ring_get_irq(struct intel_engine_cs *ring)
1215 1216
{
	struct drm_device *dev = ring->dev;
1217
	struct drm_i915_private *dev_priv = dev->dev_private;
1218
	unsigned long flags;
1219

1220
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1221 1222
		return false;

1223
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1224
	if (ring->irq_refcount++ == 0)
1225
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1226
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1227 1228 1229 1230 1231

	return true;
}

static void
1232
gen5_ring_put_irq(struct intel_engine_cs *ring)
1233 1234
{
	struct drm_device *dev = ring->dev;
1235
	struct drm_i915_private *dev_priv = dev->dev_private;
1236
	unsigned long flags;
1237

1238
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1239
	if (--ring->irq_refcount == 0)
1240
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1241
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1242 1243
}

1244
static bool
1245
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1246
{
1247
	struct drm_device *dev = ring->dev;
1248
	struct drm_i915_private *dev_priv = dev->dev_private;
1249
	unsigned long flags;
1250

1251
	if (!intel_irqs_enabled(dev_priv))
1252 1253
		return false;

1254
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1255
	if (ring->irq_refcount++ == 0) {
1256 1257 1258 1259
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1260
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1261 1262

	return true;
1263 1264
}

1265
static void
1266
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1267
{
1268
	struct drm_device *dev = ring->dev;
1269
	struct drm_i915_private *dev_priv = dev->dev_private;
1270
	unsigned long flags;
1271

1272
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1273
	if (--ring->irq_refcount == 0) {
1274 1275 1276 1277
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1278
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1279 1280
}

C
Chris Wilson 已提交
1281
static bool
1282
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1283 1284
{
	struct drm_device *dev = ring->dev;
1285
	struct drm_i915_private *dev_priv = dev->dev_private;
1286
	unsigned long flags;
C
Chris Wilson 已提交
1287

1288
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1289 1290
		return false;

1291
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1292
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1293 1294 1295 1296
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1297
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1298 1299 1300 1301 1302

	return true;
}

static void
1303
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1304 1305
{
	struct drm_device *dev = ring->dev;
1306
	struct drm_i915_private *dev_priv = dev->dev_private;
1307
	unsigned long flags;
C
Chris Wilson 已提交
1308

1309
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1310
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1311 1312 1313 1314
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1315
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1316 1317
}

1318
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1319
{
1320
	struct drm_device *dev = ring->dev;
1321
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1322 1323 1324 1325 1326 1327 1328
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1329
		case RCS:
1330 1331
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1332
		case BCS:
1333 1334
			mmio = BLT_HWS_PGA_GEN7;
			break;
1335 1336 1337 1338 1339
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1340
		case VCS:
1341 1342
			mmio = BSD_HWS_PGA_GEN7;
			break;
1343
		case VECS:
B
Ben Widawsky 已提交
1344 1345
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1346 1347 1348 1349
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1350
		/* XXX: gen8 returns to sanity */
1351 1352 1353
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1354 1355
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1356

1357 1358 1359 1360 1361 1362 1363 1364
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1365
		u32 reg = RING_INSTPM(ring->mmio_base);
1366 1367 1368 1369

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1370 1371 1372 1373 1374 1375 1376 1377
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1378 1379
}

1380
static int
1381
bsd_ring_flush(struct intel_engine_cs *ring,
1382 1383
	       u32     invalidate_domains,
	       u32     flush_domains)
1384
{
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1395 1396
}

1397
static int
1398
i9xx_add_request(struct intel_engine_cs *ring)
1399
{
1400 1401 1402 1403 1404
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1405

1406 1407
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1408
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1409
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1410
	__intel_ring_advance(ring);
1411

1412
	return 0;
1413 1414
}

1415
static bool
1416
gen6_ring_get_irq(struct intel_engine_cs *ring)
1417 1418
{
	struct drm_device *dev = ring->dev;
1419
	struct drm_i915_private *dev_priv = dev->dev_private;
1420
	unsigned long flags;
1421

1422 1423
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1424

1425
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1426
	if (ring->irq_refcount++ == 0) {
1427
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1428 1429
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1430
					 GT_PARITY_ERROR(dev)));
1431 1432
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1433
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1434
	}
1435
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1436 1437 1438 1439 1440

	return true;
}

static void
1441
gen6_ring_put_irq(struct intel_engine_cs *ring)
1442 1443
{
	struct drm_device *dev = ring->dev;
1444
	struct drm_i915_private *dev_priv = dev->dev_private;
1445
	unsigned long flags;
1446

1447
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1448
	if (--ring->irq_refcount == 0) {
1449
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1450
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1451 1452
		else
			I915_WRITE_IMR(ring, ~0);
1453
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1454
	}
1455
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1456 1457
}

B
Ben Widawsky 已提交
1458
static bool
1459
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1460 1461 1462 1463 1464
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1465
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1466 1467
		return false;

1468
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1469
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1470
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1471
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1472
	}
1473
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1474 1475 1476 1477 1478

	return true;
}

static void
1479
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1480 1481 1482 1483 1484
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1485
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1486
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1487
		I915_WRITE_IMR(ring, ~0);
1488
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1489
	}
1490
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1491 1492
}

1493
static bool
1494
gen8_ring_get_irq(struct intel_engine_cs *ring)
1495 1496 1497 1498 1499
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1500
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1520
gen8_ring_put_irq(struct intel_engine_cs *ring)
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1539
static int
1540
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1541
			 u64 offset, u32 length,
1542
			 unsigned flags)
1543
{
1544
	int ret;
1545

1546 1547 1548 1549
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1550
	intel_ring_emit(ring,
1551 1552
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1553
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1554
	intel_ring_emit(ring, offset);
1555 1556
	intel_ring_advance(ring);

1557 1558 1559
	return 0;
}

1560 1561
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1562 1563
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1564
static int
1565
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1566
				u64 offset, u32 len,
1567
				unsigned flags)
1568
{
1569
	u32 cs_offset = ring->scratch.gtt_offset;
1570
	int ret;
1571

1572 1573 1574
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1575

1576 1577 1578 1579 1580 1581 1582 1583
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1584

1585
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1586 1587 1588
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1589
		ret = intel_ring_begin(ring, 6 + 2);
1590 1591
		if (ret)
			return ret;
1592 1593 1594 1595 1596 1597 1598

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1599
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1600 1601 1602
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1603

1604
		intel_ring_emit(ring, MI_FLUSH);
1605 1606
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1607 1608

		/* ... and execute it. */
1609
		offset = cs_offset;
1610
	}
1611

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1622 1623 1624 1625
	return 0;
}

static int
1626
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1627
			 u64 offset, u32 len,
1628
			 unsigned flags)
1629 1630 1631 1632 1633 1634 1635
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1636
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1637
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1638
	intel_ring_advance(ring);
1639 1640 1641 1642

	return 0;
}

1643
static void cleanup_status_page(struct intel_engine_cs *ring)
1644
{
1645
	struct drm_i915_gem_object *obj;
1646

1647 1648
	obj = ring->status_page.obj;
	if (obj == NULL)
1649 1650
		return;

1651
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1652
	i915_gem_object_ggtt_unpin(obj);
1653
	drm_gem_object_unreference(&obj->base);
1654
	ring->status_page.obj = NULL;
1655 1656
}

1657
static int init_status_page(struct intel_engine_cs *ring)
1658
{
1659
	struct drm_i915_gem_object *obj;
1660

1661
	if ((obj = ring->status_page.obj) == NULL) {
1662
		unsigned flags;
1663
		int ret;
1664

1665 1666 1667 1668 1669
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1670

1671 1672 1673 1674
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1689 1690 1691 1692 1693 1694 1695 1696
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1697

1698
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1699
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1700
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1701

1702 1703
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1704 1705 1706 1707

	return 0;
}

1708
static int init_phys_status_page(struct intel_engine_cs *ring)
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1725
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1726 1727
{
	iounmap(ringbuf->virtual_start);
1728
	ringbuf->virtual_start = NULL;
1729
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1761 1762 1763 1764
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1765 1766
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1767
{
1768
	struct drm_i915_gem_object *obj;
1769

1770 1771
	obj = NULL;
	if (!HAS_LLC(dev))
1772
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1773
	if (obj == NULL)
1774
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1775 1776
	if (obj == NULL)
		return -ENOMEM;
1777

1778 1779 1780
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1781
	ringbuf->obj = obj;
1782

1783
	return 0;
1784 1785 1786
}

static int intel_init_ring_buffer(struct drm_device *dev,
1787
				  struct intel_engine_cs *ring)
1788
{
1789
	struct intel_ringbuffer *ringbuf = ring->buffer;
1790 1791
	int ret;

1792 1793 1794 1795 1796 1797 1798
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1799 1800 1801
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1802
	INIT_LIST_HEAD(&ring->execlist_queue);
1803
	ringbuf->size = 32 * PAGE_SIZE;
1804
	ringbuf->ring = ring;
1805
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1806 1807 1808 1809 1810 1811

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1812
			goto error;
1813 1814 1815 1816
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1817
			goto error;
1818 1819
	}

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
	if (ringbuf->obj == NULL) {
		ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
					ring->name, ret);
			goto error;
		}

		ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
		if (ret) {
			DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
					ring->name, ret);
			intel_destroy_ringbuffer_obj(ringbuf);
			goto error;
		}
1835
	}
1836

1837 1838 1839 1840
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1841
	ringbuf->effective_size = ringbuf->size;
1842
	if (IS_I830(dev) || IS_845G(dev))
1843
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1844

1845 1846
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1847 1848 1849 1850 1851 1852 1853
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1854

1855 1856 1857 1858
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1859 1860
}

1861
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1862
{
1863 1864
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
1865

1866
	if (!intel_ring_initialized(ring))
1867 1868
		return;

1869 1870 1871
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

1872
	intel_stop_ring_buffer(ring);
1873
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1874

1875
	intel_unpin_ringbuffer_obj(ringbuf);
1876
	intel_destroy_ringbuffer_obj(ringbuf);
1877 1878
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1879

Z
Zou Nan hai 已提交
1880 1881 1882
	if (ring->cleanup)
		ring->cleanup(ring);

1883
	cleanup_status_page(ring);
1884 1885

	i915_cmd_parser_fini_ring(ring);
1886

1887
	kfree(ringbuf);
1888
	ring->buffer = NULL;
1889 1890
}

1891
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1892
{
1893
	struct intel_ringbuffer *ringbuf = ring->buffer;
1894
	struct drm_i915_gem_request *request;
1895
	u32 seqno = 0;
1896 1897
	int ret;

1898 1899 1900
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1901

1902
		ringbuf->space = intel_ring_space(ringbuf);
1903
		if (ringbuf->space >= n)
1904 1905 1906 1907
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1908 1909
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1910 1911 1912 1913 1914 1915 1916 1917
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1918
	ret = i915_wait_seqno(ring, seqno);
1919 1920 1921
	if (ret)
		return ret;

1922
	i915_gem_retire_requests_ring(ring);
1923 1924
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1925

1926
	ringbuf->space = intel_ring_space(ringbuf);
1927 1928 1929
	return 0;
}

1930
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1931
{
1932
	struct drm_device *dev = ring->dev;
1933
	struct drm_i915_private *dev_priv = dev->dev_private;
1934
	struct intel_ringbuffer *ringbuf = ring->buffer;
1935
	unsigned long end;
1936
	int ret;
1937

1938 1939 1940 1941
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1942 1943 1944
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1945 1946 1947 1948 1949 1950
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1951

1952
	trace_i915_ring_wait_begin(ring);
1953
	do {
1954
		ringbuf->head = I915_READ_HEAD(ring);
1955
		ringbuf->space = intel_ring_space(ringbuf);
1956
		if (ringbuf->space >= n) {
1957 1958
			ret = 0;
			break;
1959 1960
		}

1961
		msleep(1);
1962

1963 1964 1965 1966 1967
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1968 1969
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1970
		if (ret)
1971 1972 1973 1974 1975 1976 1977
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1978
	trace_i915_ring_wait_end(ring);
1979
	return ret;
1980
}
1981

1982
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1983 1984
{
	uint32_t __iomem *virt;
1985 1986
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1987

1988
	if (ringbuf->space < rem) {
1989 1990 1991 1992 1993
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1994
	virt = ringbuf->virtual_start + ringbuf->tail;
1995 1996 1997 1998
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1999
	ringbuf->tail = 0;
2000
	ringbuf->space = intel_ring_space(ringbuf);
2001 2002 2003 2004

	return 0;
}

2005
int intel_ring_idle(struct intel_engine_cs *ring)
2006 2007 2008 2009 2010
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2011
	if (ring->outstanding_lazy_seqno) {
2012
		ret = i915_add_request(ring, NULL);
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

2028
static int
2029
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
2030
{
2031
	if (ring->outstanding_lazy_seqno)
2032 2033
		return 0;

2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

2044
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
2045 2046
}

2047
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2048
				int bytes)
M
Mika Kuoppala 已提交
2049
{
2050
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2051 2052
	int ret;

2053
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2054 2055 2056 2057 2058
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2059
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2060 2061 2062 2063 2064 2065 2066 2067
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2068
int intel_ring_begin(struct intel_engine_cs *ring,
2069
		     int num_dwords)
2070
{
2071
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2072
	int ret;
2073

2074 2075
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2076 2077
	if (ret)
		return ret;
2078

2079 2080 2081 2082
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2083 2084 2085 2086 2087
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

2088
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2089
	return 0;
2090
}
2091

2092
/* Align the ring tail to a cacheline boundary */
2093
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2094
{
2095
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2096 2097 2098 2099 2100
	int ret;

	if (num_dwords == 0)
		return 0;

2101
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2114
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2115
{
2116 2117
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2118

2119
	BUG_ON(ring->outstanding_lazy_seqno);
2120

2121
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2122 2123
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2124
		if (HAS_VEBOX(dev))
2125
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2126
	}
2127

2128
	ring->set_seqno(ring, seqno);
2129
	ring->hangcheck.seqno = seqno;
2130
}
2131

2132
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2133
				     u32 value)
2134
{
2135
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2136 2137

       /* Every tail move must follow the sequence below */
2138 2139 2140 2141

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2142
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2143 2144 2145 2146
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2147

2148
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2149
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2150 2151 2152
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2153

2154
	/* Now that the ring is fully powered up, update the tail */
2155
	I915_WRITE_TAIL(ring, value);
2156 2157 2158 2159 2160
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2161
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2162
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2163 2164
}

2165
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2166
			       u32 invalidate, u32 flush)
2167
{
2168
	uint32_t cmd;
2169 2170 2171 2172 2173 2174
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2175
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2176 2177
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2178 2179 2180 2181 2182 2183
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2184
	if (invalidate & I915_GEM_GPU_DOMAINS)
2185 2186
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2187
	intel_ring_emit(ring, cmd);
2188
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2189 2190 2191 2192 2193 2194 2195
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2196 2197
	intel_ring_advance(ring);
	return 0;
2198 2199
}

2200
static int
2201
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2202
			      u64 offset, u32 len,
2203 2204
			      unsigned flags)
{
2205
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2206 2207 2208 2209 2210 2211 2212
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2213
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2214 2215
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2216 2217 2218 2219 2220 2221
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2222
static int
2223
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2224
			      u64 offset, u32 len,
2225 2226 2227 2228 2229 2230 2231 2232 2233
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2234 2235 2236
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2237 2238 2239 2240 2241 2242 2243
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2244
static int
2245
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2246
			      u64 offset, u32 len,
2247
			      unsigned flags)
2248
{
2249
	int ret;
2250

2251 2252 2253
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2254

2255 2256 2257
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2258 2259 2260
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2261

2262
	return 0;
2263 2264
}

2265 2266
/* Blitter support (SandyBridge+) */

2267
static int gen6_ring_flush(struct intel_engine_cs *ring,
2268
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2269
{
R
Rodrigo Vivi 已提交
2270
	struct drm_device *dev = ring->dev;
2271
	struct drm_i915_private *dev_priv = dev->dev_private;
2272
	uint32_t cmd;
2273 2274
	int ret;

2275
	ret = intel_ring_begin(ring, 4);
2276 2277 2278
	if (ret)
		return ret;

2279
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2280 2281
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2282 2283 2284 2285 2286 2287
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2288
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2289
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2290
			MI_FLUSH_DW_OP_STOREDW;
2291
	intel_ring_emit(ring, cmd);
2292
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2293 2294 2295 2296 2297 2298 2299
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2300
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2301

2302 2303 2304 2305 2306 2307
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2308

2309
	return 0;
Z
Zou Nan hai 已提交
2310 2311
}

2312 2313
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2314
	struct drm_i915_private *dev_priv = dev->dev_private;
2315
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2316 2317
	struct drm_i915_gem_object *obj;
	int ret;
2318

2319 2320 2321 2322
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2323
	if (INTEL_INFO(dev)->gen >= 8) {
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2340 2341

		ring->init_context = intel_ring_workarounds_emit;
B
Ben Widawsky 已提交
2342 2343 2344 2345 2346 2347 2348 2349
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2350
			WARN_ON(!dev_priv->semaphore_obj);
2351
			ring->semaphore.sync_to = gen8_ring_sync;
2352 2353
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2354 2355
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2356
		ring->add_request = gen6_add_request;
2357
		ring->flush = gen7_render_ring_flush;
2358
		if (INTEL_INFO(dev)->gen == 6)
2359
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2360 2361
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2362
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2363
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2364
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2386 2387
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2388
		ring->flush = gen4_render_ring_flush;
2389
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2390
		ring->set_seqno = pc_render_set_seqno;
2391 2392
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2393 2394
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2395
	} else {
2396
		ring->add_request = i9xx_add_request;
2397 2398 2399 2400
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2401
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2402
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2403 2404 2405 2406 2407 2408 2409
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2410
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2411
	}
2412
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2413

2414 2415
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2416 2417
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2418
	else if (INTEL_INFO(dev)->gen >= 6)
2419 2420 2421 2422 2423 2424 2425
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2426 2427 2428
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2429 2430
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2431
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2432 2433 2434 2435 2436
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2437
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2438 2439 2440 2441 2442 2443
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2444 2445
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2446 2447
	}

2448
	return intel_init_ring_buffer(dev, ring);
2449 2450 2451 2452
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2453
	struct drm_i915_private *dev_priv = dev->dev_private;
2454
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2455

2456 2457 2458
	ring->name = "bsd ring";
	ring->id = VCS;

2459
	ring->write_tail = ring_write_tail;
2460
	if (INTEL_INFO(dev)->gen >= 6) {
2461
		ring->mmio_base = GEN6_BSD_RING_BASE;
2462 2463 2464
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2465
		ring->flush = gen6_bsd_ring_flush;
2466 2467
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2468
		ring->set_seqno = ring_set_seqno;
2469 2470 2471 2472 2473
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2474 2475
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2476
			if (i915_semaphore_is_enabled(dev)) {
2477
				ring->semaphore.sync_to = gen8_ring_sync;
2478 2479
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2480
			}
2481 2482 2483 2484
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2485 2486
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2501
		}
2502 2503 2504
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2505
		ring->add_request = i9xx_add_request;
2506
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2507
		ring->set_seqno = ring_set_seqno;
2508
		if (IS_GEN5(dev)) {
2509
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2510 2511 2512
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2513
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2514 2515 2516
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2517
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2518 2519 2520
	}
	ring->init = init_ring_common;

2521
	return intel_init_ring_buffer(dev, ring);
2522
}
2523

2524 2525 2526 2527 2528 2529 2530
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2531
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2532 2533 2534 2535 2536 2537

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2538
	ring->name = "bsd2 ring";
2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2553
	if (i915_semaphore_is_enabled(dev)) {
2554
		ring->semaphore.sync_to = gen8_ring_sync;
2555 2556 2557
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2558 2559 2560 2561 2562
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2563 2564
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2565
	struct drm_i915_private *dev_priv = dev->dev_private;
2566
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2567

2568 2569 2570 2571 2572
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2573
	ring->flush = gen6_ring_flush;
2574 2575
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2576
	ring->set_seqno = ring_set_seqno;
2577 2578 2579 2580 2581
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2582
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2583
		if (i915_semaphore_is_enabled(dev)) {
2584
			ring->semaphore.sync_to = gen8_ring_sync;
2585 2586
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2587
		}
2588 2589 2590 2591
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2592
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2614
	}
2615
	ring->init = init_ring_common;
2616

2617
	return intel_init_ring_buffer(dev, ring);
2618
}
2619

B
Ben Widawsky 已提交
2620 2621
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2622
	struct drm_i915_private *dev_priv = dev->dev_private;
2623
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2634 2635 2636

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2637
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2638 2639
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2640
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2641
		if (i915_semaphore_is_enabled(dev)) {
2642
			ring->semaphore.sync_to = gen8_ring_sync;
2643 2644
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2645
		}
2646 2647 2648 2649
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2650
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2665
	}
B
Ben Widawsky 已提交
2666 2667 2668 2669 2670
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2671
int
2672
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2690
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2708 2709

void
2710
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}