intel_ringbuffer.c 62.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43 44
static inline int ring_space(struct intel_ring_buffer *ring)
{
45
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
46 47 48 49 50
	if (space < 0)
		space += ring->size;
	return space;
}

51
static bool intel_ring_stopped(struct intel_ring_buffer *ring)
52 53
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
54 55
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
56

57 58
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
59
	ring->tail &= ring->size - 1;
60
	if (intel_ring_stopped(ring))
61 62 63 64
		return;
	ring->write_tail(ring, ring->tail);
}

65
static int
66 67 68 69 70 71 72 73
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
74
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
95
{
96
	struct drm_device *dev = ring->dev;
97
	u32 cmd;
98
	int ret;
99

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
129
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
130 131 132
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
133

134 135 136
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
137

138 139 140
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
141

142 143 144
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
145 146

	return 0;
147 148
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
189
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
226
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
227 228
	int ret;

229 230 231 232 233
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

234 235 236 237
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
238 239 240 241 242 243 244
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
245
		flags |= PIPE_CONTROL_CS_STALL;
246 247 248 249 250 251 252 253 254 255 256
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
257
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
258
	}
259

260
	ret = intel_ring_begin(ring, 4);
261 262 263
	if (ret)
		return ret;

264
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
265 266
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
267
	intel_ring_emit(ring, 0);
268 269 270 271 272
	intel_ring_advance(ring);

	return 0;
}

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
292 293 294 295 296 297 298
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

299
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
300 301 302 303 304 305
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
306 307 308
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
309 310 311 312 313 314
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

315 316 317 318 319
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
320
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
321 322
	int ret;

323 324 325 326 327 328 329 330 331 332
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
352
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
353 354 355 356 357

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
358 359 360 361 362 363 364 365
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
366
	intel_ring_emit(ring, scratch_addr);
367 368 369
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

370
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
371 372
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

373 374 375
	return 0;
}

B
Ben Widawsky 已提交
376 377 378 379 380
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
381
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
B
Ben Widawsky 已提交
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

417
static void ring_write_tail(struct intel_ring_buffer *ring,
418
			    u32 value)
419
{
420
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
421
	I915_WRITE_TAIL(ring, value);
422 423
}

424
u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
425
{
426
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
427
	u64 acthd;
428

429 430 431 432 433 434 435 436 437
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
438 439
}

440 441 442 443 444 445 446 447 448 449 450
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

451
static bool stop_ring(struct intel_ring_buffer *ring)
452
{
453
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
454

455 456 457 458 459 460 461
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
462

463
	I915_WRITE_CTL(ring, 0);
464
	I915_WRITE_HEAD(ring, 0);
465
	ring->write_tail(ring, 0);
466

467 468 469 470
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
471

472 473
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
474

475 476 477 478 479 480 481 482 483 484 485
static int init_ring_common(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj = ring->obj;
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
486 487 488 489 490 491 492
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
493

494
		if (!stop_ring(ring)) {
495 496 497 498 499 500 501
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
502 503
			ret = -EIO;
			goto out;
504
		}
505 506
	}

507 508 509 510 511
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

512 513 514 515
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
516
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
517
	I915_WRITE_CTL(ring,
518
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
519
			| RING_VALID);
520 521

	/* If the head is still not zero, the ring is dead */
522
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
523
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
524
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
525
		DRM_ERROR("%s initialization failed "
526 527 528 529 530
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
531 532
		ret = -EIO;
		goto out;
533 534
	}

535 536
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
537
	else {
538
		ring->head = I915_READ_HEAD(ring);
539
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
540
		ring->space = ring_space(ring);
541
		ring->last_retired_head = -1;
542
	}
543

544 545
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

546
out:
547
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
548 549

	return ret;
550 551
}

552 553 554 555 556
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

557
	if (ring->scratch.obj)
558 559
		return 0;

560 561
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
562 563 564 565
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
566

567 568 569
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
570

571
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
572 573 574
	if (ret)
		goto err_unref;

575 576 577
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
578
		ret = -ENOMEM;
579
		goto err_unpin;
580
	}
581

582
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
583
			 ring->name, ring->scratch.gtt_offset);
584 585 586
	return 0;

err_unpin:
B
Ben Widawsky 已提交
587
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
588
err_unref:
589
	drm_gem_object_unreference(&ring->scratch.obj->base);
590 591 592 593
err:
	return ret;
}

594
static int init_render_ring(struct intel_ring_buffer *ring)
595
{
596
	struct drm_device *dev = ring->dev;
597
	struct drm_i915_private *dev_priv = dev->dev_private;
598
	int ret = init_ring_common(ring);
599

600 601
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
602
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
603 604 605 606

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
607
	 *
608
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
609 610 611 612
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

613
	/* Required for the hardware to program scanline values for waiting */
614
	/* WaEnableFlushTlbInvalidationMode:snb */
615 616
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
617
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
618

619
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
620 621
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
622
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
623
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
624

625
	if (INTEL_INFO(dev)->gen >= 5) {
626 627 628 629 630
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

631
	if (IS_GEN6(dev)) {
632 633 634 635 636 637
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
638
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
639 640
	}

641 642
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
643

644
	if (HAS_L3_DPF(dev))
645
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
646

647 648 649
	return ret;
}

650 651
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
652 653
	struct drm_device *dev = ring->dev;

654
	if (ring->scratch.obj == NULL)
655 656
		return;

657 658
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
659
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
660
	}
661

662 663
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
664 665
}

666
static void
667
update_mboxes(struct intel_ring_buffer *ring,
668
	      u32 mmio_offset)
669
{
670 671 672 673 674 675
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
676
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
677
	intel_ring_emit(ring, mmio_offset);
678
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
679
	intel_ring_emit(ring, MI_NOOP);
680 681
}

682 683 684 685 686 687 688 689 690
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
691
static int
692
gen6_add_request(struct intel_ring_buffer *ring)
693
{
694 695 696
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
697
	int i, ret, num_dwords = 4;
698

699 700 701 702 703
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(ring, num_dwords);
704 705 706
	if (ret)
		return ret;

B
Ben Widawsky 已提交
707 708 709 710 711 712
	if (i915_semaphore_is_enabled(dev)) {
		for_each_ring(useless, dev_priv, i) {
			u32 mbox_reg = ring->signal_mbox[i];
			if (mbox_reg != GEN6_NOSYNC)
				update_mboxes(ring, mbox_reg);
		}
713
	}
714 715 716

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
717
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
718
	intel_ring_emit(ring, MI_USER_INTERRUPT);
719
	__intel_ring_advance(ring);
720 721 722 723

	return 0;
}

724 725 726 727 728 729 730
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

731 732 733 734 735 736 737 738
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
739 740 741
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
742 743
{
	int ret;
744 745 746
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
747

748 749 750 751 752 753
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

754 755 756
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

757
	ret = intel_ring_begin(waiter, 4);
758 759 760
	if (ret)
		return ret;

761 762 763 764 765 766 767 768 769 770 771 772 773 774
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
775
	intel_ring_advance(waiter);
776 777 778 779

	return 0;
}

780 781
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
782 783
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
784 785 786 787 788 789
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
790
pc_render_add_request(struct intel_ring_buffer *ring)
791
{
792
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
793 794 795 796 797 798 799 800 801 802 803 804 805 806
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

807
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
808 809
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
810
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
811
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
812 813
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
814
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
815
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
816
	scratch_addr += 2 * CACHELINE_BYTES;
817
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
818
	scratch_addr += 2 * CACHELINE_BYTES;
819
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
820
	scratch_addr += 2 * CACHELINE_BYTES;
821
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
822
	scratch_addr += 2 * CACHELINE_BYTES;
823
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
824

825
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
826 827
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
828
			PIPE_CONTROL_NOTIFY);
829
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
830
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
831
	intel_ring_emit(ring, 0);
832
	__intel_ring_advance(ring);
833 834 835 836

	return 0;
}

837
static u32
838
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
839 840 841 842
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
843 844 845 846 847
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

848 849 850
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

851
static u32
852
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
853
{
854 855 856
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
857 858 859 860 861 862
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

863
static u32
864
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
865
{
866
	return ring->scratch.cpu_page[0];
867 868
}

M
Mika Kuoppala 已提交
869 870 871
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
872
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
873 874
}

875 876 877 878
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
879
	struct drm_i915_private *dev_priv = dev->dev_private;
880
	unsigned long flags;
881 882 883 884

	if (!dev->irq_enabled)
		return false;

885
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
886 887
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
888
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
889 890 891 892 893 894 895 896

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
897
	struct drm_i915_private *dev_priv = dev->dev_private;
898
	unsigned long flags;
899

900
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
901 902
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
903
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
904 905
}

906
static bool
907
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
908
{
909
	struct drm_device *dev = ring->dev;
910
	struct drm_i915_private *dev_priv = dev->dev_private;
911
	unsigned long flags;
912

913 914 915
	if (!dev->irq_enabled)
		return false;

916
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
917
	if (ring->irq_refcount++ == 0) {
918 919 920 921
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
922
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
923 924

	return true;
925 926
}

927
static void
928
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
929
{
930
	struct drm_device *dev = ring->dev;
931
	struct drm_i915_private *dev_priv = dev->dev_private;
932
	unsigned long flags;
933

934
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
935
	if (--ring->irq_refcount == 0) {
936 937 938 939
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
940
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
941 942
}

C
Chris Wilson 已提交
943 944 945 946
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
947
	struct drm_i915_private *dev_priv = dev->dev_private;
948
	unsigned long flags;
C
Chris Wilson 已提交
949 950 951 952

	if (!dev->irq_enabled)
		return false;

953
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
954
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
955 956 957 958
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
959
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
960 961 962 963 964 965 966 967

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
968
	struct drm_i915_private *dev_priv = dev->dev_private;
969
	unsigned long flags;
C
Chris Wilson 已提交
970

971
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
972
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
973 974 975 976
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
977
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
978 979
}

980
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
981
{
982
	struct drm_device *dev = ring->dev;
983
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
984 985 986 987 988 989 990
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
991
		case RCS:
992 993
			mmio = RENDER_HWS_PGA_GEN7;
			break;
994
		case BCS:
995 996
			mmio = BLT_HWS_PGA_GEN7;
			break;
997 998 999 1000 1001
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1002
		case VCS:
1003 1004
			mmio = BSD_HWS_PGA_GEN7;
			break;
1005
		case VECS:
B
Ben Widawsky 已提交
1006 1007
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1008 1009 1010 1011
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1012
		/* XXX: gen8 returns to sanity */
1013 1014 1015
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1016 1017
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1018

1019 1020 1021 1022 1023 1024 1025 1026
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1027
		u32 reg = RING_INSTPM(ring->mmio_base);
1028 1029 1030 1031

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1032 1033 1034 1035 1036 1037 1038 1039
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1040 1041
}

1042
static int
1043 1044 1045
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1046
{
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1057 1058
}

1059
static int
1060
i9xx_add_request(struct intel_ring_buffer *ring)
1061
{
1062 1063 1064 1065 1066
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1067

1068 1069
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1070
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1071
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1072
	__intel_ring_advance(ring);
1073

1074
	return 0;
1075 1076
}

1077
static bool
1078
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1079 1080
{
	struct drm_device *dev = ring->dev;
1081
	struct drm_i915_private *dev_priv = dev->dev_private;
1082
	unsigned long flags;
1083 1084 1085 1086

	if (!dev->irq_enabled)
	       return false;

1087
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1088
	if (ring->irq_refcount++ == 0) {
1089
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1090 1091
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1092
					 GT_PARITY_ERROR(dev)));
1093 1094
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1095
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1096
	}
1097
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1098 1099 1100 1101 1102

	return true;
}

static void
1103
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1104 1105
{
	struct drm_device *dev = ring->dev;
1106
	struct drm_i915_private *dev_priv = dev->dev_private;
1107
	unsigned long flags;
1108

1109
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1110
	if (--ring->irq_refcount == 0) {
1111
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1112
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1113 1114
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1115
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1116
	}
1117
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1118 1119
}

B
Ben Widawsky 已提交
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1130
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1131
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1132
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1133
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1134
	}
1135
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1150
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1151
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1152
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1153
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1154
	}
1155
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1156 1157
}

1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1204
static int
1205 1206 1207
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1208
{
1209
	int ret;
1210

1211 1212 1213 1214
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1215
	intel_ring_emit(ring,
1216 1217
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1218
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1219
	intel_ring_emit(ring, offset);
1220 1221
	intel_ring_advance(ring);

1222 1223 1224
	return 0;
}

1225 1226
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1227
static int
1228
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1229 1230
				u32 offset, u32 len,
				unsigned flags)
1231
{
1232
	int ret;
1233

1234 1235 1236 1237
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1238

1239 1240 1241 1242 1243 1244
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1245
		u32 cs_offset = ring->scratch.gtt_offset;
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1274

1275 1276 1277 1278 1279
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1280 1281
			 u32 offset, u32 len,
			 unsigned flags)
1282 1283 1284 1285 1286 1287 1288
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1289
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1290
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1291
	intel_ring_advance(ring);
1292 1293 1294 1295

	return 0;
}

1296
static void cleanup_status_page(struct intel_ring_buffer *ring)
1297
{
1298
	struct drm_i915_gem_object *obj;
1299

1300 1301
	obj = ring->status_page.obj;
	if (obj == NULL)
1302 1303
		return;

1304
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1305
	i915_gem_object_ggtt_unpin(obj);
1306
	drm_gem_object_unreference(&obj->base);
1307
	ring->status_page.obj = NULL;
1308 1309
}

1310
static int init_status_page(struct intel_ring_buffer *ring)
1311
{
1312
	struct drm_i915_gem_object *obj;
1313

1314 1315
	if ((obj = ring->status_page.obj) == NULL) {
		int ret;
1316

1317 1318 1319 1320 1321
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1322

1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

		ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1336

1337
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1338
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1339
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1340

1341 1342
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1343 1344 1345 1346

	return 0;
}

1347
static int init_phys_status_page(struct intel_ring_buffer *ring)
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1364
static int allocate_ring_buffer(struct intel_ring_buffer *ring)
1365
{
1366 1367
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1368
	struct drm_i915_gem_object *obj;
1369 1370
	int ret;

1371 1372
	if (ring->obj)
		return 0;
1373

1374 1375 1376 1377 1378
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1379 1380
	if (obj == NULL)
		return -ENOMEM;
1381

1382
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1383 1384
	if (ret)
		goto err_unref;
1385

1386 1387 1388 1389
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1390
	ring->virtual_start =
1391
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1392
			   ring->size);
1393
	if (ring->virtual_start == NULL) {
1394
		ret = -EINVAL;
1395
		goto err_unpin;
1396 1397
	}

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
	ring->obj = obj;
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
{
	int ret;

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	ring->size = 32 * PAGE_SIZE;
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
			return ret;
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
			return ret;
	}

	ret = allocate_ring_buffer(ring);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
		return ret;
	}
1437

1438 1439 1440 1441 1442
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1443
	if (IS_I830(dev) || IS_845G(dev))
1444
		ring->effective_size -= 2 * CACHELINE_BYTES;
1445

1446 1447
	i915_cmd_parser_init_ring(ring);

1448
	return ring->init(ring);
1449 1450
}

1451
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1452
{
1453
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1454

1455
	if (ring->obj == NULL)
1456 1457
		return;

1458 1459
	intel_stop_ring_buffer(ring);
	WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1460

1461
	iounmap(ring->virtual_start);
1462

B
Ben Widawsky 已提交
1463
	i915_gem_object_ggtt_unpin(ring->obj);
1464 1465
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1466 1467
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1468

Z
Zou Nan hai 已提交
1469 1470 1471
	if (ring->cleanup)
		ring->cleanup(ring);

1472
	cleanup_status_page(ring);
1473 1474
}

1475 1476 1477
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1478
	u32 seqno = 0, tail;
1479 1480 1481 1482 1483
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1484

1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1496
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1497 1498 1499 1500
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
1501
			tail = request->tail;
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

1516
	ret = i915_wait_seqno(ring, seqno);
1517 1518 1519
	if (ret)
		return ret;

1520
	ring->head = tail;
1521 1522 1523 1524 1525 1526 1527
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1528
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1529
{
1530
	struct drm_device *dev = ring->dev;
1531
	struct drm_i915_private *dev_priv = dev->dev_private;
1532
	unsigned long end;
1533
	int ret;
1534

1535 1536 1537 1538
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1539 1540 1541
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1542
	trace_i915_ring_wait_begin(ring);
1543 1544 1545 1546 1547 1548
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1549

1550
	do {
1551 1552
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1553
		if (ring->space >= n) {
C
Chris Wilson 已提交
1554
			trace_i915_ring_wait_end(ring);
1555 1556 1557
			return 0;
		}

1558 1559
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1560 1561 1562 1563
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1564

1565
		msleep(1);
1566

1567 1568
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1569 1570
		if (ret)
			return ret;
1571
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1572
	trace_i915_ring_wait_end(ring);
1573 1574
	return -EBUSY;
}
1575

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1604
	if (ring->outstanding_lazy_seqno) {
1605
		ret = i915_add_request(ring, NULL);
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1621 1622 1623
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1624
	if (ring->outstanding_lazy_seqno)
1625 1626
		return 0;

1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1637
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1638 1639
}

1640 1641
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1660 1661
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1662
{
1663
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1664
	int ret;
1665

1666 1667
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1668 1669
	if (ret)
		return ret;
1670

1671 1672 1673 1674
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1675 1676 1677 1678 1679
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1680 1681
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1682
}
1683

1684 1685 1686
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
1687
	int num_dwords = (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1688 1689 1690 1691 1692
	int ret;

	if (num_dwords == 0)
		return 0;

1693
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1706
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1707
{
1708
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1709

1710
	BUG_ON(ring->outstanding_lazy_seqno);
1711

1712 1713 1714
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1715 1716
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1717
	}
1718

1719
	ring->set_seqno(ring, seqno);
1720
	ring->hangcheck.seqno = seqno;
1721
}
1722

1723
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1724
				     u32 value)
1725
{
1726
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1727 1728

       /* Every tail move must follow the sequence below */
1729 1730 1731 1732

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1733
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1734 1735 1736 1737
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1738

1739
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1740
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1741 1742 1743
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1744

1745
	/* Now that the ring is fully powered up, update the tail */
1746
	I915_WRITE_TAIL(ring, value);
1747 1748 1749 1750 1751
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1752
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1753
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1754 1755
}

1756 1757
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1758
{
1759
	uint32_t cmd;
1760 1761 1762 1763 1764 1765
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1766
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1767 1768
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1769 1770 1771 1772 1773 1774
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1775
	if (invalidate & I915_GEM_GPU_DOMAINS)
1776 1777
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1778
	intel_ring_emit(ring, cmd);
1779
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1780 1781 1782 1783 1784 1785 1786
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1787 1788
	intel_ring_advance(ring);
	return 0;
1789 1790
}

1791 1792 1793 1794 1795
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
B
Ben Widawsky 已提交
1796 1797 1798
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1799 1800 1801 1802 1803 1804 1805
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1806
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1807 1808 1809 1810 1811 1812 1813 1814
	intel_ring_emit(ring, offset);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1836
static int
1837
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1838 1839
			      u32 offset, u32 len,
			      unsigned flags)
1840
{
1841
	int ret;
1842

1843 1844 1845
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1846

1847 1848 1849
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1850 1851 1852
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1853

1854
	return 0;
1855 1856
}

1857 1858
/* Blitter support (SandyBridge+) */

1859 1860
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1861
{
R
Rodrigo Vivi 已提交
1862
	struct drm_device *dev = ring->dev;
1863
	uint32_t cmd;
1864 1865
	int ret;

1866
	ret = intel_ring_begin(ring, 4);
1867 1868 1869
	if (ret)
		return ret;

1870
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1871 1872
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1873 1874 1875 1876 1877 1878
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1879
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1880
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1881
			MI_FLUSH_DW_OP_STOREDW;
1882
	intel_ring_emit(ring, cmd);
1883
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1884 1885 1886 1887 1888 1889 1890
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1891
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1892

1893
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1894 1895
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1896
	return 0;
Z
Zou Nan hai 已提交
1897 1898
}

1899 1900
int intel_init_render_ring_buffer(struct drm_device *dev)
{
1901
	struct drm_i915_private *dev_priv = dev->dev_private;
1902
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1903

1904 1905 1906 1907
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1908 1909
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1910
		ring->flush = gen7_render_ring_flush;
1911
		if (INTEL_INFO(dev)->gen == 6)
1912
			ring->flush = gen6_render_ring_flush;
1913
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1914
			ring->flush = gen8_render_ring_flush;
1915 1916 1917 1918 1919 1920
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1921
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1922
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1923
		ring->set_seqno = ring_set_seqno;
1924
		ring->sync_to = gen6_ring_sync;
1925 1926 1927 1928 1929 1930
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between RCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and RCS later.
		 */
1931 1932 1933
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1934
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1935
		ring->semaphore_register[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
1936 1937 1938
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1939
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1940
		ring->signal_mbox[VCS2] = GEN6_NOSYNC;
1941 1942
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1943
		ring->flush = gen4_render_ring_flush;
1944
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1945
		ring->set_seqno = pc_render_set_seqno;
1946 1947
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1948 1949
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1950
	} else {
1951
		ring->add_request = i9xx_add_request;
1952 1953 1954 1955
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1956
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1957
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1958 1959 1960 1961 1962 1963 1964
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1965
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1966
	}
1967
	ring->write_tail = ring_write_tail;
1968 1969
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1970 1971
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1972
	else if (INTEL_INFO(dev)->gen >= 6)
1973 1974 1975 1976 1977 1978 1979
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1980 1981 1982
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

1994
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
1995 1996 1997 1998 1999 2000
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2001 2002
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2003 2004
	}

2005
	return intel_init_ring_buffer(dev, ring);
2006 2007
}

2008 2009
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2010
	struct drm_i915_private *dev_priv = dev->dev_private;
2011
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
2012
	int ret;
2013

2014 2015 2016 2017
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2018
	if (INTEL_INFO(dev)->gen >= 6) {
2019 2020
		/* non-kms not supported on gen6+ */
		return -ENODEV;
2021
	}
2022 2023 2024 2025 2026

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2027 2028 2029 2030
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2031
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2032
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2033 2034 2035 2036 2037 2038 2039
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2040
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2041
	ring->write_tail = ring_write_tail;
2042 2043 2044 2045 2046 2047
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2048 2049
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2050 2051 2052 2053 2054 2055 2056

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2057
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2058
		ring->effective_size -= 2 * CACHELINE_BYTES;
2059

2060 2061
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2062 2063 2064 2065 2066
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2067
	if (!I915_NEED_GFX_HWS(dev)) {
2068
		ret = init_phys_status_page(ring);
2069 2070 2071 2072
		if (ret)
			return ret;
	}

2073 2074 2075
	return 0;
}

2076 2077
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2078
	struct drm_i915_private *dev_priv = dev->dev_private;
2079
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2080

2081 2082 2083
	ring->name = "bsd ring";
	ring->id = VCS;

2084
	ring->write_tail = ring_write_tail;
2085
	if (INTEL_INFO(dev)->gen >= 6) {
2086
		ring->mmio_base = GEN6_BSD_RING_BASE;
2087 2088 2089
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2090
		ring->flush = gen6_bsd_ring_flush;
2091 2092
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2093
		ring->set_seqno = ring_set_seqno;
2094 2095 2096 2097 2098
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2099 2100
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2101 2102 2103 2104
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2105 2106
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2107
		}
2108
		ring->sync_to = gen6_ring_sync;
2109 2110 2111 2112 2113 2114
		/*
		 * The current semaphore is only applied on pre-gen8 platform.
		 * And there is no VCS2 ring on the pre-gen8 platform. So the
		 * semaphore between VCS and VCS2 is initialized as INVALID.
		 * Gen8 will initialize the sema between VCS2 and VCS later.
		 */
2115 2116 2117
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
2118
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
2119
		ring->semaphore_register[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2120 2121 2122
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
2123
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
2124
		ring->signal_mbox[VCS2] = GEN6_NOSYNC;
2125 2126 2127
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2128
		ring->add_request = i9xx_add_request;
2129
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2130
		ring->set_seqno = ring_set_seqno;
2131
		if (IS_GEN5(dev)) {
2132
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2133 2134 2135
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2136
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2137 2138 2139
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2140
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2141 2142 2143
	}
	ring->init = init_ring_common;

2144
	return intel_init_ring_buffer(dev, ring);
2145
}
2146

2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS2];

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

	ring->name = "bds2_ring";
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
	ring->sync_to = gen6_ring_sync;
	/*
	 * The current semaphore is only applied on the pre-gen8. And there
	 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
	 * between VCS2 and other ring is initialized as invalid.
	 * Gen8 will initialize the sema between VCS2 and other ring later.
	 */
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore_register[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_NOSYNC;
	ring->signal_mbox[VCS] = GEN6_NOSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->signal_mbox[VCS2] = GEN6_NOSYNC;

	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2199 2200
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2201
	struct drm_i915_private *dev_priv = dev->dev_private;
2202
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2203

2204 2205 2206 2207 2208
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2209
	ring->flush = gen6_ring_flush;
2210 2211
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2212
	ring->set_seqno = ring_set_seqno;
2213 2214 2215 2216 2217
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2218
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2219 2220 2221 2222
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2223
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2224
	}
2225
	ring->sync_to = gen6_ring_sync;
2226 2227 2228 2229 2230 2231
	/*
	 * The current semaphore is only applied on pre-gen8 platform. And
	 * there is no VCS2 ring on the pre-gen8 platform. So the semaphore
	 * between BCS and VCS2 is initialized as INVALID.
	 * Gen8 will initialize the sema between BCS and VCS2 later.
	 */
2232 2233 2234
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2235
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2236
	ring->semaphore_register[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2237 2238 2239
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2240
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2241
	ring->signal_mbox[VCS2] = GEN6_NOSYNC;
2242
	ring->init = init_ring_common;
2243

2244
	return intel_init_ring_buffer(dev, ring);
2245
}
2246

B
Ben Widawsky 已提交
2247 2248
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2249
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2261 2262 2263

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2264
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2265 2266
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2267
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2268 2269 2270 2271
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2272
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2273
	}
B
Ben Widawsky 已提交
2274 2275 2276 2277 2278
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2279
	ring->semaphore_register[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2280 2281 2282 2283
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
2284
	ring->signal_mbox[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2285 2286 2287 2288 2289
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342

void
intel_stop_ring_buffer(struct intel_ring_buffer *ring)
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}