intel_ringbuffer.c 58.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44 45 46 47 48 49 50 51 52 53
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	ring->tail &= ring->size - 1;
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
		return;
	ring->write_tail(ring, ring->tail);
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
178
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
215
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
216 217
	int ret;

218 219 220 221 222
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

223 224 225 226
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
227 228 229 230 231 232 233
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
234
		flags |= PIPE_CONTROL_CS_STALL;
235 236 237 238 239 240 241 242 243 244 245
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
246
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
247
	}
248

249
	ret = intel_ring_begin(ring, 4);
250 251 252
	if (ret)
		return ret;

253
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
254 255
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
256
	intel_ring_emit(ring, 0);
257 258 259 260 261
	intel_ring_advance(ring);

	return 0;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
281 282 283 284 285 286 287
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

288
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
289 290 291 292 293 294
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
295 296 297
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
298 299 300 301 302 303
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

304 305 306 307 308
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
309
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
310 311
	int ret;

312 313 314 315 316 317 318 319 320 321
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
341
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
342 343 344 345 346

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
347 348 349 350 351 352 353 354
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
355
	intel_ring_emit(ring, scratch_addr);
356 357 358
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

359
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
360 361
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

362 363 364
	return 0;
}

B
Ben Widawsky 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

406
static void ring_write_tail(struct intel_ring_buffer *ring,
407
			    u32 value)
408
{
409
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
410
	I915_WRITE_TAIL(ring, value);
411 412
}

413
u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
414
{
415
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
416
	u64 acthd;
417

418 419 420 421 422 423 424 425 426
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
427 428
}

429 430 431 432 433 434 435 436 437 438 439
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

440
static bool stop_ring(struct intel_ring_buffer *ring)
441
{
442
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
443

444 445 446 447 448 449 450
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
451

452
	I915_WRITE_CTL(ring, 0);
453
	I915_WRITE_HEAD(ring, 0);
454
	ring->write_tail(ring, 0);
455

456 457 458 459
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
460

461 462
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
463

464 465 466 467 468 469 470 471 472 473 474
static int init_ring_common(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj = ring->obj;
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
475 476 477 478 479 480 481
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
482

483
		if (!stop_ring(ring)) {
484 485 486 487 488 489 490
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
491 492
			ret = -EIO;
			goto out;
493
		}
494 495
	}

496 497 498 499 500
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

501 502 503 504
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
505
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
506
	I915_WRITE_CTL(ring,
507
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
508
			| RING_VALID);
509 510

	/* If the head is still not zero, the ring is dead */
511
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
512
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
513
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
514 515 516 517 518 519 520
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
521 522
		ret = -EIO;
		goto out;
523 524
	}

525 526
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
527
	else {
528
		ring->head = I915_READ_HEAD(ring);
529
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
530
		ring->space = ring_space(ring);
531
		ring->last_retired_head = -1;
532
	}
533

534 535
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

536
out:
537
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
538 539

	return ret;
540 541
}

542 543 544 545 546
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

547
	if (ring->scratch.obj)
548 549
		return 0;

550 551
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
552 553 554 555
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
556

557 558 559
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
560

561
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
562 563 564
	if (ret)
		goto err_unref;

565 566 567
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
568
		ret = -ENOMEM;
569
		goto err_unpin;
570
	}
571

572
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
573
			 ring->name, ring->scratch.gtt_offset);
574 575 576
	return 0;

err_unpin:
B
Ben Widawsky 已提交
577
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
578
err_unref:
579
	drm_gem_object_unreference(&ring->scratch.obj->base);
580 581 582 583
err:
	return ret;
}

584
static int init_render_ring(struct intel_ring_buffer *ring)
585
{
586
	struct drm_device *dev = ring->dev;
587
	struct drm_i915_private *dev_priv = dev->dev_private;
588
	int ret = init_ring_common(ring);
589

590 591
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
592
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
593 594 595 596

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
597
	 *
598
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
599 600 601 602
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

603
	/* Required for the hardware to program scanline values for waiting */
604
	/* WaEnableFlushTlbInvalidationMode:snb */
605 606
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
607
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
608

609
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
610 611
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
612
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
613
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
614

615
	if (INTEL_INFO(dev)->gen >= 5) {
616 617 618 619 620
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

621
	if (IS_GEN6(dev)) {
622 623 624 625 626 627
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
628
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
629 630
	}

631 632
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
633

634
	if (HAS_L3_DPF(dev))
635
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
636

637 638 639
	return ret;
}

640 641
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
642 643
	struct drm_device *dev = ring->dev;

644
	if (ring->scratch.obj == NULL)
645 646
		return;

647 648
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
649
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
650
	}
651

652 653
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
654 655
}

656
static void
657
update_mboxes(struct intel_ring_buffer *ring,
658
	      u32 mmio_offset)
659
{
660 661 662 663 664 665
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
666
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
667
	intel_ring_emit(ring, mmio_offset);
668
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
669
	intel_ring_emit(ring, MI_NOOP);
670 671
}

672 673 674 675 676 677 678 679 680
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
681
static int
682
gen6_add_request(struct intel_ring_buffer *ring)
683
{
684 685 686
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
687
	int i, ret, num_dwords = 4;
688

689 690 691 692 693
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(ring, num_dwords);
694 695 696
	if (ret)
		return ret;

B
Ben Widawsky 已提交
697 698 699 700 701 702
	if (i915_semaphore_is_enabled(dev)) {
		for_each_ring(useless, dev_priv, i) {
			u32 mbox_reg = ring->signal_mbox[i];
			if (mbox_reg != GEN6_NOSYNC)
				update_mboxes(ring, mbox_reg);
		}
703
	}
704 705 706

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
707
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
708
	intel_ring_emit(ring, MI_USER_INTERRUPT);
709
	__intel_ring_advance(ring);
710 711 712 713

	return 0;
}

714 715 716 717 718 719 720
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

721 722 723 724 725 726 727 728
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
729 730 731
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
732 733
{
	int ret;
734 735 736
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
737

738 739 740 741 742 743
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

744 745 746
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

747
	ret = intel_ring_begin(waiter, 4);
748 749 750
	if (ret)
		return ret;

751 752 753 754 755 756 757 758 759 760 761 762 763 764
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
765
	intel_ring_advance(waiter);
766 767 768 769

	return 0;
}

770 771
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
772 773
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
774 775 776 777 778 779
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
780
pc_render_add_request(struct intel_ring_buffer *ring)
781
{
782
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
783 784 785 786 787 788 789 790 791 792 793 794 795 796
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

797
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
798 799
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
800
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
801
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
802 803 804 805 806 807 808 809 810 811 812 813
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
814

815
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
816 817
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
818
			PIPE_CONTROL_NOTIFY);
819
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
820
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
821
	intel_ring_emit(ring, 0);
822
	__intel_ring_advance(ring);
823 824 825 826

	return 0;
}

827
static u32
828
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
829 830 831 832
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
833 834 835 836 837
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

838 839 840
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

841
static u32
842
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
843
{
844 845 846
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
847 848 849 850 851 852
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

853
static u32
854
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
855
{
856
	return ring->scratch.cpu_page[0];
857 858
}

M
Mika Kuoppala 已提交
859 860 861
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
862
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
863 864
}

865 866 867 868
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
869
	struct drm_i915_private *dev_priv = dev->dev_private;
870
	unsigned long flags;
871 872 873 874

	if (!dev->irq_enabled)
		return false;

875
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
876 877
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
878
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
879 880 881 882 883 884 885 886

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
887
	struct drm_i915_private *dev_priv = dev->dev_private;
888
	unsigned long flags;
889

890
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
891 892
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
893
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
894 895
}

896
static bool
897
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
898
{
899
	struct drm_device *dev = ring->dev;
900
	struct drm_i915_private *dev_priv = dev->dev_private;
901
	unsigned long flags;
902

903 904 905
	if (!dev->irq_enabled)
		return false;

906
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
907
	if (ring->irq_refcount++ == 0) {
908 909 910 911
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
912
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
913 914

	return true;
915 916
}

917
static void
918
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
919
{
920
	struct drm_device *dev = ring->dev;
921
	struct drm_i915_private *dev_priv = dev->dev_private;
922
	unsigned long flags;
923

924
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
925
	if (--ring->irq_refcount == 0) {
926 927 928 929
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
930
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
931 932
}

C
Chris Wilson 已提交
933 934 935 936
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
937
	struct drm_i915_private *dev_priv = dev->dev_private;
938
	unsigned long flags;
C
Chris Wilson 已提交
939 940 941 942

	if (!dev->irq_enabled)
		return false;

943
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
944
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
945 946 947 948
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
949
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
950 951 952 953 954 955 956 957

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
958
	struct drm_i915_private *dev_priv = dev->dev_private;
959
	unsigned long flags;
C
Chris Wilson 已提交
960

961
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
962
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
963 964 965 966
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
967
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
968 969
}

970
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
971
{
972
	struct drm_device *dev = ring->dev;
973
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
974 975 976 977 978 979 980
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
981
		case RCS:
982 983
			mmio = RENDER_HWS_PGA_GEN7;
			break;
984
		case BCS:
985 986
			mmio = BLT_HWS_PGA_GEN7;
			break;
987
		case VCS:
988 989
			mmio = BSD_HWS_PGA_GEN7;
			break;
990
		case VECS:
B
Ben Widawsky 已提交
991 992
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
993 994 995 996
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
997
		/* XXX: gen8 returns to sanity */
998 999 1000
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1001 1002
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1003

1004 1005 1006 1007 1008 1009 1010 1011
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1012
		u32 reg = RING_INSTPM(ring->mmio_base);
1013 1014 1015 1016

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1017 1018 1019 1020 1021 1022 1023 1024
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1025 1026
}

1027
static int
1028 1029 1030
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1031
{
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1042 1043
}

1044
static int
1045
i9xx_add_request(struct intel_ring_buffer *ring)
1046
{
1047 1048 1049 1050 1051
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1052

1053 1054
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1055
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1056
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1057
	__intel_ring_advance(ring);
1058

1059
	return 0;
1060 1061
}

1062
static bool
1063
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1064 1065
{
	struct drm_device *dev = ring->dev;
1066
	struct drm_i915_private *dev_priv = dev->dev_private;
1067
	unsigned long flags;
1068 1069 1070 1071

	if (!dev->irq_enabled)
	       return false;

1072
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1073
	if (ring->irq_refcount++ == 0) {
1074
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1075 1076
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1077
					 GT_PARITY_ERROR(dev)));
1078 1079
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1080
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1081
	}
1082
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1083 1084 1085 1086 1087

	return true;
}

static void
1088
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1089 1090
{
	struct drm_device *dev = ring->dev;
1091
	struct drm_i915_private *dev_priv = dev->dev_private;
1092
	unsigned long flags;
1093

1094
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1095
	if (--ring->irq_refcount == 0) {
1096
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1097
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1098 1099
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1100
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1101
	}
1102
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1103 1104
}

B
Ben Widawsky 已提交
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1115
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1116
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1117
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1118
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1119
	}
1120
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1135
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1136
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1137
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1138
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1139
	}
1140
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1141 1142
}

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1189
static int
1190 1191 1192
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1193
{
1194
	int ret;
1195

1196 1197 1198 1199
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1200
	intel_ring_emit(ring,
1201 1202
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1203
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1204
	intel_ring_emit(ring, offset);
1205 1206
	intel_ring_advance(ring);

1207 1208 1209
	return 0;
}

1210 1211
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1212
static int
1213
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1214 1215
				u32 offset, u32 len,
				unsigned flags)
1216
{
1217
	int ret;
1218

1219 1220 1221 1222
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1223

1224 1225 1226 1227 1228 1229
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1230
		u32 cs_offset = ring->scratch.gtt_offset;
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1259

1260 1261 1262 1263 1264
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1265 1266
			 u32 offset, u32 len,
			 unsigned flags)
1267 1268 1269 1270 1271 1272 1273
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1274
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1275
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1276
	intel_ring_advance(ring);
1277 1278 1279 1280

	return 0;
}

1281
static void cleanup_status_page(struct intel_ring_buffer *ring)
1282
{
1283
	struct drm_i915_gem_object *obj;
1284

1285 1286
	obj = ring->status_page.obj;
	if (obj == NULL)
1287 1288
		return;

1289
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1290
	i915_gem_object_ggtt_unpin(obj);
1291
	drm_gem_object_unreference(&obj->base);
1292
	ring->status_page.obj = NULL;
1293 1294
}

1295
static int init_status_page(struct intel_ring_buffer *ring)
1296
{
1297
	struct drm_device *dev = ring->dev;
1298
	struct drm_i915_gem_object *obj;
1299 1300 1301 1302 1303 1304 1305 1306
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1307

1308 1309 1310
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
1311

1312
	ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1313
	if (ret)
1314 1315
		goto err_unref;

1316
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1317
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1318
	if (ring->status_page.page_addr == NULL) {
1319
		ret = -ENOMEM;
1320 1321
		goto err_unpin;
	}
1322 1323
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1324

1325 1326
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1327 1328 1329 1330

	return 0;

err_unpin:
B
Ben Widawsky 已提交
1331
	i915_gem_object_ggtt_unpin(obj);
1332
err_unref:
1333
	drm_gem_object_unreference(&obj->base);
1334
err:
1335
	return ret;
1336 1337
}

1338
static int init_phys_status_page(struct intel_ring_buffer *ring)
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1355 1356
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1357
{
1358
	struct drm_i915_gem_object *obj;
1359
	struct drm_i915_private *dev_priv = dev->dev_private;
1360 1361
	int ret;

1362
	ring->dev = dev;
1363 1364
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1365
	ring->size = 32 * PAGE_SIZE;
1366
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1367

1368
	init_waitqueue_head(&ring->irq_queue);
1369

1370
	if (I915_NEED_GFX_HWS(dev)) {
1371
		ret = init_status_page(ring);
1372 1373
		if (ret)
			return ret;
1374 1375
	} else {
		BUG_ON(ring->id != RCS);
1376
		ret = init_phys_status_page(ring);
1377 1378
		if (ret)
			return ret;
1379
	}
1380

1381 1382 1383 1384 1385
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1386 1387
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1388
		ret = -ENOMEM;
1389
		goto err_hws;
1390 1391
	}

1392
	ring->obj = obj;
1393

1394
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1395 1396
	if (ret)
		goto err_unref;
1397

1398 1399 1400 1401
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1402
	ring->virtual_start =
1403
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1404
			   ring->size);
1405
	if (ring->virtual_start == NULL) {
1406
		DRM_ERROR("Failed to map ringbuffer.\n");
1407
		ret = -EINVAL;
1408
		goto err_unpin;
1409 1410
	}

1411
	ret = ring->init(ring);
1412 1413
	if (ret)
		goto err_unmap;
1414

1415 1416 1417 1418 1419
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1420
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1421 1422
		ring->effective_size -= 128;

1423 1424
	i915_cmd_parser_init_ring(ring);

1425
	return 0;
1426 1427

err_unmap:
1428
	iounmap(ring->virtual_start);
1429
err_unpin:
B
Ben Widawsky 已提交
1430
	i915_gem_object_ggtt_unpin(obj);
1431
err_unref:
1432 1433
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1434
err_hws:
1435
	cleanup_status_page(ring);
1436
	return ret;
1437 1438
}

1439
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1440
{
1441 1442 1443
	struct drm_i915_private *dev_priv;
	int ret;

1444
	if (ring->obj == NULL)
1445 1446
		return;

1447 1448
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1449
	ret = intel_ring_idle(ring);
1450
	if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
1451 1452 1453
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1454 1455
	I915_WRITE_CTL(ring, 0);

1456
	iounmap(ring->virtual_start);
1457

B
Ben Widawsky 已提交
1458
	i915_gem_object_ggtt_unpin(ring->obj);
1459 1460
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1461 1462
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1463

Z
Zou Nan hai 已提交
1464 1465 1466
	if (ring->cleanup)
		ring->cleanup(ring);

1467
	cleanup_status_page(ring);
1468 1469
}

1470 1471 1472
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1473
	u32 seqno = 0, tail;
1474 1475 1476 1477 1478
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1479

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1491
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1492 1493 1494 1495
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
1496
			tail = request->tail;
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

1511
	ret = i915_wait_seqno(ring, seqno);
1512 1513 1514
	if (ret)
		return ret;

1515
	ring->head = tail;
1516 1517 1518 1519 1520 1521 1522
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1523
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1524
{
1525
	struct drm_device *dev = ring->dev;
1526
	struct drm_i915_private *dev_priv = dev->dev_private;
1527
	unsigned long end;
1528
	int ret;
1529

1530 1531 1532 1533
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1534 1535 1536
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1537
	trace_i915_ring_wait_begin(ring);
1538 1539 1540 1541 1542 1543
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1544

1545
	do {
1546 1547
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1548
		if (ring->space >= n) {
C
Chris Wilson 已提交
1549
			trace_i915_ring_wait_end(ring);
1550 1551 1552
			return 0;
		}

1553 1554
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1555 1556 1557 1558
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1559

1560
		msleep(1);
1561

1562 1563
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1564 1565
		if (ret)
			return ret;
1566
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1567
	trace_i915_ring_wait_end(ring);
1568 1569
	return -EBUSY;
}
1570

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1599
	if (ring->outstanding_lazy_seqno) {
1600
		ret = i915_add_request(ring, NULL);
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1616 1617 1618
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1619
	if (ring->outstanding_lazy_seqno)
1620 1621
		return 0;

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1632
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1633 1634
}

1635 1636
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1655 1656
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1657
{
1658
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1659
	int ret;
1660

1661 1662
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1663 1664
	if (ret)
		return ret;
1665

1666 1667 1668 1669
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1670 1671 1672 1673 1674
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1675 1676
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1677
}
1678

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
	int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
	int ret;

	if (num_dwords == 0)
		return 0;

	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1700
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1701
{
1702
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1703

1704
	BUG_ON(ring->outstanding_lazy_seqno);
1705

1706 1707 1708
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1709 1710
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1711
	}
1712

1713
	ring->set_seqno(ring, seqno);
1714
	ring->hangcheck.seqno = seqno;
1715
}
1716

1717
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1718
				     u32 value)
1719
{
1720
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1721 1722

       /* Every tail move must follow the sequence below */
1723 1724 1725 1726

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1727
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1728 1729 1730 1731
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1732

1733
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1734
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1735 1736 1737
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1738

1739
	/* Now that the ring is fully powered up, update the tail */
1740
	I915_WRITE_TAIL(ring, value);
1741 1742 1743 1744 1745
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1746
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1747
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1748 1749
}

1750 1751
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1752
{
1753
	uint32_t cmd;
1754 1755 1756 1757 1758 1759
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1760
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1761 1762
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1763 1764 1765 1766 1767 1768
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1769
	if (invalidate & I915_GEM_GPU_DOMAINS)
1770 1771
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1772
	intel_ring_emit(ring, cmd);
1773
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1774 1775 1776 1777 1778 1779 1780
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1781 1782
	intel_ring_advance(ring);
	return 0;
1783 1784
}

1785 1786 1787 1788 1789
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
B
Ben Widawsky 已提交
1790 1791 1792
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1793 1794 1795 1796 1797 1798 1799
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1800
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1801 1802 1803 1804 1805 1806 1807 1808
	intel_ring_emit(ring, offset);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1830
static int
1831
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1832 1833
			      u32 offset, u32 len,
			      unsigned flags)
1834
{
1835
	int ret;
1836

1837 1838 1839
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1840

1841 1842 1843
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1844 1845 1846
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1847

1848
	return 0;
1849 1850
}

1851 1852
/* Blitter support (SandyBridge+) */

1853 1854
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1855
{
R
Rodrigo Vivi 已提交
1856
	struct drm_device *dev = ring->dev;
1857
	uint32_t cmd;
1858 1859
	int ret;

1860
	ret = intel_ring_begin(ring, 4);
1861 1862 1863
	if (ret)
		return ret;

1864
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1865 1866
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1867 1868 1869 1870 1871 1872
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1873
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1874
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1875
			MI_FLUSH_DW_OP_STOREDW;
1876
	intel_ring_emit(ring, cmd);
1877
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1878 1879 1880 1881 1882 1883 1884
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1885
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1886

1887
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1888 1889
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1890
	return 0;
Z
Zou Nan hai 已提交
1891 1892
}

1893 1894
int intel_init_render_ring_buffer(struct drm_device *dev)
{
1895
	struct drm_i915_private *dev_priv = dev->dev_private;
1896
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1897

1898 1899 1900 1901
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1902 1903
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1904
		ring->flush = gen7_render_ring_flush;
1905
		if (INTEL_INFO(dev)->gen == 6)
1906
			ring->flush = gen6_render_ring_flush;
1907
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1908
			ring->flush = gen8_render_ring_flush;
1909 1910 1911 1912 1913 1914
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1915
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1916
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1917
		ring->set_seqno = ring_set_seqno;
1918
		ring->sync_to = gen6_ring_sync;
1919 1920 1921
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1922
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1923 1924 1925
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1926
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1927 1928
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1929
		ring->flush = gen4_render_ring_flush;
1930
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1931
		ring->set_seqno = pc_render_set_seqno;
1932 1933
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1934 1935
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1936
	} else {
1937
		ring->add_request = i9xx_add_request;
1938 1939 1940 1941
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1942
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1943
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1944 1945 1946 1947 1948 1949 1950
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1951
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1952
	}
1953
	ring->write_tail = ring_write_tail;
1954 1955
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1956 1957
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1958
	else if (INTEL_INFO(dev)->gen >= 6)
1959 1960 1961 1962 1963 1964 1965
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1966 1967 1968
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

1980
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
1981 1982 1983 1984 1985 1986
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1987 1988
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1989 1990
	}

1991
	return intel_init_ring_buffer(dev, ring);
1992 1993
}

1994 1995
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
1996
	struct drm_i915_private *dev_priv = dev->dev_private;
1997
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1998
	int ret;
1999

2000 2001 2002 2003
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2004
	if (INTEL_INFO(dev)->gen >= 6) {
2005 2006
		/* non-kms not supported on gen6+ */
		return -ENODEV;
2007
	}
2008 2009 2010 2011 2012

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2013 2014 2015 2016
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2017
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2018
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2019 2020 2021 2022 2023 2024 2025
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2026
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2027
	ring->write_tail = ring_write_tail;
2028 2029 2030 2031 2032 2033
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2034 2035
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2036 2037 2038 2039 2040 2041 2042

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2043
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2044 2045
		ring->effective_size -= 128;

2046 2047
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2048 2049 2050 2051 2052
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2053
	if (!I915_NEED_GFX_HWS(dev)) {
2054
		ret = init_phys_status_page(ring);
2055 2056 2057 2058
		if (ret)
			return ret;
	}

2059 2060 2061
	return 0;
}

2062 2063
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2064
	struct drm_i915_private *dev_priv = dev->dev_private;
2065
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2066

2067 2068 2069
	ring->name = "bsd ring";
	ring->id = VCS;

2070
	ring->write_tail = ring_write_tail;
2071
	if (INTEL_INFO(dev)->gen >= 6) {
2072
		ring->mmio_base = GEN6_BSD_RING_BASE;
2073 2074 2075
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2076
		ring->flush = gen6_bsd_ring_flush;
2077 2078
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2079
		ring->set_seqno = ring_set_seqno;
2080 2081 2082 2083 2084
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2085 2086
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2087 2088 2089 2090
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2091 2092
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2093
		}
2094
		ring->sync_to = gen6_ring_sync;
2095 2096 2097
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
2098
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
2099 2100 2101
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
2102
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
2103 2104 2105
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2106
		ring->add_request = i9xx_add_request;
2107
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2108
		ring->set_seqno = ring_set_seqno;
2109
		if (IS_GEN5(dev)) {
2110
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2111 2112 2113
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2114
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2115 2116 2117
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2118
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2119 2120 2121
	}
	ring->init = init_ring_common;

2122
	return intel_init_ring_buffer(dev, ring);
2123
}
2124 2125 2126

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2127
	struct drm_i915_private *dev_priv = dev->dev_private;
2128
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2129

2130 2131 2132 2133 2134
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2135
	ring->flush = gen6_ring_flush;
2136 2137
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2138
	ring->set_seqno = ring_set_seqno;
2139 2140 2141 2142 2143
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2144
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2145 2146 2147 2148
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2149
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2150
	}
2151
	ring->sync_to = gen6_ring_sync;
2152 2153 2154
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2155
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2156 2157 2158
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2159
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2160
	ring->init = init_ring_common;
2161

2162
	return intel_init_ring_buffer(dev, ring);
2163
}
2164

B
Ben Widawsky 已提交
2165 2166
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2167
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2179 2180 2181

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2182
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2183 2184
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2185
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2186 2187 2188 2189
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2190
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2191
	}
B
Ben Widawsky 已提交
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}