intel_ringbuffer.c 57.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44 45 46 47 48 49 50 51 52 53
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	ring->tail &= ring->size - 1;
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
		return;
	ring->write_tail(ring, ring->tail);
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
178
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
215
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
216 217
	int ret;

218 219 220 221 222
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

223 224 225 226
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
227 228 229 230 231 232 233
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
234
		flags |= PIPE_CONTROL_CS_STALL;
235 236 237 238 239 240 241 242 243 244 245
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
246
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
247
	}
248

249
	ret = intel_ring_begin(ring, 4);
250 251 252
	if (ret)
		return ret;

253
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
254 255
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
256
	intel_ring_emit(ring, 0);
257 258 259 260 261
	intel_ring_advance(ring);

	return 0;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
281 282 283 284 285 286 287
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

288
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
289 290 291 292 293 294
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
295 296 297
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
298 299 300 301 302 303
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

304 305 306 307 308
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
309
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
310 311
	int ret;

312 313 314 315 316 317 318 319 320 321
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
341
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
342 343 344 345 346

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
347 348 349 350 351 352 353 354
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
355
	intel_ring_emit(ring, scratch_addr);
356 357 358
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

359
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
360 361
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

362 363 364
	return 0;
}

B
Ben Widawsky 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

406
static void ring_write_tail(struct intel_ring_buffer *ring,
407
			    u32 value)
408
{
409
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
410
	I915_WRITE_TAIL(ring, value);
411 412
}

413
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
414
{
415 416
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
417
			RING_ACTHD(ring->mmio_base) : ACTHD;
418 419 420 421

	return I915_READ(acthd_reg);
}

422 423 424 425 426 427 428 429 430 431 432
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

433
static int init_ring_common(struct intel_ring_buffer *ring)
434
{
435 436
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
437
	struct drm_i915_gem_object *obj = ring->obj;
438
	int ret = 0;
439 440
	u32 head;

441
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
442

443 444 445 446 447
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

448
	/* Stop the ring if it's running. */
449
	I915_WRITE_CTL(ring, 0);
450
	I915_WRITE_HEAD(ring, 0);
451
	ring->write_tail(ring, 0);
452

453
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
454 455 456

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
457 458 459 460 461 462 463
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
464

465
		I915_WRITE_HEAD(ring, 0);
466

467 468 469 470 471 472 473 474 475
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
476 477
	}

478 479 480 481
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
482
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
483
	I915_WRITE_CTL(ring,
484
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
485
			| RING_VALID);
486 487

	/* If the head is still not zero, the ring is dead */
488
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
489
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
490
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
491 492 493 494 495 496 497
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
498 499
		ret = -EIO;
		goto out;
500 501
	}

502 503
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
504
	else {
505
		ring->head = I915_READ_HEAD(ring);
506
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
507
		ring->space = ring_space(ring);
508
		ring->last_retired_head = -1;
509
	}
510

511 512
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

513
out:
514
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
515 516

	return ret;
517 518
}

519 520 521 522 523
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

524
	if (ring->scratch.obj)
525 526
		return 0;

527 528
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
529 530 531 532
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
533

534 535 536
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
537

538
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
539 540 541
	if (ret)
		goto err_unref;

542 543 544
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
545
		ret = -ENOMEM;
546
		goto err_unpin;
547
	}
548

549
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
550
			 ring->name, ring->scratch.gtt_offset);
551 552 553
	return 0;

err_unpin:
B
Ben Widawsky 已提交
554
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
555
err_unref:
556
	drm_gem_object_unreference(&ring->scratch.obj->base);
557 558 559 560
err:
	return ret;
}

561
static int init_render_ring(struct intel_ring_buffer *ring)
562
{
563
	struct drm_device *dev = ring->dev;
564
	struct drm_i915_private *dev_priv = dev->dev_private;
565
	int ret = init_ring_common(ring);
566

567
	if (INTEL_INFO(dev)->gen > 3)
568
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
569 570 571 572

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
573 574
	 *
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
575 576 577 578
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

579 580 581 582 583
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

584 585 586 587
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
588

589
	if (INTEL_INFO(dev)->gen >= 5) {
590 591 592 593 594
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

595
	if (IS_GEN6(dev)) {
596 597 598 599 600 601
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
602
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
603 604 605 606 607 608 609

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
610 611
	}

612 613
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
614

615
	if (HAS_L3_DPF(dev))
616
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
617

618 619 620
	return ret;
}

621 622
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
623 624
	struct drm_device *dev = ring->dev;

625
	if (ring->scratch.obj == NULL)
626 627
		return;

628 629
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
630
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
631
	}
632

633 634
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
635 636
}

637
static void
638
update_mboxes(struct intel_ring_buffer *ring,
639
	      u32 mmio_offset)
640
{
641 642 643 644 645 646
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
647
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
648
	intel_ring_emit(ring, mmio_offset);
649
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
650
	intel_ring_emit(ring, MI_NOOP);
651 652
}

653 654 655 656 657 658 659 660 661
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
662
static int
663
gen6_add_request(struct intel_ring_buffer *ring)
664
{
665 666 667
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
668
	int i, ret, num_dwords = 4;
669

670 671 672 673 674
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(ring, num_dwords);
675 676 677
	if (ret)
		return ret;

B
Ben Widawsky 已提交
678 679 680 681 682 683
	if (i915_semaphore_is_enabled(dev)) {
		for_each_ring(useless, dev_priv, i) {
			u32 mbox_reg = ring->signal_mbox[i];
			if (mbox_reg != GEN6_NOSYNC)
				update_mboxes(ring, mbox_reg);
		}
684
	}
685 686 687

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
688
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
689
	intel_ring_emit(ring, MI_USER_INTERRUPT);
690
	__intel_ring_advance(ring);
691 692 693 694

	return 0;
}

695 696 697 698 699 700 701
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

702 703 704 705 706 707 708 709
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
710 711 712
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
713 714
{
	int ret;
715 716 717
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
718

719 720 721 722 723 724
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

725 726 727
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

728
	ret = intel_ring_begin(waiter, 4);
729 730 731
	if (ret)
		return ret;

732 733 734 735 736 737 738 739 740 741 742 743 744 745
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
746
	intel_ring_advance(waiter);
747 748 749 750

	return 0;
}

751 752
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
753 754
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
755 756 757 758 759 760
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
761
pc_render_add_request(struct intel_ring_buffer *ring)
762
{
763
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
764 765 766 767 768 769 770 771 772 773 774 775 776 777
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

778
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
779 780
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
781
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
782
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
783 784 785 786 787 788 789 790 791 792 793 794
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
795

796
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
797 798
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
799
			PIPE_CONTROL_NOTIFY);
800
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
801
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
802
	intel_ring_emit(ring, 0);
803
	__intel_ring_advance(ring);
804 805 806 807

	return 0;
}

808
static u32
809
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
810 811 812 813
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
814
	if (!lazy_coherency)
815 816 817 818
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

819
static u32
820
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
821
{
822 823 824
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
825 826 827 828 829 830
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

831
static u32
832
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
833
{
834
	return ring->scratch.cpu_page[0];
835 836
}

M
Mika Kuoppala 已提交
837 838 839
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
840
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
841 842
}

843 844 845 846 847
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
848
	unsigned long flags;
849 850 851 852

	if (!dev->irq_enabled)
		return false;

853
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
854 855
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
856
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
857 858 859 860 861 862 863 864 865

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
866
	unsigned long flags;
867

868
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
869 870
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
871
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
872 873
}

874
static bool
875
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
876
{
877
	struct drm_device *dev = ring->dev;
878
	drm_i915_private_t *dev_priv = dev->dev_private;
879
	unsigned long flags;
880

881 882 883
	if (!dev->irq_enabled)
		return false;

884
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
885
	if (ring->irq_refcount++ == 0) {
886 887 888 889
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
890
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
891 892

	return true;
893 894
}

895
static void
896
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
897
{
898
	struct drm_device *dev = ring->dev;
899
	drm_i915_private_t *dev_priv = dev->dev_private;
900
	unsigned long flags;
901

902
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
903
	if (--ring->irq_refcount == 0) {
904 905 906 907
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
908
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
909 910
}

C
Chris Wilson 已提交
911 912 913 914 915
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
916
	unsigned long flags;
C
Chris Wilson 已提交
917 918 919 920

	if (!dev->irq_enabled)
		return false;

921
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
922
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
923 924 925 926
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
927
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
928 929 930 931 932 933 934 935 936

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
937
	unsigned long flags;
C
Chris Wilson 已提交
938

939
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
940
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
941 942 943 944
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
945
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
946 947
}

948
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
949
{
950
	struct drm_device *dev = ring->dev;
951
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
952 953 954 955 956 957 958
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
959
		case RCS:
960 961
			mmio = RENDER_HWS_PGA_GEN7;
			break;
962
		case BCS:
963 964
			mmio = BLT_HWS_PGA_GEN7;
			break;
965
		case VCS:
966 967
			mmio = BSD_HWS_PGA_GEN7;
			break;
968
		case VECS:
B
Ben Widawsky 已提交
969 970
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
971 972 973 974
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
975
		/* XXX: gen8 returns to sanity */
976 977 978
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

979 980
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
981 982 983 984 985 986 987 988 989 990 991 992

	/* Flush the TLB for this page */
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 reg = RING_INSTPM(ring->mmio_base);
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
993 994
}

995
static int
996 997 998
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
999
{
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1010 1011
}

1012
static int
1013
i9xx_add_request(struct intel_ring_buffer *ring)
1014
{
1015 1016 1017 1018 1019
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1020

1021 1022
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1023
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1024
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1025
	__intel_ring_advance(ring);
1026

1027
	return 0;
1028 1029
}

1030
static bool
1031
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1032 1033
{
	struct drm_device *dev = ring->dev;
1034
	drm_i915_private_t *dev_priv = dev->dev_private;
1035
	unsigned long flags;
1036 1037 1038 1039

	if (!dev->irq_enabled)
	       return false;

1040
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1041
	if (ring->irq_refcount++ == 0) {
1042
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1043 1044
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1045
					 GT_PARITY_ERROR(dev)));
1046 1047
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1048
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1049
	}
1050
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1051 1052 1053 1054 1055

	return true;
}

static void
1056
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1057 1058
{
	struct drm_device *dev = ring->dev;
1059
	drm_i915_private_t *dev_priv = dev->dev_private;
1060
	unsigned long flags;
1061

1062
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1063
	if (--ring->irq_refcount == 0) {
1064
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1065
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1066 1067
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1068
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1069
	}
1070
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1071 1072
}

B
Ben Widawsky 已提交
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1083
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1084
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1085
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1086
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1087
	}
1088
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1103
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1104
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1105
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1106
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1107
	}
1108
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1109 1110
}

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1157
static int
1158 1159 1160
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1161
{
1162
	int ret;
1163

1164 1165 1166 1167
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1168
	intel_ring_emit(ring,
1169 1170
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1171
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1172
	intel_ring_emit(ring, offset);
1173 1174
	intel_ring_advance(ring);

1175 1176 1177
	return 0;
}

1178 1179
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1180
static int
1181
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1182 1183
				u32 offset, u32 len,
				unsigned flags)
1184
{
1185
	int ret;
1186

1187 1188 1189 1190
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1191

1192 1193 1194 1195 1196 1197
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1198
		u32 cs_offset = ring->scratch.gtt_offset;
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1227

1228 1229 1230 1231 1232
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1233 1234
			 u32 offset, u32 len,
			 unsigned flags)
1235 1236 1237 1238 1239 1240 1241
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1242
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1243
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1244
	intel_ring_advance(ring);
1245 1246 1247 1248

	return 0;
}

1249
static void cleanup_status_page(struct intel_ring_buffer *ring)
1250
{
1251
	struct drm_i915_gem_object *obj;
1252

1253 1254
	obj = ring->status_page.obj;
	if (obj == NULL)
1255 1256
		return;

1257
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1258
	i915_gem_object_ggtt_unpin(obj);
1259
	drm_gem_object_unreference(&obj->base);
1260
	ring->status_page.obj = NULL;
1261 1262
}

1263
static int init_status_page(struct intel_ring_buffer *ring)
1264
{
1265
	struct drm_device *dev = ring->dev;
1266
	struct drm_i915_gem_object *obj;
1267 1268 1269 1270 1271 1272 1273 1274
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1275 1276

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1277

1278 1279
	ret = i915_gem_obj_ggtt_pin(obj, 4096, PIN_MAPPABLE);
	if (ret)
1280 1281
		goto err_unref;

1282
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1283
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1284
	if (ring->status_page.page_addr == NULL) {
1285
		ret = -ENOMEM;
1286 1287
		goto err_unpin;
	}
1288 1289
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1290

1291 1292
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1293 1294 1295 1296

	return 0;

err_unpin:
B
Ben Widawsky 已提交
1297
	i915_gem_object_ggtt_unpin(obj);
1298
err_unref:
1299
	drm_gem_object_unreference(&obj->base);
1300
err:
1301
	return ret;
1302 1303
}

1304
static int init_phys_status_page(struct intel_ring_buffer *ring)
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1321 1322
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1323
{
1324
	struct drm_i915_gem_object *obj;
1325
	struct drm_i915_private *dev_priv = dev->dev_private;
1326 1327
	int ret;

1328
	ring->dev = dev;
1329 1330
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1331
	ring->size = 32 * PAGE_SIZE;
1332
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1333

1334
	init_waitqueue_head(&ring->irq_queue);
1335

1336
	if (I915_NEED_GFX_HWS(dev)) {
1337
		ret = init_status_page(ring);
1338 1339
		if (ret)
			return ret;
1340 1341
	} else {
		BUG_ON(ring->id != RCS);
1342
		ret = init_phys_status_page(ring);
1343 1344
		if (ret)
			return ret;
1345
	}
1346

1347 1348 1349 1350 1351
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1352 1353
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1354
		ret = -ENOMEM;
1355
		goto err_hws;
1356 1357
	}

1358
	ring->obj = obj;
1359

1360
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1361 1362
	if (ret)
		goto err_unref;
1363

1364 1365 1366 1367
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1368
	ring->virtual_start =
1369
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1370
			   ring->size);
1371
	if (ring->virtual_start == NULL) {
1372
		DRM_ERROR("Failed to map ringbuffer.\n");
1373
		ret = -EINVAL;
1374
		goto err_unpin;
1375 1376
	}

1377
	ret = ring->init(ring);
1378 1379
	if (ret)
		goto err_unmap;
1380

1381 1382 1383 1384 1385
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1386
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1387 1388
		ring->effective_size -= 128;

1389
	return 0;
1390 1391

err_unmap:
1392
	iounmap(ring->virtual_start);
1393
err_unpin:
B
Ben Widawsky 已提交
1394
	i915_gem_object_ggtt_unpin(obj);
1395
err_unref:
1396 1397
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1398
err_hws:
1399
	cleanup_status_page(ring);
1400
	return ret;
1401 1402
}

1403
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1404
{
1405 1406 1407
	struct drm_i915_private *dev_priv;
	int ret;

1408
	if (ring->obj == NULL)
1409 1410
		return;

1411 1412
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1413
	ret = intel_ring_idle(ring);
1414
	if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
1415 1416 1417
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1418 1419
	I915_WRITE_CTL(ring, 0);

1420
	iounmap(ring->virtual_start);
1421

B
Ben Widawsky 已提交
1422
	i915_gem_object_ggtt_unpin(ring->obj);
1423 1424
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1425 1426
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1427

Z
Zou Nan hai 已提交
1428 1429 1430
	if (ring->cleanup)
		ring->cleanup(ring);

1431
	cleanup_status_page(ring);
1432 1433
}

1434 1435 1436
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1437
	u32 seqno = 0, tail;
1438 1439 1440 1441 1442
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1443

1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1455
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1456 1457 1458 1459
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
1460
			tail = request->tail;
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

1475
	ret = i915_wait_seqno(ring, seqno);
1476 1477 1478
	if (ret)
		return ret;

1479
	ring->head = tail;
1480 1481 1482 1483 1484 1485 1486
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1487
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1488
{
1489
	struct drm_device *dev = ring->dev;
1490
	struct drm_i915_private *dev_priv = dev->dev_private;
1491
	unsigned long end;
1492
	int ret;
1493

1494 1495 1496 1497
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1498 1499 1500
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1501
	trace_i915_ring_wait_begin(ring);
1502 1503 1504 1505 1506 1507
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1508

1509
	do {
1510 1511
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1512
		if (ring->space >= n) {
C
Chris Wilson 已提交
1513
			trace_i915_ring_wait_end(ring);
1514 1515 1516
			return 0;
		}

1517 1518
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1519 1520 1521 1522
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1523

1524
		msleep(1);
1525

1526 1527
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1528 1529
		if (ret)
			return ret;
1530
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1531
	trace_i915_ring_wait_end(ring);
1532 1533
	return -EBUSY;
}
1534

1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1563
	if (ring->outstanding_lazy_seqno) {
1564
		ret = i915_add_request(ring, NULL);
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1580 1581 1582
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1583
	if (ring->outstanding_lazy_seqno)
1584 1585
		return 0;

1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1596
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1597 1598
}

1599 1600
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1619 1620
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1621
{
1622
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1623
	int ret;
1624

1625 1626
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1627 1628
	if (ret)
		return ret;
1629

1630 1631 1632 1633
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1634 1635 1636 1637 1638
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1639 1640
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1641
}
1642

1643
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1644
{
1645
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1646

1647
	BUG_ON(ring->outstanding_lazy_seqno);
1648

1649 1650 1651
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1652 1653
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1654
	}
1655

1656
	ring->set_seqno(ring, seqno);
1657
	ring->hangcheck.seqno = seqno;
1658
}
1659

1660
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1661
				     u32 value)
1662
{
1663
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1664 1665

       /* Every tail move must follow the sequence below */
1666 1667 1668 1669

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1670
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1671 1672 1673 1674
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1675

1676
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1677
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1678 1679 1680
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1681

1682
	/* Now that the ring is fully powered up, update the tail */
1683
	I915_WRITE_TAIL(ring, value);
1684 1685 1686 1687 1688
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1689
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1690
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1691 1692
}

1693 1694
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1695
{
1696
	uint32_t cmd;
1697 1698 1699 1700 1701 1702
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1703
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1704 1705
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1706 1707 1708 1709 1710 1711
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1712
	if (invalidate & I915_GEM_GPU_DOMAINS)
1713 1714
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1715
	intel_ring_emit(ring, cmd);
1716
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1717 1718 1719 1720 1721 1722 1723
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1724 1725
	intel_ring_advance(ring);
	return 0;
1726 1727
}

1728 1729 1730 1731 1732
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
B
Ben Widawsky 已提交
1733 1734 1735
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1736 1737 1738 1739 1740 1741 1742
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1743
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1744 1745 1746 1747 1748 1749 1750 1751
	intel_ring_emit(ring, offset);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1773
static int
1774
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1775 1776
			      u32 offset, u32 len,
			      unsigned flags)
1777
{
1778
	int ret;
1779

1780 1781 1782
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1783

1784 1785 1786
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1787 1788 1789
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1790

1791
	return 0;
1792 1793
}

1794 1795
/* Blitter support (SandyBridge+) */

1796 1797
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1798
{
R
Rodrigo Vivi 已提交
1799
	struct drm_device *dev = ring->dev;
1800
	uint32_t cmd;
1801 1802
	int ret;

1803
	ret = intel_ring_begin(ring, 4);
1804 1805 1806
	if (ret)
		return ret;

1807
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1808 1809
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1810 1811 1812 1813 1814 1815
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1816
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1817
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1818
			MI_FLUSH_DW_OP_STOREDW;
1819
	intel_ring_emit(ring, cmd);
1820
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1821 1822 1823 1824 1825 1826 1827
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1828
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1829

1830
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1831 1832
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1833
	return 0;
Z
Zou Nan hai 已提交
1834 1835
}

1836 1837 1838
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1839
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1840

1841 1842 1843 1844
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1845 1846
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1847
		ring->flush = gen7_render_ring_flush;
1848
		if (INTEL_INFO(dev)->gen == 6)
1849
			ring->flush = gen6_render_ring_flush;
1850
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1851
			ring->flush = gen8_render_ring_flush;
1852 1853 1854 1855 1856 1857
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1858
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1859
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1860
		ring->set_seqno = ring_set_seqno;
1861
		ring->sync_to = gen6_ring_sync;
1862 1863 1864
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1865
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1866 1867 1868
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1869
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1870 1871
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1872
		ring->flush = gen4_render_ring_flush;
1873
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1874
		ring->set_seqno = pc_render_set_seqno;
1875 1876
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1877 1878
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1879
	} else {
1880
		ring->add_request = i9xx_add_request;
1881 1882 1883 1884
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1885
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1886
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1887 1888 1889 1890 1891 1892 1893
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1894
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1895
	}
1896
	ring->write_tail = ring_write_tail;
1897 1898
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1899 1900
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1901
	else if (INTEL_INFO(dev)->gen >= 6)
1902 1903 1904 1905 1906 1907 1908
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1909 1910 1911
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

1923
		ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
1924 1925 1926 1927 1928 1929
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1930 1931
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1932 1933
	}

1934
	return intel_init_ring_buffer(dev, ring);
1935 1936
}

1937 1938 1939 1940
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1941
	int ret;
1942

1943 1944 1945 1946
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1947
	if (INTEL_INFO(dev)->gen >= 6) {
1948 1949
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1950
	}
1951 1952 1953 1954 1955

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1956 1957 1958 1959
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1960
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1961
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1962 1963 1964 1965 1966 1967 1968
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1969
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1970
	ring->write_tail = ring_write_tail;
1971 1972 1973 1974 1975 1976
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1977 1978
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1979 1980 1981 1982 1983 1984 1985

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1986
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1987 1988
		ring->effective_size -= 128;

1989 1990
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1991 1992 1993 1994 1995
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1996
	if (!I915_NEED_GFX_HWS(dev)) {
1997
		ret = init_phys_status_page(ring);
1998 1999 2000 2001
		if (ret)
			return ret;
	}

2002 2003 2004
	return 0;
}

2005 2006 2007
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2008
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2009

2010 2011 2012
	ring->name = "bsd ring";
	ring->id = VCS;

2013
	ring->write_tail = ring_write_tail;
2014
	if (INTEL_INFO(dev)->gen >= 6) {
2015
		ring->mmio_base = GEN6_BSD_RING_BASE;
2016 2017 2018
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2019
		ring->flush = gen6_bsd_ring_flush;
2020 2021
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2022
		ring->set_seqno = ring_set_seqno;
2023 2024 2025 2026 2027
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2028 2029
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2030 2031 2032 2033
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2034 2035
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2036
		}
2037
		ring->sync_to = gen6_ring_sync;
2038 2039 2040
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
2041
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
2042 2043 2044
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
2045
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
2046 2047 2048
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2049
		ring->add_request = i9xx_add_request;
2050
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2051
		ring->set_seqno = ring_set_seqno;
2052
		if (IS_GEN5(dev)) {
2053
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2054 2055 2056
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2057
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2058 2059 2060
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2061
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2062 2063 2064
	}
	ring->init = init_ring_common;

2065
	return intel_init_ring_buffer(dev, ring);
2066
}
2067 2068 2069 2070

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2071
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2072

2073 2074 2075 2076 2077
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2078
	ring->flush = gen6_ring_flush;
2079 2080
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2081
	ring->set_seqno = ring_set_seqno;
2082 2083 2084 2085 2086
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2087
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2088 2089 2090 2091
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2092
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2093
	}
2094
	ring->sync_to = gen6_ring_sync;
2095 2096 2097
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2098
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2099 2100 2101
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2102
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2103
	ring->init = init_ring_common;
2104

2105
	return intel_init_ring_buffer(dev, ring);
2106
}
2107

B
Ben Widawsky 已提交
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2122 2123 2124

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2125
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2126 2127
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2128
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2129 2130 2131 2132
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2133
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2134
	}
B
Ben Widawsky 已提交
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}