intel_ringbuffer.c 78.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct intel_engine_cs *ring,
95 96 97 98 99 100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
102
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
120
gen4_render_ring_flush(struct intel_engine_cs *ring,
121 122
		       u32	invalidate_domains,
		       u32	flush_domains)
123
{
124
	struct drm_device *dev = ring->dev;
125
	u32 cmd;
126
	int ret;
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
157
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
158 159 160
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
161

162 163 164
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
165

166 167 168
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
169

170 171 172
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
173 174

	return 0;
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
215
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
216
{
217
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
250
gen6_render_ring_flush(struct intel_engine_cs *ring,
251 252 253
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
254
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
255 256
	int ret;

257 258 259 260 261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

262 263 264 265
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
266 267 268 269 270 271 272
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
273
		flags |= PIPE_CONTROL_CS_STALL;
274 275 276 277 278 279 280 281 282 283 284
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
285
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
286
	}
287

288
	ret = intel_ring_begin(ring, 4);
289 290 291
	if (ret)
		return ret;

292
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
293 294
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
295
	intel_ring_emit(ring, 0);
296 297 298 299 300
	intel_ring_advance(ring);

	return 0;
}

301
static int
302
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

320
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
321 322 323 324 325 326
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

327
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
328 329 330 331 332 333
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
334 335 336
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
337 338 339 340 341 342
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

343
static int
344
gen7_render_ring_flush(struct intel_engine_cs *ring,
345 346 347
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
348
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
349 350
	int ret;

351 352 353 354 355 356 357 358 359 360
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
376
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
377 378 379 380
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
381
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
382

383 384
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

385 386 387 388
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
389 390 391 392 393 394 395 396
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
397
	intel_ring_emit(ring, scratch_addr);
398 399 400
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

401
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
402 403
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

404 405 406
	return 0;
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
428
static int
429
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
430 431 432
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
433
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
434
	int ret;
B
Ben Widawsky 已提交
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
451 452 453 454 455 456 457 458

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
459 460
	}

R
Rodrigo Vivi 已提交
461 462 463 464 465 466 467 468
	ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
	if (ret)
		return ret;

	if (!invalidate_domains && flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

	return 0;
B
Ben Widawsky 已提交
469 470
}

471
static void ring_write_tail(struct intel_engine_cs *ring,
472
			    u32 value)
473
{
474
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
475
	I915_WRITE_TAIL(ring, value);
476 477
}

478
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
479
{
480
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
481
	u64 acthd;
482

483 484 485 486 487 488 489 490 491
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
492 493
}

494
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
495 496 497 498 499 500 501 502 503 504
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		/* XXX: gen8 returns to sanity */
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
		u32 reg = RING_INSTPM(ring->mmio_base);

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
}

567
static bool stop_ring(struct intel_engine_cs *ring)
568
{
569
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
570

571 572
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
573 574
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
575 576 577 578 579 580
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
581 582
		}
	}
583

584
	I915_WRITE_CTL(ring, 0);
585
	I915_WRITE_HEAD(ring, 0);
586
	ring->write_tail(ring, 0);
587

588 589 590 591
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
592

593 594
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
595

596
static int init_ring_common(struct intel_engine_cs *ring)
597 598 599
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
600 601
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
602 603
	int ret = 0;

604
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
605 606 607

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
608 609 610 611 612 613 614
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
615

616
		if (!stop_ring(ring)) {
617 618 619 620 621 622 623
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
624 625
			ret = -EIO;
			goto out;
626
		}
627 628
	}

629 630 631 632 633
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

634 635 636
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

637 638 639 640
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
641
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
642 643 644 645 646 647 648 649

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

650
	I915_WRITE_CTL(ring,
651
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
652
			| RING_VALID);
653 654

	/* If the head is still not zero, the ring is dead */
655
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
656
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
657
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
658
		DRM_ERROR("%s initialization failed "
659 660 661 662 663
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
664 665
		ret = -EIO;
		goto out;
666 667
	}

668
	ringbuf->last_retired_head = -1;
669 670
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
671
	intel_ring_update_space(ringbuf);
672

673 674
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

675
out:
676
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
677 678

	return ret;
679 680
}

681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
700 701 702
{
	int ret;

703
	WARN_ON(ring->scratch.obj);
704

705 706
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
707 708 709 710
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
711

712 713 714
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
715

716
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
717 718 719
	if (ret)
		goto err_unref;

720 721 722
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
723
		ret = -ENOMEM;
724
		goto err_unpin;
725
	}
726

727
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
728
			 ring->name, ring->scratch.gtt_offset);
729 730 731
	return 0;

err_unpin:
B
Ben Widawsky 已提交
732
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
733
err_unref:
734
	drm_gem_object_unreference(&ring->scratch.obj->base);
735 736 737 738
err:
	return ret;
}

739 740
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
741
{
742
	int ret, i;
743 744
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
745
	struct i915_workarounds *w = &dev_priv->workarounds;
746

747
	if (WARN_ON_ONCE(w->count == 0))
748
		return 0;
749

750 751 752 753
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
754

755
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
756 757 758
	if (ret)
		return ret;

759
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
760 761 762 763
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
764
	intel_ring_emit(ring, MI_NOOP);
765 766 767 768 769 770 771

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
772

773
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
774

775
	return 0;
776 777
}

778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
			      struct intel_context *ctx)
{
	int ret;

	ret = intel_ring_workarounds_emit(ring, ctx);
	if (ret != 0)
		return ret;

	ret = i915_gem_render_state_init(ring);
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

794
static int wa_add(struct drm_i915_private *dev_priv,
795
		  const u32 addr, const u32 mask, const u32 val)
796 797 798 799 800 801 802 803 804 805 806 807 808
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
809 810
}

811 812
#define WA_REG(addr, mask, val) { \
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
813 814 815 816 817
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
818
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
819 820

#define WA_CLR_BIT_MASKED(addr, mask) \
821
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
822

823
#define WA_SET_FIELD_MASKED(addr, mask, value) \
824
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
825

826 827
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
828

829
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
830

831
static int bdw_init_workarounds(struct intel_engine_cs *ring)
832
{
833 834
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
835 836

	/* WaDisablePartialInstShootdown:bdw */
837
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
838 839 840
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
841

842
	/* WaDisableDopClockGating:bdw */
843 844
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
845

846 847
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
848 849 850 851 852

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
853
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
854
			  /* WaForceEnableNonCoherent:bdw */
855
			  HDC_FORCE_NON_COHERENT |
856 857 858
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaHdcDisableFetchWhenMasked:bdw */
859
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
860
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
861
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
862

863 864 865 866 867 868 869 870 871 872
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for Broadwell; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

873
	/* Wa4x4STCOptimizationDisable:bdw */
874 875
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
876 877 878 879 880 881 882 883 884

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
885 886 887
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
888

889 890 891
	return 0;
}

892 893 894 895 896 897 898
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
899
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
900 901
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
902

903 904 905 906 907 908 909 910 911 912
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

913 914 915 916 917
	/* According to the CACHE_MODE_0 default value documentation, some
	 * CHV platforms disable this optimization by default.  Turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

918 919 920 921
	/* Wa4x4STCOptimizationDisable:chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);

922 923 924
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

925 926 927 928 929 930 931 932 933 934 935 936
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

937 938 939 940 941 942 943
	if (INTEL_REVID(dev) == SKL_REVID_C0 ||
	    INTEL_REVID(dev) == SKL_REVID_D0)
		/* WaBarrierPerformanceFixDisable:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

944 945 946
	return 0;
}

947 948
static int gen9_init_workarounds(struct intel_engine_cs *ring)
{
949 950 951 952 953 954 955
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:skl */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

956 957 958 959
	/* Syncing dependencies between camera and graphics */
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

960 961
	if (INTEL_REVID(dev) == SKL_REVID_A0 ||
	    INTEL_REVID(dev) == SKL_REVID_B0) {
962 963 964
		/* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
965 966
	}

967 968 969 970 971 972 973 974
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
		/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
		WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
				  DISABLE_PIXEL_MASK_CAMMING);
	}

975 976 977 978 979 980
	if (INTEL_REVID(dev) >= SKL_REVID_C0) {
		/* WaEnableYV12BugFixInHalfSliceChicken7:skl */
		WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
				  GEN9_ENABLE_YV12_BUGFIX);
	}

981 982 983 984 985 986 987 988 989 990 991
	if (INTEL_REVID(dev) <= SKL_REVID_D0) {
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
	}

992 993 994
	/* Wa4x4STCOptimizationDisable:skl */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

995 996 997
	/* WaDisablePartialResolveInVc:skl */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);

998 999 1000 1001
	/* WaCcsTlbPrefetchDisable:skl */
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

1002 1003 1004
	return 0;
}

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
		if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}


1048 1049
static int skl_init_workarounds(struct intel_engine_cs *ring)
{
1050 1051 1052
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1053 1054
	gen9_init_workarounds(ring);

1055 1056 1057 1058 1059
	/* WaDisablePowerCompilerClockGating:skl */
	if (INTEL_REVID(dev) == SKL_REVID_B0)
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1060
	return skl_tune_iz_hashing(ring);
1061 1062
}

1063
int init_workarounds_ring(struct intel_engine_cs *ring)
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
1077

1078 1079 1080
	if (IS_SKYLAKE(dev))
		return skl_init_workarounds(ring);
	else if (IS_GEN9(dev))
1081 1082
		return gen9_init_workarounds(ring);

1083 1084 1085
	return 0;
}

1086
static int init_render_ring(struct intel_engine_cs *ring)
1087
{
1088
	struct drm_device *dev = ring->dev;
1089
	struct drm_i915_private *dev_priv = dev->dev_private;
1090
	int ret = init_ring_common(ring);
1091 1092
	if (ret)
		return ret;
1093

1094 1095
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1096
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1097 1098 1099 1100

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1101
	 *
1102
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1103
	 */
1104
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
1105 1106
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1107
	/* Required for the hardware to program scanline values for waiting */
1108
	/* WaEnableFlushTlbInvalidationMode:snb */
1109 1110
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1111
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1112

1113
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1114 1115
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1116
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1117
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1118

1119
	if (IS_GEN6(dev)) {
1120 1121 1122 1123 1124 1125
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1126
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1127 1128
	}

1129 1130
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1131

1132
	if (HAS_L3_DPF(dev))
1133
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1134

1135
	return init_workarounds_ring(ring);
1136 1137
}

1138
static void render_ring_cleanup(struct intel_engine_cs *ring)
1139
{
1140
	struct drm_device *dev = ring->dev;
1141 1142 1143 1144 1145 1146 1147
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1148

1149
	intel_fini_pipe_control(ring);
1150 1151
}

1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1170
		u32 seqno;
1171 1172 1173 1174
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1175 1176
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1177 1178 1179 1180 1181 1182
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1183
		intel_ring_emit(signaller, seqno);
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1211
		u32 seqno;
1212 1213 1214 1215
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1216 1217
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1218 1219 1220 1221 1222
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1223
		intel_ring_emit(signaller, seqno);
1224 1225 1226 1227 1228 1229 1230 1231
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1232
static int gen6_signal(struct intel_engine_cs *signaller,
1233
		       unsigned int num_dwords)
1234
{
1235 1236
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1237
	struct intel_engine_cs *useless;
1238
	int i, ret, num_rings;
1239

1240 1241 1242 1243
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1244 1245 1246 1247 1248

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

1249 1250 1251
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1252 1253
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1254 1255
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1256
			intel_ring_emit(signaller, seqno);
1257 1258
		}
	}
1259

1260 1261 1262 1263
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1264
	return 0;
1265 1266
}

1267 1268 1269 1270 1271 1272 1273 1274 1275
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1276
static int
1277
gen6_add_request(struct intel_engine_cs *ring)
1278
{
1279
	int ret;
1280

B
Ben Widawsky 已提交
1281 1282 1283 1284 1285
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1286 1287 1288 1289 1290
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1291 1292
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1293
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1294
	__intel_ring_advance(ring);
1295 1296 1297 1298

	return 0;
}

1299 1300 1301 1302 1303 1304 1305
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1306 1307 1308 1309 1310 1311 1312
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1328
				MI_SEMAPHORE_POLL |
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1339
static int
1340 1341
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1342
	       u32 seqno)
1343
{
1344 1345 1346
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1347 1348
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1349

1350 1351 1352 1353 1354 1355
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1356
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1357

1358
	ret = intel_ring_begin(waiter, 4);
1359 1360 1361
	if (ret)
		return ret;

1362 1363
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1364
		intel_ring_emit(waiter, dw1 | wait_mbox);
1365 1366 1367 1368 1369 1370 1371 1372 1373
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1374
	intel_ring_advance(waiter);
1375 1376 1377 1378

	return 0;
}

1379 1380
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1381 1382
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1383 1384 1385 1386 1387 1388
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1389
pc_render_add_request(struct intel_engine_cs *ring)
1390
{
1391
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1406
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1407 1408
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1409
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1410 1411
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1412 1413
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1414
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1415
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1416
	scratch_addr += 2 * CACHELINE_BYTES;
1417
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1418
	scratch_addr += 2 * CACHELINE_BYTES;
1419
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1420
	scratch_addr += 2 * CACHELINE_BYTES;
1421
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1422
	scratch_addr += 2 * CACHELINE_BYTES;
1423
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1424

1425
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1426 1427
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1428
			PIPE_CONTROL_NOTIFY);
1429
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1430 1431
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1432
	intel_ring_emit(ring, 0);
1433
	__intel_ring_advance(ring);
1434 1435 1436 1437

	return 0;
}

1438
static u32
1439
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1440 1441 1442 1443
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1444 1445 1446 1447 1448
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1449 1450 1451
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1452
static u32
1453
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1454
{
1455 1456 1457
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1458
static void
1459
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1460 1461 1462 1463
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1464
static u32
1465
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1466
{
1467
	return ring->scratch.cpu_page[0];
1468 1469
}

M
Mika Kuoppala 已提交
1470
static void
1471
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1472
{
1473
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1474 1475
}

1476
static bool
1477
gen5_ring_get_irq(struct intel_engine_cs *ring)
1478 1479
{
	struct drm_device *dev = ring->dev;
1480
	struct drm_i915_private *dev_priv = dev->dev_private;
1481
	unsigned long flags;
1482

1483
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1484 1485
		return false;

1486
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1487
	if (ring->irq_refcount++ == 0)
1488
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1489
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1490 1491 1492 1493 1494

	return true;
}

static void
1495
gen5_ring_put_irq(struct intel_engine_cs *ring)
1496 1497
{
	struct drm_device *dev = ring->dev;
1498
	struct drm_i915_private *dev_priv = dev->dev_private;
1499
	unsigned long flags;
1500

1501
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1502
	if (--ring->irq_refcount == 0)
1503
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1504
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1505 1506
}

1507
static bool
1508
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1509
{
1510
	struct drm_device *dev = ring->dev;
1511
	struct drm_i915_private *dev_priv = dev->dev_private;
1512
	unsigned long flags;
1513

1514
	if (!intel_irqs_enabled(dev_priv))
1515 1516
		return false;

1517
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1518
	if (ring->irq_refcount++ == 0) {
1519 1520 1521 1522
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1523
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1524 1525

	return true;
1526 1527
}

1528
static void
1529
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1530
{
1531
	struct drm_device *dev = ring->dev;
1532
	struct drm_i915_private *dev_priv = dev->dev_private;
1533
	unsigned long flags;
1534

1535
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1536
	if (--ring->irq_refcount == 0) {
1537 1538 1539 1540
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1541
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1542 1543
}

C
Chris Wilson 已提交
1544
static bool
1545
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1546 1547
{
	struct drm_device *dev = ring->dev;
1548
	struct drm_i915_private *dev_priv = dev->dev_private;
1549
	unsigned long flags;
C
Chris Wilson 已提交
1550

1551
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1552 1553
		return false;

1554
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1555
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1556 1557 1558 1559
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1560
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1561 1562 1563 1564 1565

	return true;
}

static void
1566
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1567 1568
{
	struct drm_device *dev = ring->dev;
1569
	struct drm_i915_private *dev_priv = dev->dev_private;
1570
	unsigned long flags;
C
Chris Wilson 已提交
1571

1572
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1573
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1574 1575 1576 1577
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1578
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1579 1580
}

1581
static int
1582
bsd_ring_flush(struct intel_engine_cs *ring,
1583 1584
	       u32     invalidate_domains,
	       u32     flush_domains)
1585
{
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1596 1597
}

1598
static int
1599
i9xx_add_request(struct intel_engine_cs *ring)
1600
{
1601 1602 1603 1604 1605
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1606

1607 1608
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1609 1610
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1611
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1612
	__intel_ring_advance(ring);
1613

1614
	return 0;
1615 1616
}

1617
static bool
1618
gen6_ring_get_irq(struct intel_engine_cs *ring)
1619 1620
{
	struct drm_device *dev = ring->dev;
1621
	struct drm_i915_private *dev_priv = dev->dev_private;
1622
	unsigned long flags;
1623

1624 1625
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1626

1627
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1628
	if (ring->irq_refcount++ == 0) {
1629
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1630 1631
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1632
					 GT_PARITY_ERROR(dev)));
1633 1634
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1635
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1636
	}
1637
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1638 1639 1640 1641 1642

	return true;
}

static void
1643
gen6_ring_put_irq(struct intel_engine_cs *ring)
1644 1645
{
	struct drm_device *dev = ring->dev;
1646
	struct drm_i915_private *dev_priv = dev->dev_private;
1647
	unsigned long flags;
1648

1649
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1650
	if (--ring->irq_refcount == 0) {
1651
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1652
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1653 1654
		else
			I915_WRITE_IMR(ring, ~0);
1655
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1656
	}
1657
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1658 1659
}

B
Ben Widawsky 已提交
1660
static bool
1661
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1662 1663 1664 1665 1666
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1667
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1668 1669
		return false;

1670
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1671
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1672
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1673
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1674
	}
1675
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1676 1677 1678 1679 1680

	return true;
}

static void
1681
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1682 1683 1684 1685 1686
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1687
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1688
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1689
		I915_WRITE_IMR(ring, ~0);
1690
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1691
	}
1692
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1693 1694
}

1695
static bool
1696
gen8_ring_get_irq(struct intel_engine_cs *ring)
1697 1698 1699 1700 1701
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1702
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1722
gen8_ring_put_irq(struct intel_engine_cs *ring)
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1741
static int
1742
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1743
			 u64 offset, u32 length,
1744
			 unsigned flags)
1745
{
1746
	int ret;
1747

1748 1749 1750 1751
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1752
	intel_ring_emit(ring,
1753 1754
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1755
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1756
	intel_ring_emit(ring, offset);
1757 1758
	intel_ring_advance(ring);

1759 1760 1761
	return 0;
}

1762 1763
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1764 1765
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1766
static int
1767
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1768
				u64 offset, u32 len,
1769
				unsigned flags)
1770
{
1771
	u32 cs_offset = ring->scratch.gtt_offset;
1772
	int ret;
1773

1774 1775 1776
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1777

1778 1779 1780 1781 1782 1783 1784 1785
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1786

1787
	if ((flags & I915_DISPATCH_PINNED) == 0) {
1788 1789 1790
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1791
		ret = intel_ring_begin(ring, 6 + 2);
1792 1793
		if (ret)
			return ret;
1794 1795 1796 1797 1798 1799 1800

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1801
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1802 1803 1804
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1805

1806
		intel_ring_emit(ring, MI_FLUSH);
1807 1808
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1809 1810

		/* ... and execute it. */
1811
		offset = cs_offset;
1812
	}
1813

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1824 1825 1826 1827
	return 0;
}

static int
1828
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1829
			 u64 offset, u32 len,
1830
			 unsigned flags)
1831 1832 1833 1834 1835 1836 1837
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1838
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1839
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1840
	intel_ring_advance(ring);
1841 1842 1843 1844

	return 0;
}

1845
static void cleanup_status_page(struct intel_engine_cs *ring)
1846
{
1847
	struct drm_i915_gem_object *obj;
1848

1849 1850
	obj = ring->status_page.obj;
	if (obj == NULL)
1851 1852
		return;

1853
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1854
	i915_gem_object_ggtt_unpin(obj);
1855
	drm_gem_object_unreference(&obj->base);
1856
	ring->status_page.obj = NULL;
1857 1858
}

1859
static int init_status_page(struct intel_engine_cs *ring)
1860
{
1861
	struct drm_i915_gem_object *obj;
1862

1863
	if ((obj = ring->status_page.obj) == NULL) {
1864
		unsigned flags;
1865
		int ret;
1866

1867 1868 1869 1870 1871
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1872

1873 1874 1875 1876
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1891 1892 1893 1894 1895 1896 1897 1898
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1899

1900
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1901
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1902
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1903

1904 1905
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1906 1907 1908 1909

	return 0;
}

1910
static int init_phys_status_page(struct intel_engine_cs *ring)
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1927
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1928 1929
{
	iounmap(ringbuf->virtual_start);
1930
	ringbuf->virtual_start = NULL;
1931
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1963 1964 1965 1966
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1967 1968
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1969
{
1970
	struct drm_i915_gem_object *obj;
1971

1972 1973
	obj = NULL;
	if (!HAS_LLC(dev))
1974
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1975
	if (obj == NULL)
1976
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1977 1978
	if (obj == NULL)
		return -ENOMEM;
1979

1980 1981 1982
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1983
	ringbuf->obj = obj;
1984

1985
	return 0;
1986 1987 1988
}

static int intel_init_ring_buffer(struct drm_device *dev,
1989
				  struct intel_engine_cs *ring)
1990
{
1991
	struct intel_ringbuffer *ringbuf;
1992 1993
	int ret;

1994 1995 1996 1997 1998 1999
	WARN_ON(ring->buffer);

	ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
	if (!ringbuf)
		return -ENOMEM;
	ring->buffer = ringbuf;
2000

2001 2002 2003
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
2004
	INIT_LIST_HEAD(&ring->execlist_queue);
2005
	ringbuf->size = 32 * PAGE_SIZE;
2006
	ringbuf->ring = ring;
2007
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
2008 2009 2010 2011 2012 2013

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
2014
			goto error;
2015 2016 2017 2018
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
2019
			goto error;
2020 2021
	}

2022
	WARN_ON(ringbuf->obj);
2023

2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
				ring->name, ret);
		goto error;
	}

	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2037
	}
2038

2039 2040 2041 2042
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
2043
	ringbuf->effective_size = ringbuf->size;
2044
	if (IS_I830(dev) || IS_845G(dev))
2045
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2046

2047 2048
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
2049 2050 2051
		goto error;

	return 0;
2052

2053 2054 2055 2056
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2057 2058
}

2059
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
2060
{
2061 2062
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
2063

2064
	if (!intel_ring_initialized(ring))
2065 2066
		return;

2067 2068 2069
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

2070
	intel_stop_ring_buffer(ring);
2071
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
2072

2073
	intel_unpin_ringbuffer_obj(ringbuf);
2074
	intel_destroy_ringbuffer_obj(ringbuf);
2075
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
2076

Z
Zou Nan hai 已提交
2077 2078 2079
	if (ring->cleanup)
		ring->cleanup(ring);

2080
	cleanup_status_page(ring);
2081 2082

	i915_cmd_parser_fini_ring(ring);
2083

2084
	kfree(ringbuf);
2085
	ring->buffer = NULL;
2086 2087
}

2088
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
2089
{
2090
	struct intel_ringbuffer *ringbuf = ring->buffer;
2091 2092 2093
	struct drm_i915_gem_request *request;
	int ret;

2094 2095
	if (intel_ring_space(ringbuf) >= n)
		return 0;
2096 2097

	list_for_each_entry(request, &ring->request_list, list) {
2098
		if (__intel_ring_space(request->postfix, ringbuf->tail,
2099
				       ringbuf->size) >= n) {
2100 2101 2102 2103
			break;
		}
	}

2104
	if (&request->list == &ring->request_list)
2105 2106
		return -ENOSPC;

2107
	ret = i915_wait_request(request);
2108 2109 2110
	if (ret)
		return ret;

2111
	i915_gem_retire_requests_ring(ring);
2112 2113 2114 2115

	return 0;
}

2116
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
2117
{
2118
	struct drm_device *dev = ring->dev;
2119
	struct drm_i915_private *dev_priv = dev->dev_private;
2120
	struct intel_ringbuffer *ringbuf = ring->buffer;
2121
	unsigned long end;
2122
	int ret;
2123

2124 2125 2126 2127
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

2128 2129 2130
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

2131 2132 2133 2134 2135 2136
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
2137

2138
	ret = 0;
2139
	trace_i915_ring_wait_begin(ring);
2140
	do {
2141 2142
		if (intel_ring_space(ringbuf) >= n)
			break;
2143
		ringbuf->head = I915_READ_HEAD(ring);
2144
		if (intel_ring_space(ringbuf) >= n)
2145
			break;
2146

2147
		msleep(1);
2148

2149 2150 2151 2152 2153
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

2154 2155
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
2156
		if (ret)
2157 2158 2159 2160 2161 2162 2163
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
2164
	trace_i915_ring_wait_end(ring);
2165
	return ret;
2166
}
2167

2168
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
2169 2170
{
	uint32_t __iomem *virt;
2171 2172
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
2173

2174
	if (ringbuf->space < rem) {
2175 2176 2177 2178 2179
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

2180
	virt = ringbuf->virtual_start + ringbuf->tail;
2181 2182 2183 2184
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2185
	ringbuf->tail = 0;
2186
	intel_ring_update_space(ringbuf);
2187 2188 2189 2190

	return 0;
}

2191
int intel_ring_idle(struct intel_engine_cs *ring)
2192
{
2193
	struct drm_i915_gem_request *req;
2194 2195 2196
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2197
	if (ring->outstanding_lazy_request) {
2198
		ret = i915_add_request(ring);
2199 2200 2201 2202 2203 2204 2205 2206
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2207
	req = list_entry(ring->request_list.prev,
2208
			   struct drm_i915_gem_request,
2209
			   list);
2210

2211
	return i915_wait_request(req);
2212 2213
}

2214
static int
2215
intel_ring_alloc_request(struct intel_engine_cs *ring)
2216
{
2217 2218
	int ret;
	struct drm_i915_gem_request *request;
2219
	struct drm_i915_private *dev_private = ring->dev->dev_private;
2220

2221
	if (ring->outstanding_lazy_request)
2222
		return 0;
2223

2224
	request = kzalloc(sizeof(*request), GFP_KERNEL);
2225 2226
	if (request == NULL)
		return -ENOMEM;
2227

2228
	kref_init(&request->ref);
2229
	request->ring = ring;
2230
	request->uniq = dev_private->request_uniq++;
2231

2232
	ret = i915_gem_get_seqno(ring->dev, &request->seqno);
2233 2234 2235
	if (ret) {
		kfree(request);
		return ret;
2236 2237
	}

2238
	ring->outstanding_lazy_request = request;
2239
	return 0;
2240 2241
}

2242
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2243
				int bytes)
M
Mika Kuoppala 已提交
2244
{
2245
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2246 2247
	int ret;

2248
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2249 2250 2251 2252 2253
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2254
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2255 2256 2257 2258 2259 2260 2261 2262
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2263
int intel_ring_begin(struct intel_engine_cs *ring,
2264
		     int num_dwords)
2265
{
2266
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2267
	int ret;
2268

2269 2270
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2271 2272
	if (ret)
		return ret;
2273

2274 2275 2276 2277
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2278
	/* Preallocate the olr before touching the ring */
2279
	ret = intel_ring_alloc_request(ring);
2280 2281 2282
	if (ret)
		return ret;

2283
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2284
	return 0;
2285
}
2286

2287
/* Align the ring tail to a cacheline boundary */
2288
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2289
{
2290
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2291 2292 2293 2294 2295
	int ret;

	if (num_dwords == 0)
		return 0;

2296
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2309
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2310
{
2311 2312
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2313

2314
	BUG_ON(ring->outstanding_lazy_request);
2315

2316
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2317 2318
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2319
		if (HAS_VEBOX(dev))
2320
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2321
	}
2322

2323
	ring->set_seqno(ring, seqno);
2324
	ring->hangcheck.seqno = seqno;
2325
}
2326

2327
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2328
				     u32 value)
2329
{
2330
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2331 2332

       /* Every tail move must follow the sequence below */
2333 2334 2335 2336

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2337
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2338 2339 2340 2341
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2342

2343
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2344
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2345 2346 2347
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2348

2349
	/* Now that the ring is fully powered up, update the tail */
2350
	I915_WRITE_TAIL(ring, value);
2351 2352 2353 2354 2355
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2356
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2357
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2358 2359
}

2360
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2361
			       u32 invalidate, u32 flush)
2362
{
2363
	uint32_t cmd;
2364 2365 2366 2367 2368 2369
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2370
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2371 2372
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2373 2374 2375 2376 2377 2378
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2379
	if (invalidate & I915_GEM_GPU_DOMAINS)
2380 2381
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2382
	intel_ring_emit(ring, cmd);
2383
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2384 2385 2386 2387 2388 2389 2390
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2391 2392
	intel_ring_advance(ring);
	return 0;
2393 2394
}

2395
static int
2396
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2397
			      u64 offset, u32 len,
2398 2399
			      unsigned flags)
{
2400
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2401 2402 2403 2404 2405 2406 2407
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2408
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2409 2410
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2411 2412 2413 2414 2415 2416
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2417
static int
2418
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2419
			      u64 offset, u32 len,
2420 2421 2422 2423 2424 2425 2426 2427 2428
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2429 2430 2431
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2432 2433 2434 2435 2436 2437 2438
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2439
static int
2440
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2441
			      u64 offset, u32 len,
2442
			      unsigned flags)
2443
{
2444
	int ret;
2445

2446 2447 2448
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2449

2450 2451 2452
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2453 2454 2455
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2456

2457
	return 0;
2458 2459
}

2460 2461
/* Blitter support (SandyBridge+) */

2462
static int gen6_ring_flush(struct intel_engine_cs *ring,
2463
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2464
{
R
Rodrigo Vivi 已提交
2465
	struct drm_device *dev = ring->dev;
2466
	struct drm_i915_private *dev_priv = dev->dev_private;
2467
	uint32_t cmd;
2468 2469
	int ret;

2470
	ret = intel_ring_begin(ring, 4);
2471 2472 2473
	if (ret)
		return ret;

2474
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2475 2476
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2477 2478 2479 2480 2481 2482
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2483
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2484
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2485
			MI_FLUSH_DW_OP_STOREDW;
2486
	intel_ring_emit(ring, cmd);
2487
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2488 2489 2490 2491 2492 2493 2494
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2495
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2496

2497 2498 2499 2500 2501 2502
	if (!invalidate && flush) {
		if (IS_GEN7(dev))
			return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
		else if (IS_BROADWELL(dev))
			dev_priv->fbc.need_sw_cache_clean = true;
	}
R
Rodrigo Vivi 已提交
2503

2504
	return 0;
Z
Zou Nan hai 已提交
2505 2506
}

2507 2508
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2509
	struct drm_i915_private *dev_priv = dev->dev_private;
2510
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2511 2512
	struct drm_i915_gem_object *obj;
	int ret;
2513

2514 2515 2516 2517
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2518
	if (INTEL_INFO(dev)->gen >= 8) {
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2535

2536
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2537 2538 2539 2540 2541 2542 2543 2544
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2545
			WARN_ON(!dev_priv->semaphore_obj);
2546
			ring->semaphore.sync_to = gen8_ring_sync;
2547 2548
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2549 2550
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2551
		ring->add_request = gen6_add_request;
2552
		ring->flush = gen7_render_ring_flush;
2553
		if (INTEL_INFO(dev)->gen == 6)
2554
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2555 2556
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2557
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2558
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2559
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2581 2582
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2583
		ring->flush = gen4_render_ring_flush;
2584
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2585
		ring->set_seqno = pc_render_set_seqno;
2586 2587
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2588 2589
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2590
	} else {
2591
		ring->add_request = i9xx_add_request;
2592 2593 2594 2595
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2596
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2597
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2598 2599 2600 2601 2602 2603 2604
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2605
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2606
	}
2607
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2608

2609 2610
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2611 2612
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2613
	else if (INTEL_INFO(dev)->gen >= 6)
2614 2615 2616 2617 2618 2619 2620
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2621
	ring->init_hw = init_render_ring;
2622 2623
	ring->cleanup = render_ring_cleanup;

2624 2625
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2626
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2627 2628 2629 2630 2631
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2632
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2633 2634 2635 2636 2637 2638
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2639 2640
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2641 2642
	}

2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2654 2655 2656 2657
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2658
	struct drm_i915_private *dev_priv = dev->dev_private;
2659
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2660

2661 2662 2663
	ring->name = "bsd ring";
	ring->id = VCS;

2664
	ring->write_tail = ring_write_tail;
2665
	if (INTEL_INFO(dev)->gen >= 6) {
2666
		ring->mmio_base = GEN6_BSD_RING_BASE;
2667 2668 2669
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2670
		ring->flush = gen6_bsd_ring_flush;
2671 2672
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2673
		ring->set_seqno = ring_set_seqno;
2674 2675 2676 2677 2678
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2679 2680
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2681
			if (i915_semaphore_is_enabled(dev)) {
2682
				ring->semaphore.sync_to = gen8_ring_sync;
2683 2684
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2685
			}
2686 2687 2688 2689
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2690 2691
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2706
		}
2707 2708 2709
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2710
		ring->add_request = i9xx_add_request;
2711
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2712
		ring->set_seqno = ring_set_seqno;
2713
		if (IS_GEN5(dev)) {
2714
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2715 2716 2717
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2718
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2719 2720 2721
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2722
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2723
	}
2724
	ring->init_hw = init_ring_common;
2725

2726
	return intel_init_ring_buffer(dev, ring);
2727
}
2728

2729
/**
2730
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2731 2732 2733 2734
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2735
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2736

R
Rodrigo Vivi 已提交
2737
	ring->name = "bsd2 ring";
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2752
	if (i915_semaphore_is_enabled(dev)) {
2753
		ring->semaphore.sync_to = gen8_ring_sync;
2754 2755 2756
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2757
	ring->init_hw = init_ring_common;
2758 2759 2760 2761

	return intel_init_ring_buffer(dev, ring);
}

2762 2763
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2764
	struct drm_i915_private *dev_priv = dev->dev_private;
2765
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2766

2767 2768 2769 2770 2771
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2772
	ring->flush = gen6_ring_flush;
2773 2774
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2775
	ring->set_seqno = ring_set_seqno;
2776 2777 2778 2779 2780
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2781
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2782
		if (i915_semaphore_is_enabled(dev)) {
2783
			ring->semaphore.sync_to = gen8_ring_sync;
2784 2785
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2786
		}
2787 2788 2789 2790
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2791
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2813
	}
2814
	ring->init_hw = init_ring_common;
2815

2816
	return intel_init_ring_buffer(dev, ring);
2817
}
2818

B
Ben Widawsky 已提交
2819 2820
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2821
	struct drm_i915_private *dev_priv = dev->dev_private;
2822
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2833 2834 2835

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2836
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2837 2838
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2839
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2840
		if (i915_semaphore_is_enabled(dev)) {
2841
			ring->semaphore.sync_to = gen8_ring_sync;
2842 2843
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2844
		}
2845 2846 2847 2848
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2849
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2864
	}
2865
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2866 2867 2868 2869

	return intel_init_ring_buffer(dev, ring);
}

2870
int
2871
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2889
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2907 2908

void
2909
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}