intel_ringbuffer.c 53.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

46 47
static inline int ring_space(struct intel_ring_buffer *ring)
{
48
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
49 50 51 52 53
	if (space < 0)
		space += ring->size;
	return space;
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

220 221 222 223 224
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

225 226 227 228
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
229 230 231 232 233 234 235
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
236
		flags |= PIPE_CONTROL_CS_STALL;
237 238 239 240 241 242 243 244 245 246 247
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
248
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
249
	}
250

251
	ret = intel_ring_begin(ring, 4);
252 253 254
	if (ret)
		return ret;

255
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
256 257
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
258
	intel_ring_emit(ring, 0);
259 260 261 262 263
	intel_ring_advance(ring);

	return 0;
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
	intel_ring_emit(ring, MI_NOOP);
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

304 305 306 307 308 309 310 311 312
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

313 314 315 316 317 318 319 320 321 322
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
342
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
343 344 345 346 347

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
348 349 350 351 352 353 354 355
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
356
	intel_ring_emit(ring, scratch_addr);
357 358 359
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

R
Rodrigo Vivi 已提交
360 361 362
	if (flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

363 364 365
	return 0;
}

366
static void ring_write_tail(struct intel_ring_buffer *ring,
367
			    u32 value)
368
{
369
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
370
	I915_WRITE_TAIL(ring, value);
371 372
}

373
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
374
{
375 376
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
377
			RING_ACTHD(ring->mmio_base) : ACTHD;
378 379 380 381

	return I915_READ(acthd_reg);
}

382
static int init_ring_common(struct intel_ring_buffer *ring)
383
{
384 385
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
386
	struct drm_i915_gem_object *obj = ring->obj;
387
	int ret = 0;
388 389
	u32 head;

390 391 392
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

393
	/* Stop the ring if it's running. */
394
	I915_WRITE_CTL(ring, 0);
395
	I915_WRITE_HEAD(ring, 0);
396
	ring->write_tail(ring, 0);
397

398
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
399 400 401

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
402 403 404 405 406 407 408
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
409

410
		I915_WRITE_HEAD(ring, 0);
411

412 413 414 415 416 417 418 419 420
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
421 422
	}

423 424 425 426 427
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
428
	I915_WRITE_CTL(ring,
429
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
430
			| RING_VALID);
431 432

	/* If the head is still not zero, the ring is dead */
433 434 435
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
436 437 438 439 440 441 442
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
443 444
		ret = -EIO;
		goto out;
445 446
	}

447 448
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
449
	else {
450
		ring->head = I915_READ_HEAD(ring);
451
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
452
		ring->space = ring_space(ring);
453
		ring->last_retired_head = -1;
454
	}
455

456 457
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

458 459 460 461 462
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
463 464
}

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
485 486

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
487

488
	ret = i915_gem_object_pin(obj, 4096, true, false);
489 490 491 492
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
493 494 495
	pc->cpu_page = kmap(sg_page(obj->pages->sgl));
	if (pc->cpu_page == NULL) {
		ret = -ENOMEM;
496
		goto err_unpin;
497
	}
498

499 500 501
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
			 ring->name, pc->gtt_offset);

502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
525 526

	kunmap(sg_page(obj->pages->sgl));
527 528 529 530 531 532 533
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

534
static int init_render_ring(struct intel_ring_buffer *ring)
535
{
536
	struct drm_device *dev = ring->dev;
537
	struct drm_i915_private *dev_priv = dev->dev_private;
538
	int ret = init_ring_common(ring);
539

540
	if (INTEL_INFO(dev)->gen > 3)
541
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
542 543 544 545

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
546 547
	 *
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
548 549 550 551
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

552 553 554 555 556
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

557 558 559 560
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
561

562
	if (INTEL_INFO(dev)->gen >= 5) {
563 564 565 566 567
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

568
	if (IS_GEN6(dev)) {
569 570 571 572 573 574
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
575
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
576 577 578 579 580 581 582

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
583 584
	}

585 586
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
587

588
	if (HAS_L3_GPU_CACHE(dev))
589
		I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
590

591 592 593
	return ret;
}

594 595
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
596 597
	struct drm_device *dev = ring->dev;

598 599 600
	if (!ring->private)
		return;

601 602 603
	if (HAS_BROKEN_CS_TLB(dev))
		drm_gem_object_unreference(to_gem_object(ring->private));

604 605 606
	cleanup_pipe_control(ring);
}

607
static void
608
update_mboxes(struct intel_ring_buffer *ring,
609
	      u32 mmio_offset)
610
{
611 612 613 614 615 616
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
617
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
618
	intel_ring_emit(ring, mmio_offset);
619
	intel_ring_emit(ring, ring->outstanding_lazy_request);
620
	intel_ring_emit(ring, MI_NOOP);
621 622
}

623 624 625 626 627 628 629 630 631
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
632
static int
633
gen6_add_request(struct intel_ring_buffer *ring)
634
{
635 636 637 638
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
	int i, ret;
639

640 641 642
	ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
				      MBOX_UPDATE_DWORDS) +
				      4);
643 644
	if (ret)
		return ret;
645
#undef MBOX_UPDATE_DWORDS
646

647 648 649 650 651
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = ring->signal_mbox[i];
		if (mbox_reg != GEN6_NOSYNC)
			update_mboxes(ring, mbox_reg);
	}
652 653 654

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
655
	intel_ring_emit(ring, ring->outstanding_lazy_request);
656 657 658 659 660 661
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

662 663 664 665 666 667 668
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

669 670 671 672 673 674 675 676
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
677 678 679
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
680 681
{
	int ret;
682 683 684
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
685

686 687 688 689 690 691
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

692 693 694
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

695
	ret = intel_ring_begin(waiter, 4);
696 697 698
	if (ret)
		return ret;

699 700 701 702 703 704 705 706 707 708 709 710 711 712
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
713
	intel_ring_advance(waiter);
714 715 716 717

	return 0;
}

718 719
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
720 721
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
722 723 724 725 726 727
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
728
pc_render_add_request(struct intel_ring_buffer *ring)
729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

746
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
747 748
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
749
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
750
	intel_ring_emit(ring, ring->outstanding_lazy_request);
751 752 753 754 755 756 757 758 759 760 761 762
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
763

764
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
765 766
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
767 768
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
769
	intel_ring_emit(ring, ring->outstanding_lazy_request);
770 771 772 773 774 775
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

776
static u32
777
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
778 779 780 781
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
782
	if (!lazy_coherency)
783 784 785 786
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

787
static u32
788
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
789
{
790 791 792
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
793 794 795 796 797 798
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

799
static u32
800
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
801 802 803 804 805
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

M
Mika Kuoppala 已提交
806 807 808 809 810 811 812
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	struct pipe_control *pc = ring->private;
	pc->cpu_page[0] = seqno;
}

813 814 815 816 817
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
818
	unsigned long flags;
819 820 821 822

	if (!dev->irq_enabled)
		return false;

823
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
824
	if (ring->irq_refcount.gt++ == 0) {
825 826 827 828
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
829
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
830 831 832 833 834 835 836 837 838

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
839
	unsigned long flags;
840

841
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
842
	if (--ring->irq_refcount.gt == 0) {
843 844 845 846
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
847
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
848 849
}

850
static bool
851
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
852
{
853
	struct drm_device *dev = ring->dev;
854
	drm_i915_private_t *dev_priv = dev->dev_private;
855
	unsigned long flags;
856

857 858 859
	if (!dev->irq_enabled)
		return false;

860
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
861
	if (ring->irq_refcount.gt++ == 0) {
862 863 864 865
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
866
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
867 868

	return true;
869 870
}

871
static void
872
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
873
{
874
	struct drm_device *dev = ring->dev;
875
	drm_i915_private_t *dev_priv = dev->dev_private;
876
	unsigned long flags;
877

878
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
879
	if (--ring->irq_refcount.gt == 0) {
880 881 882 883
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
884
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
885 886
}

C
Chris Wilson 已提交
887 888 889 890 891
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
892
	unsigned long flags;
C
Chris Wilson 已提交
893 894 895 896

	if (!dev->irq_enabled)
		return false;

897
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
898
	if (ring->irq_refcount.gt++ == 0) {
C
Chris Wilson 已提交
899 900 901 902
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
903
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
904 905 906 907 908 909 910 911 912

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
913
	unsigned long flags;
C
Chris Wilson 已提交
914

915
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
916
	if (--ring->irq_refcount.gt == 0) {
C
Chris Wilson 已提交
917 918 919 920
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
921
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
922 923
}

924
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
925
{
926
	struct drm_device *dev = ring->dev;
927
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
928 929 930 931 932 933 934
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
935
		case RCS:
936 937
			mmio = RENDER_HWS_PGA_GEN7;
			break;
938
		case BCS:
939 940
			mmio = BLT_HWS_PGA_GEN7;
			break;
941
		case VCS:
942 943
			mmio = BSD_HWS_PGA_GEN7;
			break;
944
		case VECS:
B
Ben Widawsky 已提交
945 946
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
947 948 949 950 951 952 953
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

954 955
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
956 957
}

958
static int
959 960 961
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
962
{
963 964 965 966 967 968 969 970 971 972
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
973 974
}

975
static int
976
i9xx_add_request(struct intel_ring_buffer *ring)
977
{
978 979 980 981 982
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
983

984 985
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
986
	intel_ring_emit(ring, ring->outstanding_lazy_request);
987 988
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
989

990
	return 0;
991 992
}

993
static bool
994
gen6_ring_get_irq(struct intel_ring_buffer *ring)
995 996
{
	struct drm_device *dev = ring->dev;
997
	drm_i915_private_t *dev_priv = dev->dev_private;
998
	unsigned long flags;
999 1000 1001 1002

	if (!dev->irq_enabled)
	       return false;

1003 1004 1005
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
1006
	gen6_gt_force_wake_get(dev_priv);
1007

1008
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1009
	if (ring->irq_refcount.gt++ == 0) {
1010
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
1011 1012 1013
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1014 1015
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1016 1017 1018
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
1019
	}
1020
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1021 1022 1023 1024 1025

	return true;
}

static void
1026
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1027 1028
{
	struct drm_device *dev = ring->dev;
1029
	drm_i915_private_t *dev_priv = dev->dev_private;
1030
	unsigned long flags;
1031

1032
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1033
	if (--ring->irq_refcount.gt == 0) {
1034
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
1035 1036
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1037 1038
		else
			I915_WRITE_IMR(ring, ~0);
1039 1040 1041
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
1042
	}
1043
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1044

1045
	gen6_gt_force_wake_put(dev_priv);
1046 1047
}

B
Ben Widawsky 已提交
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->rps.lock, flags);
	if (ring->irq_refcount.pm++ == 0) {
		u32 pm_imr = I915_READ(GEN6_PMIMR);
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		I915_WRITE(GEN6_PMIMR, pm_imr & ~ring->irq_enable_mask);
		POSTING_READ(GEN6_PMIMR);
	}
	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

	spin_lock_irqsave(&dev_priv->rps.lock, flags);
	if (--ring->irq_refcount.pm == 0) {
		u32 pm_imr = I915_READ(GEN6_PMIMR);
		I915_WRITE_IMR(ring, ~0);
		I915_WRITE(GEN6_PMIMR, pm_imr | ring->irq_enable_mask);
		POSTING_READ(GEN6_PMIMR);
	}
	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
}

1090
static int
1091 1092 1093
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1094
{
1095
	int ret;
1096

1097 1098 1099 1100
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1101
	intel_ring_emit(ring,
1102 1103
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1104
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1105
	intel_ring_emit(ring, offset);
1106 1107
	intel_ring_advance(ring);

1108 1109 1110
	return 0;
}

1111 1112
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1113
static int
1114
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1115 1116
				u32 offset, u32 len,
				unsigned flags)
1117
{
1118
	int ret;
1119

1120 1121 1122 1123
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1124

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
		struct drm_i915_gem_object *obj = ring->private;
		u32 cs_offset = obj->gtt_offset;

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1161

1162 1163 1164 1165 1166
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1167 1168
			 u32 offset, u32 len,
			 unsigned flags)
1169 1170 1171 1172 1173 1174 1175
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1176
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1177
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1178
	intel_ring_advance(ring);
1179 1180 1181 1182

	return 0;
}

1183
static void cleanup_status_page(struct intel_ring_buffer *ring)
1184
{
1185
	struct drm_i915_gem_object *obj;
1186

1187 1188
	obj = ring->status_page.obj;
	if (obj == NULL)
1189 1190
		return;

1191
	kunmap(sg_page(obj->pages->sgl));
1192
	i915_gem_object_unpin(obj);
1193
	drm_gem_object_unreference(&obj->base);
1194
	ring->status_page.obj = NULL;
1195 1196
}

1197
static int init_status_page(struct intel_ring_buffer *ring)
1198
{
1199
	struct drm_device *dev = ring->dev;
1200
	struct drm_i915_gem_object *obj;
1201 1202 1203 1204 1205 1206 1207 1208
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1209 1210

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1211

1212
	ret = i915_gem_object_pin(obj, 4096, true, false);
1213 1214 1215 1216
	if (ret != 0) {
		goto err_unref;
	}

1217
	ring->status_page.gfx_addr = obj->gtt_offset;
1218
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1219
	if (ring->status_page.page_addr == NULL) {
1220
		ret = -ENOMEM;
1221 1222
		goto err_unpin;
	}
1223 1224
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1225

1226
	intel_ring_setup_status_page(ring);
1227 1228
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1229 1230 1231 1232 1233 1234

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1235
	drm_gem_object_unreference(&obj->base);
1236
err:
1237
	return ret;
1238 1239
}

1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
static int init_phys_hws_pga(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1263 1264
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1265
{
1266
	struct drm_i915_gem_object *obj;
1267
	struct drm_i915_private *dev_priv = dev->dev_private;
1268 1269
	int ret;

1270
	ring->dev = dev;
1271 1272
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1273
	ring->size = 32 * PAGE_SIZE;
1274
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1275

1276
	init_waitqueue_head(&ring->irq_queue);
1277

1278
	if (I915_NEED_GFX_HWS(dev)) {
1279
		ret = init_status_page(ring);
1280 1281
		if (ret)
			return ret;
1282 1283 1284 1285 1286
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
1287
	}
1288

1289 1290 1291 1292 1293
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1294 1295
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1296
		ret = -ENOMEM;
1297
		goto err_hws;
1298 1299
	}

1300
	ring->obj = obj;
1301

1302
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
1303 1304
	if (ret)
		goto err_unref;
1305

1306 1307 1308 1309
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1310
	ring->virtual_start =
1311
		ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
1312
			   ring->size);
1313
	if (ring->virtual_start == NULL) {
1314
		DRM_ERROR("Failed to map ringbuffer.\n");
1315
		ret = -EINVAL;
1316
		goto err_unpin;
1317 1318
	}

1319
	ret = ring->init(ring);
1320 1321
	if (ret)
		goto err_unmap;
1322

1323 1324 1325 1326 1327
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1328
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1329 1330
		ring->effective_size -= 128;

1331
	return 0;
1332 1333

err_unmap:
1334
	iounmap(ring->virtual_start);
1335 1336 1337
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1338 1339
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1340
err_hws:
1341
	cleanup_status_page(ring);
1342
	return ret;
1343 1344
}

1345
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1346
{
1347 1348 1349
	struct drm_i915_private *dev_priv;
	int ret;

1350
	if (ring->obj == NULL)
1351 1352
		return;

1353 1354
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1355
	ret = intel_ring_idle(ring);
1356 1357 1358 1359
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1360 1361
	I915_WRITE_CTL(ring, 0);

1362
	iounmap(ring->virtual_start);
1363

1364 1365 1366
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1367

Z
Zou Nan hai 已提交
1368 1369 1370
	if (ring->cleanup)
		ring->cleanup(ring);

1371
	cleanup_status_page(ring);
1372 1373
}

1374 1375 1376 1377
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1378
	ret = i915_wait_seqno(ring, seqno);
1379 1380
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1407
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1442
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1443
{
1444
	struct drm_device *dev = ring->dev;
1445
	struct drm_i915_private *dev_priv = dev->dev_private;
1446
	unsigned long end;
1447
	int ret;
1448

1449 1450 1451 1452
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1453
	trace_i915_ring_wait_begin(ring);
1454 1455 1456 1457 1458 1459
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1460

1461
	do {
1462 1463
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1464
		if (ring->space >= n) {
C
Chris Wilson 已提交
1465
			trace_i915_ring_wait_end(ring);
1466 1467 1468 1469 1470 1471 1472 1473
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1474

1475
		msleep(1);
1476

1477 1478
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1479 1480
		if (ret)
			return ret;
1481
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1482
	trace_i915_ring_wait_end(ring);
1483 1484
	return -EBUSY;
}
1485

1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
	if (ring->outstanding_lazy_request) {
1515
		ret = i915_add_request(ring, NULL);
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1531 1532 1533 1534 1535 1536 1537 1538 1539
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request)
		return 0;

	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
}

M
Mika Kuoppala 已提交
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
static int __intel_ring_begin(struct intel_ring_buffer *ring,
			      int bytes)
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	ring->space -= bytes;
	return 0;
}

1561 1562
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1563
{
1564
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1565
	int ret;
1566

1567 1568
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1569 1570
	if (ret)
		return ret;
1571

1572 1573 1574 1575 1576
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

M
Mika Kuoppala 已提交
1577
	return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
1578
}
1579

1580
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1581
{
1582
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1583 1584 1585

	BUG_ON(ring->outstanding_lazy_request);

1586 1587 1588
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1589
	}
1590

1591
	ring->set_seqno(ring, seqno);
1592
	ring->hangcheck.seqno = seqno;
1593
}
1594

1595
void intel_ring_advance(struct intel_ring_buffer *ring)
1596
{
1597 1598
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1599
	ring->tail &= ring->size - 1;
1600
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
1601
		return;
1602
	ring->write_tail(ring, ring->tail);
1603
}
1604

1605

1606
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1607
				     u32 value)
1608
{
1609
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1610 1611

       /* Every tail move must follow the sequence below */
1612 1613 1614 1615

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1616
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1617 1618 1619 1620
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1621

1622
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1623
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1624 1625 1626
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1627

1628
	/* Now that the ring is fully powered up, update the tail */
1629
	I915_WRITE_TAIL(ring, value);
1630 1631 1632 1633 1634
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1635
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1636
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1637 1638
}

1639 1640
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1641
{
1642
	uint32_t cmd;
1643 1644 1645 1646 1647 1648
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1649
	cmd = MI_FLUSH_DW;
1650 1651 1652 1653 1654 1655
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1656
	if (invalidate & I915_GEM_GPU_DOMAINS)
1657 1658
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1659
	intel_ring_emit(ring, cmd);
1660
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1661
	intel_ring_emit(ring, 0);
1662
	intel_ring_emit(ring, MI_NOOP);
1663 1664
	intel_ring_advance(ring);
	return 0;
1665 1666
}

1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1688
static int
1689
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1690 1691
			      u32 offset, u32 len,
			      unsigned flags)
1692
{
1693
	int ret;
1694

1695 1696 1697
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1698

1699 1700 1701
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1702 1703 1704
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1705

1706
	return 0;
1707 1708
}

1709 1710
/* Blitter support (SandyBridge+) */

1711 1712
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1713
{
R
Rodrigo Vivi 已提交
1714
	struct drm_device *dev = ring->dev;
1715
	uint32_t cmd;
1716 1717
	int ret;

1718
	ret = intel_ring_begin(ring, 4);
1719 1720 1721
	if (ret)
		return ret;

1722
	cmd = MI_FLUSH_DW;
1723 1724 1725 1726 1727 1728
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1729
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1730
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1731
			MI_FLUSH_DW_OP_STOREDW;
1732
	intel_ring_emit(ring, cmd);
1733
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1734
	intel_ring_emit(ring, 0);
1735
	intel_ring_emit(ring, MI_NOOP);
1736
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1737 1738 1739 1740

	if (IS_GEN7(dev) && flush)
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1741
	return 0;
Z
Zou Nan hai 已提交
1742 1743
}

1744 1745 1746
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1747
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1748

1749 1750 1751 1752
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1753 1754
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1755
		ring->flush = gen7_render_ring_flush;
1756
		if (INTEL_INFO(dev)->gen == 6)
1757
			ring->flush = gen6_render_ring_flush;
1758 1759
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
1760
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1761
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1762
		ring->set_seqno = ring_set_seqno;
1763
		ring->sync_to = gen6_ring_sync;
1764 1765 1766
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1767
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1768 1769 1770
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1771
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1772 1773
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1774
		ring->flush = gen4_render_ring_flush;
1775
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1776
		ring->set_seqno = pc_render_set_seqno;
1777 1778
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1779 1780
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1781
	} else {
1782
		ring->add_request = i9xx_add_request;
1783 1784 1785 1786
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1787
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1788
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1789 1790 1791 1792 1793 1794 1795
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1796
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1797
	}
1798
	ring->write_tail = ring_write_tail;
1799 1800 1801
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1802 1803 1804 1805 1806 1807 1808
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1809 1810 1811
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

		ret = i915_gem_object_pin(obj, 0, true, false);
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

		ring->private = obj;
	}

1833
	return intel_init_ring_buffer(dev, ring);
1834 1835
}

1836 1837 1838 1839
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1840
	int ret;
1841

1842 1843 1844 1845
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1846
	if (INTEL_INFO(dev)->gen >= 6) {
1847 1848
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1849
	}
1850 1851 1852 1853 1854

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1855 1856 1857 1858
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1859
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1860
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1861 1862 1863 1864 1865 1866 1867
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1868
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1869
	ring->write_tail = ring_write_tail;
1870 1871 1872 1873 1874 1875
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1876 1877
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1878 1879 1880 1881 1882 1883 1884

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1885
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1886 1887
		ring->effective_size -= 128;

1888 1889
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1890 1891 1892 1893 1894
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1895 1896 1897 1898 1899 1900
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
	}

1901 1902 1903
	return 0;
}

1904 1905 1906
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1907
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1908

1909 1910 1911
	ring->name = "bsd ring";
	ring->id = VCS;

1912
	ring->write_tail = ring_write_tail;
1913 1914
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1915 1916 1917
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1918
		ring->flush = gen6_bsd_ring_flush;
1919 1920
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1921
		ring->set_seqno = ring_set_seqno;
1922
		ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1923 1924 1925
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1926
		ring->sync_to = gen6_ring_sync;
1927 1928 1929
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
1930
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
1931 1932 1933
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
1934
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
1935 1936 1937
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1938
		ring->add_request = i9xx_add_request;
1939
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1940
		ring->set_seqno = ring_set_seqno;
1941
		if (IS_GEN5(dev)) {
1942
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
1943 1944 1945
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1946
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1947 1948 1949
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1950
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1951 1952 1953
	}
	ring->init = init_ring_common;

1954
	return intel_init_ring_buffer(dev, ring);
1955
}
1956 1957 1958 1959

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1960
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1961

1962 1963 1964 1965 1966
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
1967
	ring->flush = gen6_ring_flush;
1968 1969
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1970
	ring->set_seqno = ring_set_seqno;
1971
	ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
1972 1973 1974
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1975
	ring->sync_to = gen6_ring_sync;
1976 1977 1978
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
1979
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
1980 1981 1982
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
1983
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
1984
	ring->init = init_ring_common;
1985

1986
	return intel_init_ring_buffer(dev, ring);
1987
}
1988

B
Ben Widawsky 已提交
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2003 2004
	ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT |
		PM_VEBOX_CS_ERROR_INTERRUPT;
B
Ben Widawsky 已提交
2005 2006
	ring->irq_get = hsw_vebox_get_irq;
	ring->irq_put = hsw_vebox_put_irq;
B
Ben Widawsky 已提交
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}