intel_ringbuffer.c 53.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44
static int
45 46 47 48 49 50 51 52
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
53
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
74
{
75
	struct drm_device *dev = ring->dev;
76
	u32 cmd;
77
	int ret;
78

79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
108
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
109 110 111
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
112

113 114 115
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
116

117 118 119
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
120

121 122 123
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
124 125

	return 0;
126 127
}

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
168
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
205
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
206 207
	int ret;

208 209 210 211 212
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

213 214 215 216
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
217 218 219 220 221 222 223
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
224
		flags |= PIPE_CONTROL_CS_STALL;
225 226 227 228 229 230 231 232 233 234 235
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
236
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
237
	}
238

239
	ret = intel_ring_begin(ring, 4);
240 241 242
	if (ret)
		return ret;

243
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
244 245
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
246
	intel_ring_emit(ring, 0);
247 248 249 250 251
	intel_ring_advance(ring);

	return 0;
}

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
	intel_ring_emit(ring, MI_NOOP);
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

292 293 294 295 296
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
297
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
298 299
	int ret;

300 301 302 303 304 305 306 307 308 309
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
329
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
330 331 332 333 334

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
335 336 337 338 339 340 341 342
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
343
	intel_ring_emit(ring, scratch_addr);
344 345 346
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

R
Rodrigo Vivi 已提交
347 348 349
	if (flush_domains)
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

350 351 352
	return 0;
}

353
static void ring_write_tail(struct intel_ring_buffer *ring,
354
			    u32 value)
355
{
356
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
357
	I915_WRITE_TAIL(ring, value);
358 359
}

360
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
361
{
362 363
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
364
			RING_ACTHD(ring->mmio_base) : ACTHD;
365 366 367 368

	return I915_READ(acthd_reg);
}

369 370 371 372 373 374 375 376 377 378 379
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

380
static int init_ring_common(struct intel_ring_buffer *ring)
381
{
382 383
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
384
	struct drm_i915_gem_object *obj = ring->obj;
385
	int ret = 0;
386 387
	u32 head;

388 389 390
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

391 392 393 394 395
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

396
	/* Stop the ring if it's running. */
397
	I915_WRITE_CTL(ring, 0);
398
	I915_WRITE_HEAD(ring, 0);
399
	ring->write_tail(ring, 0);
400

401
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
402 403 404

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
405 406 407 408 409 410 411
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
412

413
		I915_WRITE_HEAD(ring, 0);
414

415 416 417 418 419 420 421 422 423
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
424 425
	}

426 427 428 429
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
430
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
431
	I915_WRITE_CTL(ring,
432
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
433
			| RING_VALID);
434 435

	/* If the head is still not zero, the ring is dead */
436
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
437
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
438
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
439 440 441 442 443 444 445
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
446 447
		ret = -EIO;
		goto out;
448 449
	}

450 451
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
452
	else {
453
		ring->head = I915_READ_HEAD(ring);
454
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
455
		ring->space = ring_space(ring);
456
		ring->last_retired_head = -1;
457
	}
458

459 460
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

461 462 463 464 465
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
466 467
}

468 469 470 471 472
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

473
	if (ring->scratch.obj)
474 475
		return 0;

476 477
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
478 479 480 481
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
482

483
	i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
484

485
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
486 487 488
	if (ret)
		goto err_unref;

489 490 491
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
492
		ret = -ENOMEM;
493
		goto err_unpin;
494
	}
495

496
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
497
			 ring->name, ring->scratch.gtt_offset);
498 499 500
	return 0;

err_unpin:
501
	i915_gem_object_unpin(ring->scratch.obj);
502
err_unref:
503
	drm_gem_object_unreference(&ring->scratch.obj->base);
504 505 506 507
err:
	return ret;
}

508
static int init_render_ring(struct intel_ring_buffer *ring)
509
{
510
	struct drm_device *dev = ring->dev;
511
	struct drm_i915_private *dev_priv = dev->dev_private;
512
	int ret = init_ring_common(ring);
513

514
	if (INTEL_INFO(dev)->gen > 3)
515
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
516 517 518 519

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
520 521
	 *
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
522 523 524 525
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

526 527 528 529 530
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

531 532 533 534
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
535

536
	if (INTEL_INFO(dev)->gen >= 5) {
537 538 539 540 541
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

542
	if (IS_GEN6(dev)) {
543 544 545 546 547 548
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
549
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
550 551 552 553 554 555 556

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
557 558
	}

559 560
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
561

562
	if (HAS_L3_GPU_CACHE(dev))
563
		I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
564

565 566 567
	return ret;
}

568 569
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
570 571
	struct drm_device *dev = ring->dev;

572
	if (ring->scratch.obj == NULL)
573 574
		return;

575 576 577 578
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_unpin(ring->scratch.obj);
	}
579

580 581
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
582 583
}

584
static void
585
update_mboxes(struct intel_ring_buffer *ring,
586
	      u32 mmio_offset)
587
{
588 589 590 591 592 593
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
594
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
595
	intel_ring_emit(ring, mmio_offset);
596
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
597
	intel_ring_emit(ring, MI_NOOP);
598 599
}

600 601 602 603 604 605 606 607 608
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
609
static int
610
gen6_add_request(struct intel_ring_buffer *ring)
611
{
612 613 614 615
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
	int i, ret;
616

617 618 619
	ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
				      MBOX_UPDATE_DWORDS) +
				      4);
620 621
	if (ret)
		return ret;
622
#undef MBOX_UPDATE_DWORDS
623

624 625 626 627 628
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = ring->signal_mbox[i];
		if (mbox_reg != GEN6_NOSYNC)
			update_mboxes(ring, mbox_reg);
	}
629 630 631

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
632
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
633 634 635 636 637 638
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

639 640 641 642 643 644 645
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

646 647 648 649 650 651 652 653
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
654 655 656
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
657 658
{
	int ret;
659 660 661
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
662

663 664 665 666 667 668
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

669 670 671
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

672
	ret = intel_ring_begin(waiter, 4);
673 674 675
	if (ret)
		return ret;

676 677 678 679 680 681 682 683 684 685 686 687 688 689
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
690
	intel_ring_advance(waiter);
691 692 693 694

	return 0;
}

695 696
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
697 698
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
699 700 701 702 703 704
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
705
pc_render_add_request(struct intel_ring_buffer *ring)
706
{
707
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
708 709 710 711 712 713 714 715 716 717 718 719 720 721
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

722
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
723 724
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
725
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
726
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
727 728 729 730 731 732 733 734 735 736 737 738
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
739

740
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
741 742
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
743
			PIPE_CONTROL_NOTIFY);
744
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
745
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
746 747 748 749 750 751
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

752
static u32
753
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
754 755 756 757
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
758
	if (!lazy_coherency)
759 760 761 762
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

763
static u32
764
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
765
{
766 767 768
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
769 770 771 772 773 774
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

775
static u32
776
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
777
{
778
	return ring->scratch.cpu_page[0];
779 780
}

M
Mika Kuoppala 已提交
781 782 783
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
784
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
785 786
}

787 788 789 790 791
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
792
	unsigned long flags;
793 794 795 796

	if (!dev->irq_enabled)
		return false;

797
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
798 799
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
800
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
801 802 803 804 805 806 807 808 809

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
810
	unsigned long flags;
811

812
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
813 814
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
815
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
816 817
}

818
static bool
819
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
820
{
821
	struct drm_device *dev = ring->dev;
822
	drm_i915_private_t *dev_priv = dev->dev_private;
823
	unsigned long flags;
824

825 826 827
	if (!dev->irq_enabled)
		return false;

828
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
829
	if (ring->irq_refcount++ == 0) {
830 831 832 833
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
834
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
835 836

	return true;
837 838
}

839
static void
840
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
841
{
842
	struct drm_device *dev = ring->dev;
843
	drm_i915_private_t *dev_priv = dev->dev_private;
844
	unsigned long flags;
845

846
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
847
	if (--ring->irq_refcount == 0) {
848 849 850 851
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
852
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
853 854
}

C
Chris Wilson 已提交
855 856 857 858 859
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
860
	unsigned long flags;
C
Chris Wilson 已提交
861 862 863 864

	if (!dev->irq_enabled)
		return false;

865
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
866
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
867 868 869 870
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
871
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
872 873 874 875 876 877 878 879 880

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
881
	unsigned long flags;
C
Chris Wilson 已提交
882

883
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
884
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
885 886 887 888
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
889
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
890 891
}

892
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
893
{
894
	struct drm_device *dev = ring->dev;
895
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
896 897 898 899 900 901 902
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
903
		case RCS:
904 905
			mmio = RENDER_HWS_PGA_GEN7;
			break;
906
		case BCS:
907 908
			mmio = BLT_HWS_PGA_GEN7;
			break;
909
		case VCS:
910 911
			mmio = BSD_HWS_PGA_GEN7;
			break;
912
		case VECS:
B
Ben Widawsky 已提交
913 914
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
915 916 917 918 919 920 921
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

922 923
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
924 925 926 927 928 929 930 931 932 933 934 935

	/* Flush the TLB for this page */
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 reg = RING_INSTPM(ring->mmio_base);
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
936 937
}

938
static int
939 940 941
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
942
{
943 944 945 946 947 948 949 950 951 952
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
953 954
}

955
static int
956
i9xx_add_request(struct intel_ring_buffer *ring)
957
{
958 959 960 961 962
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
963

964 965
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
966
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
967 968
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
969

970
	return 0;
971 972
}

973
static bool
974
gen6_ring_get_irq(struct intel_ring_buffer *ring)
975 976
{
	struct drm_device *dev = ring->dev;
977
	drm_i915_private_t *dev_priv = dev->dev_private;
978
	unsigned long flags;
979 980 981 982

	if (!dev->irq_enabled)
	       return false;

983 984 985
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
986
	gen6_gt_force_wake_get(dev_priv);
987

988
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
989
	if (ring->irq_refcount++ == 0) {
990
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
991 992 993
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
994 995
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
996
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
997
	}
998
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
999 1000 1001 1002 1003

	return true;
}

static void
1004
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1005 1006
{
	struct drm_device *dev = ring->dev;
1007
	drm_i915_private_t *dev_priv = dev->dev_private;
1008
	unsigned long flags;
1009

1010
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1011
	if (--ring->irq_refcount == 0) {
1012
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
1013 1014
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1015 1016
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1017
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1018
	}
1019
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1020

1021
	gen6_gt_force_wake_put(dev_priv);
1022 1023
}

B
Ben Widawsky 已提交
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1034
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1035
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1036
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1037
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1038
	}
1039
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1054
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1055
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1056
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1057
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1058
	}
1059
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1060 1061
}

1062
static int
1063 1064 1065
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1066
{
1067
	int ret;
1068

1069 1070 1071 1072
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1073
	intel_ring_emit(ring,
1074 1075
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1076
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1077
	intel_ring_emit(ring, offset);
1078 1079
	intel_ring_advance(ring);

1080 1081 1082
	return 0;
}

1083 1084
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1085
static int
1086
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1087 1088
				u32 offset, u32 len,
				unsigned flags)
1089
{
1090
	int ret;
1091

1092 1093 1094 1095
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1096

1097 1098 1099 1100 1101 1102
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1103
		u32 cs_offset = ring->scratch.gtt_offset;
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1132

1133 1134 1135 1136 1137
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1138 1139
			 u32 offset, u32 len,
			 unsigned flags)
1140 1141 1142 1143 1144 1145 1146
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1147
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1148
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1149
	intel_ring_advance(ring);
1150 1151 1152 1153

	return 0;
}

1154
static void cleanup_status_page(struct intel_ring_buffer *ring)
1155
{
1156
	struct drm_i915_gem_object *obj;
1157

1158 1159
	obj = ring->status_page.obj;
	if (obj == NULL)
1160 1161
		return;

1162
	kunmap(sg_page(obj->pages->sgl));
1163
	i915_gem_object_unpin(obj);
1164
	drm_gem_object_unreference(&obj->base);
1165
	ring->status_page.obj = NULL;
1166 1167
}

1168
static int init_status_page(struct intel_ring_buffer *ring)
1169
{
1170
	struct drm_device *dev = ring->dev;
1171
	struct drm_i915_gem_object *obj;
1172 1173 1174 1175 1176 1177 1178 1179
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1180 1181

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1182

B
Ben Widawsky 已提交
1183
	ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
1184 1185 1186 1187
	if (ret != 0) {
		goto err_unref;
	}

1188
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1189
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1190
	if (ring->status_page.page_addr == NULL) {
1191
		ret = -ENOMEM;
1192 1193
		goto err_unpin;
	}
1194 1195
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1196

1197 1198
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1199 1200 1201 1202 1203 1204

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1205
	drm_gem_object_unreference(&obj->base);
1206
err:
1207
	return ret;
1208 1209
}

1210
static int init_phys_status_page(struct intel_ring_buffer *ring)
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1227 1228
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1229
{
1230
	struct drm_i915_gem_object *obj;
1231
	struct drm_i915_private *dev_priv = dev->dev_private;
1232 1233
	int ret;

1234
	ring->dev = dev;
1235 1236
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1237
	ring->size = 32 * PAGE_SIZE;
1238
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1239

1240
	init_waitqueue_head(&ring->irq_queue);
1241

1242
	if (I915_NEED_GFX_HWS(dev)) {
1243
		ret = init_status_page(ring);
1244 1245
		if (ret)
			return ret;
1246 1247
	} else {
		BUG_ON(ring->id != RCS);
1248
		ret = init_phys_status_page(ring);
1249 1250
		if (ret)
			return ret;
1251
	}
1252

1253 1254 1255 1256 1257
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1258 1259
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1260
		ret = -ENOMEM;
1261
		goto err_hws;
1262 1263
	}

1264
	ring->obj = obj;
1265

B
Ben Widawsky 已提交
1266
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
1267 1268
	if (ret)
		goto err_unref;
1269

1270 1271 1272 1273
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1274
	ring->virtual_start =
1275
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1276
			   ring->size);
1277
	if (ring->virtual_start == NULL) {
1278
		DRM_ERROR("Failed to map ringbuffer.\n");
1279
		ret = -EINVAL;
1280
		goto err_unpin;
1281 1282
	}

1283
	ret = ring->init(ring);
1284 1285
	if (ret)
		goto err_unmap;
1286

1287 1288 1289 1290 1291
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1292
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1293 1294
		ring->effective_size -= 128;

1295
	return 0;
1296 1297

err_unmap:
1298
	iounmap(ring->virtual_start);
1299 1300 1301
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1302 1303
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1304
err_hws:
1305
	cleanup_status_page(ring);
1306
	return ret;
1307 1308
}

1309
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1310
{
1311 1312 1313
	struct drm_i915_private *dev_priv;
	int ret;

1314
	if (ring->obj == NULL)
1315 1316
		return;

1317 1318
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1319
	ret = intel_ring_idle(ring);
1320 1321 1322 1323
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1324 1325
	I915_WRITE_CTL(ring, 0);

1326
	iounmap(ring->virtual_start);
1327

1328 1329 1330
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1331

Z
Zou Nan hai 已提交
1332 1333 1334
	if (ring->cleanup)
		ring->cleanup(ring);

1335
	cleanup_status_page(ring);
1336 1337
}

1338 1339 1340 1341
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1342
	ret = i915_wait_seqno(ring, seqno);
1343 1344
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1371
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1406
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1407
{
1408
	struct drm_device *dev = ring->dev;
1409
	struct drm_i915_private *dev_priv = dev->dev_private;
1410
	unsigned long end;
1411
	int ret;
1412

1413 1414 1415 1416
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1417
	trace_i915_ring_wait_begin(ring);
1418 1419 1420 1421 1422 1423
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1424

1425
	do {
1426 1427
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1428
		if (ring->space >= n) {
C
Chris Wilson 已提交
1429
			trace_i915_ring_wait_end(ring);
1430 1431 1432 1433 1434 1435 1436 1437
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1438

1439
		msleep(1);
1440

1441 1442
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1443 1444
		if (ret)
			return ret;
1445
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1446
	trace_i915_ring_wait_end(ring);
1447 1448
	return -EBUSY;
}
1449

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1478
	if (ring->outstanding_lazy_seqno) {
1479
		ret = i915_add_request(ring, NULL);
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1495 1496 1497
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1498
	if (ring->outstanding_lazy_seqno)
1499 1500
		return 0;

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1511
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1512 1513
}

M
Mika Kuoppala 已提交
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
static int __intel_ring_begin(struct intel_ring_buffer *ring,
			      int bytes)
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	ring->space -= bytes;
	return 0;
}

1535 1536
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1537
{
1538
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1539
	int ret;
1540

1541 1542
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1543 1544
	if (ret)
		return ret;
1545

1546 1547 1548 1549 1550
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

M
Mika Kuoppala 已提交
1551
	return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
1552
}
1553

1554
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1555
{
1556
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1557

1558
	BUG_ON(ring->outstanding_lazy_seqno);
1559

1560 1561 1562
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1563 1564
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1565
	}
1566

1567
	ring->set_seqno(ring, seqno);
1568
	ring->hangcheck.seqno = seqno;
1569
}
1570

1571
void intel_ring_advance(struct intel_ring_buffer *ring)
1572
{
1573 1574
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1575
	ring->tail &= ring->size - 1;
1576
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
1577
		return;
1578
	ring->write_tail(ring, ring->tail);
1579
}
1580

1581

1582
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1583
				     u32 value)
1584
{
1585
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1586 1587

       /* Every tail move must follow the sequence below */
1588 1589 1590 1591

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1592
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1593 1594 1595 1596
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1597

1598
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1599
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1600 1601 1602
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1603

1604
	/* Now that the ring is fully powered up, update the tail */
1605
	I915_WRITE_TAIL(ring, value);
1606 1607 1608 1609 1610
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1611
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1612
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1613 1614
}

1615 1616
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1617
{
1618
	uint32_t cmd;
1619 1620 1621 1622 1623 1624
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1625
	cmd = MI_FLUSH_DW;
1626 1627 1628 1629 1630 1631
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1632
	if (invalidate & I915_GEM_GPU_DOMAINS)
1633 1634
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1635
	intel_ring_emit(ring, cmd);
1636
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1637
	intel_ring_emit(ring, 0);
1638
	intel_ring_emit(ring, MI_NOOP);
1639 1640
	intel_ring_advance(ring);
	return 0;
1641 1642
}

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1664
static int
1665
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1666 1667
			      u32 offset, u32 len,
			      unsigned flags)
1668
{
1669
	int ret;
1670

1671 1672 1673
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1674

1675 1676 1677
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1678 1679 1680
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1681

1682
	return 0;
1683 1684
}

1685 1686
/* Blitter support (SandyBridge+) */

1687 1688
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1689
{
R
Rodrigo Vivi 已提交
1690
	struct drm_device *dev = ring->dev;
1691
	uint32_t cmd;
1692 1693
	int ret;

1694
	ret = intel_ring_begin(ring, 4);
1695 1696 1697
	if (ret)
		return ret;

1698
	cmd = MI_FLUSH_DW;
1699 1700 1701 1702 1703 1704
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1705
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1706
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1707
			MI_FLUSH_DW_OP_STOREDW;
1708
	intel_ring_emit(ring, cmd);
1709
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1710
	intel_ring_emit(ring, 0);
1711
	intel_ring_emit(ring, MI_NOOP);
1712
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1713 1714 1715 1716

	if (IS_GEN7(dev) && flush)
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1717
	return 0;
Z
Zou Nan hai 已提交
1718 1719
}

1720 1721 1722
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1723
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1724

1725 1726 1727 1728
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1729 1730
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1731
		ring->flush = gen7_render_ring_flush;
1732
		if (INTEL_INFO(dev)->gen == 6)
1733
			ring->flush = gen6_render_ring_flush;
1734 1735
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
1736
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1737
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1738
		ring->set_seqno = ring_set_seqno;
1739
		ring->sync_to = gen6_ring_sync;
1740 1741 1742
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1743
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1744 1745 1746
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1747
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1748 1749
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1750
		ring->flush = gen4_render_ring_flush;
1751
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1752
		ring->set_seqno = pc_render_set_seqno;
1753 1754
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1755 1756
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1757
	} else {
1758
		ring->add_request = i9xx_add_request;
1759 1760 1761 1762
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1763
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1764
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1765 1766 1767 1768 1769 1770 1771
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1772
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1773
	}
1774
	ring->write_tail = ring_write_tail;
1775 1776 1777
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1778 1779 1780 1781 1782 1783 1784
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1785 1786 1787
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

B
Ben Widawsky 已提交
1799
		ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
1800 1801 1802 1803 1804 1805
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1806 1807
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1808 1809
	}

1810
	return intel_init_ring_buffer(dev, ring);
1811 1812
}

1813 1814 1815 1816
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1817
	int ret;
1818

1819 1820 1821 1822
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1823
	if (INTEL_INFO(dev)->gen >= 6) {
1824 1825
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1826
	}
1827 1828 1829 1830 1831

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1832 1833 1834 1835
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1836
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1837
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1838 1839 1840 1841 1842 1843 1844
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1845
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1846
	ring->write_tail = ring_write_tail;
1847 1848 1849 1850 1851 1852
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1853 1854
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1855 1856 1857 1858 1859 1860 1861

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1862
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1863 1864
		ring->effective_size -= 128;

1865 1866
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1867 1868 1869 1870 1871
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1872
	if (!I915_NEED_GFX_HWS(dev)) {
1873
		ret = init_phys_status_page(ring);
1874 1875 1876 1877
		if (ret)
			return ret;
	}

1878 1879 1880
	return 0;
}

1881 1882 1883
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1884
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1885

1886 1887 1888
	ring->name = "bsd ring";
	ring->id = VCS;

1889
	ring->write_tail = ring_write_tail;
1890 1891
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1892 1893 1894
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1895
		ring->flush = gen6_bsd_ring_flush;
1896 1897
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1898
		ring->set_seqno = ring_set_seqno;
1899
		ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1900 1901 1902
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1903
		ring->sync_to = gen6_ring_sync;
1904 1905 1906
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
1907
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
1908 1909 1910
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
1911
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
1912 1913 1914
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1915
		ring->add_request = i9xx_add_request;
1916
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1917
		ring->set_seqno = ring_set_seqno;
1918
		if (IS_GEN5(dev)) {
1919
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
1920 1921 1922
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1923
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1924 1925 1926
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1927
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1928 1929 1930
	}
	ring->init = init_ring_common;

1931
	return intel_init_ring_buffer(dev, ring);
1932
}
1933 1934 1935 1936

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1937
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1938

1939 1940 1941 1942 1943
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
1944
	ring->flush = gen6_ring_flush;
1945 1946
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1947
	ring->set_seqno = ring_set_seqno;
1948
	ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
1949 1950 1951
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1952
	ring->sync_to = gen6_ring_sync;
1953 1954 1955
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
1956
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
1957 1958 1959
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
1960
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
1961
	ring->init = init_ring_common;
1962

1963
	return intel_init_ring_buffer(dev, ring);
1964
}
1965

B
Ben Widawsky 已提交
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
1980
	ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
B
Ben Widawsky 已提交
1981 1982
	ring->irq_get = hsw_vebox_get_irq;
	ring->irq_put = hsw_vebox_put_irq;
B
Ben Widawsky 已提交
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}