intel_ringbuffer.c 46.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

46 47 48 49 50 51 52 53
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

220 221 222 223 224
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

225 226 227 228
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
229 230 231 232 233 234 235
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
236
		flags |= PIPE_CONTROL_CS_STALL;
237 238 239 240 241 242 243 244 245 246 247
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
248
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
249
	}
250

251
	ret = intel_ring_begin(ring, 4);
252 253 254
	if (ret)
		return ret;

255
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
256 257
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
258
	intel_ring_emit(ring, 0);
259 260 261 262 263
	intel_ring_advance(ring);

	return 0;
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

283 284 285 286 287 288 289 290 291
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

292 293 294 295 296 297 298 299 300 301
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
321 322 323 324 325

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

341
static void ring_write_tail(struct intel_ring_buffer *ring,
342
			    u32 value)
343
{
344
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
345
	I915_WRITE_TAIL(ring, value);
346 347
}

348
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
349
{
350 351
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
352
			RING_ACTHD(ring->mmio_base) : ACTHD;
353 354 355 356

	return I915_READ(acthd_reg);
}

357
static int init_ring_common(struct intel_ring_buffer *ring)
358
{
359 360
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
361
	struct drm_i915_gem_object *obj = ring->obj;
362
	int ret = 0;
363 364
	u32 head;

365 366 367
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

368
	/* Stop the ring if it's running. */
369
	I915_WRITE_CTL(ring, 0);
370
	I915_WRITE_HEAD(ring, 0);
371
	ring->write_tail(ring, 0);
372

373
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
374 375 376

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
377 378 379 380 381 382 383
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
384

385
		I915_WRITE_HEAD(ring, 0);
386

387 388 389 390 391 392 393 394 395
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
396 397
	}

398 399 400 401 402
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
403
	I915_WRITE_CTL(ring,
404
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
405
			| RING_VALID);
406 407

	/* If the head is still not zero, the ring is dead */
408 409 410
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
411 412 413 414 415 416 417
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
418 419
		ret = -EIO;
		goto out;
420 421
	}

422 423
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
424
	else {
425
		ring->head = I915_READ_HEAD(ring);
426
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
427
		ring->space = ring_space(ring);
428
		ring->last_retired_head = -1;
429
	}
430

431 432 433 434 435
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
436 437
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
458 459

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
460

461
	ret = i915_gem_object_pin(obj, 4096, true, false);
462 463 464 465
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
466
	pc->cpu_page =  kmap(sg_page(obj->pages->sgl));
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
493 494

	kunmap(sg_page(obj->pages->sgl));
495 496 497 498 499 500 501
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

502
static int init_render_ring(struct intel_ring_buffer *ring)
503
{
504
	struct drm_device *dev = ring->dev;
505
	struct drm_i915_private *dev_priv = dev->dev_private;
506
	int ret = init_ring_common(ring);
507

508
	if (INTEL_INFO(dev)->gen > 3) {
509
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
510 511
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
512 513
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
514
	}
515

516
	if (INTEL_INFO(dev)->gen >= 5) {
517 518 519 520 521
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

522
	if (IS_GEN6(dev)) {
523 524 525 526 527 528
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
529
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
530 531 532 533 534 535 536

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
537 538
	}

539 540
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
541

542
	if (HAS_L3_GPU_CACHE(dev))
543 544
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

545 546 547
	return ret;
}

548 549 550 551 552 553 554 555
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

556
static void
557
update_mboxes(struct intel_ring_buffer *ring,
558
	      u32 mmio_offset)
559
{
560
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
561
	intel_ring_emit(ring, mmio_offset);
562
	intel_ring_emit(ring, ring->outstanding_lazy_request);
563 564
}

565 566 567 568 569 570 571 572 573
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
574
static int
575
gen6_add_request(struct intel_ring_buffer *ring)
576
{
577 578
	u32 mbox1_reg;
	u32 mbox2_reg;
579 580 581 582 583 584
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

585 586
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
587

588 589
	update_mboxes(ring, mbox1_reg);
	update_mboxes(ring, mbox2_reg);
590 591
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
592
	intel_ring_emit(ring, ring->outstanding_lazy_request);
593 594 595 596 597 598
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

599 600 601 602 603 604 605
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

606 607 608 609 610 611 612 613
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
614 615 616
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
617 618
{
	int ret;
619 620 621
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
622

623 624 625 626 627 628
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

629 630 631
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

632
	ret = intel_ring_begin(waiter, 4);
633 634 635
	if (ret)
		return ret;

636 637 638 639 640 641 642 643 644 645 646 647 648 649
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
650
	intel_ring_advance(waiter);
651 652 653 654

	return 0;
}

655 656
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
657 658
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
659 660 661 662 663 664
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
665
pc_render_add_request(struct intel_ring_buffer *ring)
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

683
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
684 685
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
686
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
687
	intel_ring_emit(ring, ring->outstanding_lazy_request);
688 689 690 691 692 693 694 695 696 697 698 699
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
700

701
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
702 703
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
704 705
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
706
	intel_ring_emit(ring, ring->outstanding_lazy_request);
707 708 709 710 711 712
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

713
static u32
714
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
715 716 717 718
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
719
	if (!lazy_coherency)
720 721 722 723
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

724
static u32
725
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
726
{
727 728 729
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

730
static u32
731
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
732 733 734 735 736
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

737 738 739 740 741
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
742
	unsigned long flags;
743 744 745 746

	if (!dev->irq_enabled)
		return false;

747
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
748 749 750 751 752
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
753
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
754 755 756 757 758 759 760 761 762

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
763
	unsigned long flags;
764

765
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
766 767 768 769 770
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
771
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
772 773
}

774
static bool
775
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
776
{
777
	struct drm_device *dev = ring->dev;
778
	drm_i915_private_t *dev_priv = dev->dev_private;
779
	unsigned long flags;
780

781 782 783
	if (!dev->irq_enabled)
		return false;

784
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
785 786 787 788 789
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
790
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
791 792

	return true;
793 794
}

795
static void
796
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
797
{
798
	struct drm_device *dev = ring->dev;
799
	drm_i915_private_t *dev_priv = dev->dev_private;
800
	unsigned long flags;
801

802
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
803 804 805 806 807
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
808
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
809 810
}

C
Chris Wilson 已提交
811 812 813 814 815
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
816
	unsigned long flags;
C
Chris Wilson 已提交
817 818 819 820

	if (!dev->irq_enabled)
		return false;

821
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
822 823 824 825 826
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
827
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
828 829 830 831 832 833 834 835 836

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
837
	unsigned long flags;
C
Chris Wilson 已提交
838

839
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
840 841 842 843 844
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
845
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
846 847
}

848
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
849
{
850
	struct drm_device *dev = ring->dev;
851
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
852 853 854 855 856 857 858
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
859
		case RCS:
860 861
			mmio = RENDER_HWS_PGA_GEN7;
			break;
862
		case BCS:
863 864
			mmio = BLT_HWS_PGA_GEN7;
			break;
865
		case VCS:
866 867 868 869 870 871 872 873 874
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

875 876
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
877 878
}

879
static int
880 881 882
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
883
{
884 885 886 887 888 889 890 891 892 893
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
894 895
}

896
static int
897
i9xx_add_request(struct intel_ring_buffer *ring)
898
{
899 900 901 902 903
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
904

905 906
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
907
	intel_ring_emit(ring, ring->outstanding_lazy_request);
908 909
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
910

911
	return 0;
912 913
}

914
static bool
915
gen6_ring_get_irq(struct intel_ring_buffer *ring)
916 917
{
	struct drm_device *dev = ring->dev;
918
	drm_i915_private_t *dev_priv = dev->dev_private;
919
	unsigned long flags;
920 921 922 923

	if (!dev->irq_enabled)
	       return false;

924 925 926
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
927
	gen6_gt_force_wake_get(dev_priv);
928

929
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
930
	if (ring->irq_refcount++ == 0) {
931
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
932 933 934 935
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
936 937 938
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
939
	}
940
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
941 942 943 944 945

	return true;
}

static void
946
gen6_ring_put_irq(struct intel_ring_buffer *ring)
947 948
{
	struct drm_device *dev = ring->dev;
949
	drm_i915_private_t *dev_priv = dev->dev_private;
950
	unsigned long flags;
951

952
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
953
	if (--ring->irq_refcount == 0) {
954
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
955 956 957
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
958 959 960
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
961
	}
962
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
963

964
	gen6_gt_force_wake_put(dev_priv);
965 966 967
}

static int
968 969 970
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
971
{
972
	int ret;
973

974 975 976 977
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

978
	intel_ring_emit(ring,
979 980
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
981
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
982
	intel_ring_emit(ring, offset);
983 984
	intel_ring_advance(ring);

985 986 987
	return 0;
}

988
static int
989
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
990 991
				u32 offset, u32 len,
				unsigned flags)
992
{
993
	int ret;
994

995 996 997
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
998

999
	intel_ring_emit(ring, MI_BATCH_BUFFER);
1000
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1001 1002 1003
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
1004

1005 1006 1007 1008 1009
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1010 1011
			 u32 offset, u32 len,
			 unsigned flags)
1012 1013 1014 1015 1016 1017 1018
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1019
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1020
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1021
	intel_ring_advance(ring);
1022 1023 1024 1025

	return 0;
}

1026
static void cleanup_status_page(struct intel_ring_buffer *ring)
1027
{
1028
	struct drm_i915_gem_object *obj;
1029

1030 1031
	obj = ring->status_page.obj;
	if (obj == NULL)
1032 1033
		return;

1034
	kunmap(sg_page(obj->pages->sgl));
1035
	i915_gem_object_unpin(obj);
1036
	drm_gem_object_unreference(&obj->base);
1037
	ring->status_page.obj = NULL;
1038 1039
}

1040
static int init_status_page(struct intel_ring_buffer *ring)
1041
{
1042
	struct drm_device *dev = ring->dev;
1043
	struct drm_i915_gem_object *obj;
1044 1045 1046 1047 1048 1049 1050 1051
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1052 1053

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1054

1055
	ret = i915_gem_object_pin(obj, 4096, true, false);
1056 1057 1058 1059
	if (ret != 0) {
		goto err_unref;
	}

1060
	ring->status_page.gfx_addr = obj->gtt_offset;
1061
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1062
	if (ring->status_page.page_addr == NULL) {
1063
		ret = -ENOMEM;
1064 1065
		goto err_unpin;
	}
1066 1067
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1068

1069
	intel_ring_setup_status_page(ring);
1070 1071
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1072 1073 1074 1075 1076 1077

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1078
	drm_gem_object_unreference(&obj->base);
1079
err:
1080
	return ret;
1081 1082
}

1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
static int init_phys_hws_pga(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1106 1107
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1108
{
1109
	struct drm_i915_gem_object *obj;
1110
	struct drm_i915_private *dev_priv = dev->dev_private;
1111 1112
	int ret;

1113
	ring->dev = dev;
1114 1115
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1116
	ring->size = 32 * PAGE_SIZE;
1117
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1118

1119
	init_waitqueue_head(&ring->irq_queue);
1120

1121
	if (I915_NEED_GFX_HWS(dev)) {
1122
		ret = init_status_page(ring);
1123 1124
		if (ret)
			return ret;
1125 1126 1127 1128 1129
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
1130
	}
1131

1132 1133 1134 1135 1136
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1137 1138
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1139
		ret = -ENOMEM;
1140
		goto err_hws;
1141 1142
	}

1143
	ring->obj = obj;
1144

1145
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
1146 1147
	if (ret)
		goto err_unref;
1148

1149 1150 1151 1152
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1153 1154 1155
	ring->virtual_start =
		ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
			   ring->size);
1156
	if (ring->virtual_start == NULL) {
1157
		DRM_ERROR("Failed to map ringbuffer.\n");
1158
		ret = -EINVAL;
1159
		goto err_unpin;
1160 1161
	}

1162
	ret = ring->init(ring);
1163 1164
	if (ret)
		goto err_unmap;
1165

1166 1167 1168 1169 1170
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1171
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1172 1173
		ring->effective_size -= 128;

1174
	return 0;
1175 1176

err_unmap:
1177
	iounmap(ring->virtual_start);
1178 1179 1180
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1181 1182
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1183
err_hws:
1184
	cleanup_status_page(ring);
1185
	return ret;
1186 1187
}

1188
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1189
{
1190 1191 1192
	struct drm_i915_private *dev_priv;
	int ret;

1193
	if (ring->obj == NULL)
1194 1195
		return;

1196 1197
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1198
	ret = intel_ring_idle(ring);
1199 1200 1201 1202
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1203 1204
	I915_WRITE_CTL(ring, 0);

1205
	iounmap(ring->virtual_start);
1206

1207 1208 1209
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1210

Z
Zou Nan hai 已提交
1211 1212 1213
	if (ring->cleanup)
		ring->cleanup(ring);

1214
	cleanup_status_page(ring);
1215 1216
}

1217 1218 1219 1220
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1221
	ret = i915_wait_seqno(ring, seqno);
1222 1223
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

		space = request->tail - (ring->tail + 8);
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1285
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1286
{
1287
	struct drm_device *dev = ring->dev;
1288
	struct drm_i915_private *dev_priv = dev->dev_private;
1289
	unsigned long end;
1290
	int ret;
1291

1292 1293 1294 1295
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1296
	trace_i915_ring_wait_begin(ring);
1297 1298 1299 1300 1301 1302
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1303

1304
	do {
1305 1306
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1307
		if (ring->space >= n) {
C
Chris Wilson 已提交
1308
			trace_i915_ring_wait_end(ring);
1309 1310 1311 1312 1313 1314 1315 1316
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1317

1318
		msleep(1);
1319 1320 1321 1322

		ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
		if (ret)
			return ret;
1323
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1324
	trace_i915_ring_wait_end(ring);
1325 1326
	return -EBUSY;
}
1327

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
	if (ring->outstanding_lazy_request) {
		ret = i915_add_request(ring, NULL, NULL);
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1373 1374 1375 1376 1377 1378 1379 1380 1381
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request)
		return 0;

	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
}

M
Mika Kuoppala 已提交
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
static int __intel_ring_begin(struct intel_ring_buffer *ring,
			      int bytes)
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	ring->space -= bytes;
	return 0;
}

1403 1404
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1405
{
1406
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1407
	int ret;
1408

1409 1410 1411
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
	if (ret)
		return ret;
1412

1413 1414 1415 1416 1417
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

M
Mika Kuoppala 已提交
1418
	return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
1419
}
1420

1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
int intel_ring_handle_seqno_wrap(struct intel_ring_buffer *ring)
{
	int ret;

	BUG_ON(ring->outstanding_lazy_request);

	if (INTEL_INFO(ring->dev)->gen < 6)
		return 0;

	ret = __intel_ring_begin(ring, 6 * sizeof(uint32_t));
	if (ret)
		return ret;

	/* Leaving a stale, pre-wrap seqno behind in the mboxes will result in
	 * post-wrap semaphore waits completing immediately. Clear them. */
	update_mboxes(ring, ring->signal_mbox[0]);
	update_mboxes(ring, ring->signal_mbox[1]);
	intel_ring_advance(ring);

	return 0;
}

1443
void intel_ring_advance(struct intel_ring_buffer *ring)
1444
{
1445 1446
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1447
	ring->tail &= ring->size - 1;
1448 1449
	if (dev_priv->stop_rings & intel_ring_flag(ring))
		return;
1450
	ring->write_tail(ring, ring->tail);
1451
}
1452

1453

1454
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1455
				     u32 value)
1456
{
1457
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1458 1459

       /* Every tail move must follow the sequence below */
1460 1461 1462 1463

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1464
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1465 1466 1467 1468
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1469

1470
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1471
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1472 1473 1474
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1475

1476
	/* Now that the ring is fully powered up, update the tail */
1477
	I915_WRITE_TAIL(ring, value);
1478 1479 1480 1481 1482
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1483
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1484
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1485 1486
}

1487
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1488
			   u32 invalidate, u32 flush)
1489
{
1490
	uint32_t cmd;
1491 1492 1493 1494 1495 1496
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1497
	cmd = MI_FLUSH_DW;
1498 1499 1500 1501 1502 1503
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1504
	if (invalidate & I915_GEM_GPU_DOMAINS)
1505 1506
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1507
	intel_ring_emit(ring, cmd);
1508
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1509
	intel_ring_emit(ring, 0);
1510
	intel_ring_emit(ring, MI_NOOP);
1511 1512
	intel_ring_advance(ring);
	return 0;
1513 1514
}

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1536
static int
1537
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1538 1539
			      u32 offset, u32 len,
			      unsigned flags)
1540
{
1541
	int ret;
1542

1543 1544 1545
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1546

1547 1548 1549
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1550 1551 1552
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1553

1554
	return 0;
1555 1556
}

1557 1558
/* Blitter support (SandyBridge+) */

1559
static int blt_ring_flush(struct intel_ring_buffer *ring,
1560
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1561
{
1562
	uint32_t cmd;
1563 1564
	int ret;

1565
	ret = intel_ring_begin(ring, 4);
1566 1567 1568
	if (ret)
		return ret;

1569
	cmd = MI_FLUSH_DW;
1570 1571 1572 1573 1574 1575
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1576
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1577
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1578
			MI_FLUSH_DW_OP_STOREDW;
1579
	intel_ring_emit(ring, cmd);
1580
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1581
	intel_ring_emit(ring, 0);
1582
	intel_ring_emit(ring, MI_NOOP);
1583 1584
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1585 1586
}

1587 1588 1589
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1590
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1591

1592 1593 1594 1595
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1596 1597
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1598
		ring->flush = gen7_render_ring_flush;
1599
		if (INTEL_INFO(dev)->gen == 6)
1600
			ring->flush = gen6_render_ring_flush;
1601 1602
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1603
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1604
		ring->get_seqno = gen6_ring_get_seqno;
1605
		ring->sync_to = gen6_ring_sync;
1606 1607 1608 1609 1610
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1611 1612
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1613
		ring->flush = gen4_render_ring_flush;
1614
		ring->get_seqno = pc_render_get_seqno;
1615 1616
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1617
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1618
	} else {
1619
		ring->add_request = i9xx_add_request;
1620 1621 1622 1623
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1624
		ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1625 1626 1627 1628 1629 1630 1631
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1632
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1633
	}
1634
	ring->write_tail = ring_write_tail;
1635 1636 1637
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1638 1639 1640 1641 1642 1643 1644
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1645 1646 1647
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1648
	return intel_init_ring_buffer(dev, ring);
1649 1650
}

1651 1652 1653 1654
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1655
	int ret;
1656

1657 1658 1659 1660
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1661
	if (INTEL_INFO(dev)->gen >= 6) {
1662 1663
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1664
	}
1665 1666 1667 1668 1669

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1670 1671 1672 1673
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1674
	ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1675 1676 1677 1678 1679 1680 1681
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1682
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1683
	ring->write_tail = ring_write_tail;
1684 1685 1686 1687 1688 1689
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1690 1691
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1692 1693 1694 1695 1696 1697 1698

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1699
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1700 1701
		ring->effective_size -= 128;

1702 1703
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1704 1705 1706 1707 1708
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1709 1710 1711 1712 1713 1714
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
	}

1715 1716 1717
	return 0;
}

1718 1719 1720
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1721
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1722

1723 1724 1725
	ring->name = "bsd ring";
	ring->id = VCS;

1726
	ring->write_tail = ring_write_tail;
1727 1728
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1729 1730 1731
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1732 1733 1734 1735 1736 1737 1738
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1739
		ring->sync_to = gen6_ring_sync;
1740 1741 1742 1743 1744 1745 1746 1747
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1748
		ring->add_request = i9xx_add_request;
1749
		ring->get_seqno = ring_get_seqno;
1750
		if (IS_GEN5(dev)) {
1751
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1752 1753 1754
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1755
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1756 1757 1758
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1759
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1760 1761 1762
	}
	ring->init = init_ring_common;

1763
	return intel_init_ring_buffer(dev, ring);
1764
}
1765 1766 1767 1768

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1769
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1770

1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1783
	ring->sync_to = gen6_ring_sync;
1784 1785 1786 1787 1788 1789
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1790

1791
	return intel_init_ring_buffer(dev, ring);
1792
}
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830

int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}