intel_ringbuffer.c 59.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44
static bool intel_ring_stopped(struct intel_ring_buffer *ring)
45 46
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
47 48
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
49

50 51
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
52
	ring->tail &= ring->size - 1;
53
	if (intel_ring_stopped(ring))
54 55 56 57
		return;
	ring->write_tail(ring, ring->tail);
}

58
static int
59 60 61 62 63 64 65 66
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
67
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
88
{
89
	struct drm_device *dev = ring->dev;
90
	u32 cmd;
91
	int ret;
92

93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
122
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
123 124 125
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
126

127 128 129
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
130

131 132 133
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
134

135 136 137
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
138 139

	return 0;
140 141
}

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
182
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
219
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
220 221
	int ret;

222 223 224 225 226
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

227 228 229 230
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
231 232 233 234 235 236 237
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
238
		flags |= PIPE_CONTROL_CS_STALL;
239 240 241 242 243 244 245 246 247 248 249
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
250
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
251
	}
252

253
	ret = intel_ring_begin(ring, 4);
254 255 256
	if (ret)
		return ret;

257
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
258 259
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
260
	intel_ring_emit(ring, 0);
261 262 263 264 265
	intel_ring_advance(ring);

	return 0;
}

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
285 286 287 288 289 290 291
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

292
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
293 294 295 296 297 298
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
299 300 301
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
302 303 304 305 306 307
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

308 309 310 311 312
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
313
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
314 315
	int ret;

316 317 318 319 320 321 322 323 324 325
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
345
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
346 347 348 349 350

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
351 352 353 354 355 356 357 358
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
359
	intel_ring_emit(ring, scratch_addr);
360 361 362
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

363
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
364 365
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

366 367 368
	return 0;
}

B
Ben Widawsky 已提交
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

410
static void ring_write_tail(struct intel_ring_buffer *ring,
411
			    u32 value)
412
{
413
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
414
	I915_WRITE_TAIL(ring, value);
415 416
}

417
u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
418
{
419
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
420
	u64 acthd;
421

422 423 424 425 426 427 428 429 430
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
431 432
}

433 434 435 436 437 438 439 440 441 442 443
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

444
static bool stop_ring(struct intel_ring_buffer *ring)
445
{
446
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
447

448 449 450 451 452 453 454
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
455

456
	I915_WRITE_CTL(ring, 0);
457
	I915_WRITE_HEAD(ring, 0);
458
	ring->write_tail(ring, 0);
459

460 461 462 463
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
464

465 466
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
467

468 469 470 471 472 473 474 475 476 477 478
static int init_ring_common(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj = ring->obj;
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
479 480 481 482 483 484 485
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
486

487
		if (!stop_ring(ring)) {
488 489 490 491 492 493 494
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
495 496
			ret = -EIO;
			goto out;
497
		}
498 499
	}

500 501 502 503 504
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

505 506 507 508
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
509
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
510
	I915_WRITE_CTL(ring,
511
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
512
			| RING_VALID);
513 514

	/* If the head is still not zero, the ring is dead */
515
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
516
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
517
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
518 519 520 521 522 523 524
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
525 526
		ret = -EIO;
		goto out;
527 528
	}

529 530
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
531
	else {
532
		ring->head = I915_READ_HEAD(ring);
533
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
534
		ring->space = ring_space(ring);
535
		ring->last_retired_head = -1;
536
	}
537

538 539
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

540
out:
541
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
542 543

	return ret;
544 545
}

546 547 548 549 550
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

551
	if (ring->scratch.obj)
552 553
		return 0;

554 555
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
556 557 558 559
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
560

561 562 563
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
564

565
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
566 567 568
	if (ret)
		goto err_unref;

569 570 571
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
572
		ret = -ENOMEM;
573
		goto err_unpin;
574
	}
575

576
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
577
			 ring->name, ring->scratch.gtt_offset);
578 579 580
	return 0;

err_unpin:
B
Ben Widawsky 已提交
581
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
582
err_unref:
583
	drm_gem_object_unreference(&ring->scratch.obj->base);
584 585 586 587
err:
	return ret;
}

588
static int init_render_ring(struct intel_ring_buffer *ring)
589
{
590
	struct drm_device *dev = ring->dev;
591
	struct drm_i915_private *dev_priv = dev->dev_private;
592
	int ret = init_ring_common(ring);
593

594 595
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
596
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
597 598 599 600

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
601
	 *
602
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
603 604 605 606
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

607
	/* Required for the hardware to program scanline values for waiting */
608
	/* WaEnableFlushTlbInvalidationMode:snb */
609 610
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
611
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
612

613
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
614 615
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
616
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
617
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
618

619
	if (INTEL_INFO(dev)->gen >= 5) {
620 621 622 623 624
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

625
	if (IS_GEN6(dev)) {
626 627 628 629 630 631
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
632
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
633 634
	}

635 636
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
637

638
	if (HAS_L3_DPF(dev))
639
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
640

641 642 643
	return ret;
}

644 645
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
646 647
	struct drm_device *dev = ring->dev;

648
	if (ring->scratch.obj == NULL)
649 650
		return;

651 652
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
653
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
654
	}
655

656 657
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
658 659
}

660
static void
661
update_mboxes(struct intel_ring_buffer *ring,
662
	      u32 mmio_offset)
663
{
664 665 666 667 668 669
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
670
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
671
	intel_ring_emit(ring, mmio_offset);
672
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
673
	intel_ring_emit(ring, MI_NOOP);
674 675
}

676 677 678 679 680 681 682 683 684
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
685
static int
686
gen6_add_request(struct intel_ring_buffer *ring)
687
{
688 689 690
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
691
	int i, ret, num_dwords = 4;
692

693 694 695 696 697
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(ring, num_dwords);
698 699 700
	if (ret)
		return ret;

B
Ben Widawsky 已提交
701 702 703 704 705 706
	if (i915_semaphore_is_enabled(dev)) {
		for_each_ring(useless, dev_priv, i) {
			u32 mbox_reg = ring->signal_mbox[i];
			if (mbox_reg != GEN6_NOSYNC)
				update_mboxes(ring, mbox_reg);
		}
707
	}
708 709 710

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
711
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
712
	intel_ring_emit(ring, MI_USER_INTERRUPT);
713
	__intel_ring_advance(ring);
714 715 716 717

	return 0;
}

718 719 720 721 722 723 724
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

725 726 727 728 729 730 731 732
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
733 734 735
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
736 737
{
	int ret;
738 739 740
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
741

742 743 744 745 746 747
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

748 749 750
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

751
	ret = intel_ring_begin(waiter, 4);
752 753 754
	if (ret)
		return ret;

755 756 757 758 759 760 761 762 763 764 765 766 767 768
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
769
	intel_ring_advance(waiter);
770 771 772 773

	return 0;
}

774 775
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
776 777
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
778 779 780 781 782 783
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
784
pc_render_add_request(struct intel_ring_buffer *ring)
785
{
786
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
787 788 789 790 791 792 793 794 795 796 797 798 799 800
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

801
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
802 803
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
804
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
805
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
806 807 808 809 810 811 812 813 814 815 816 817
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
818

819
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
820 821
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
822
			PIPE_CONTROL_NOTIFY);
823
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
824
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
825
	intel_ring_emit(ring, 0);
826
	__intel_ring_advance(ring);
827 828 829 830

	return 0;
}

831
static u32
832
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
833 834 835 836
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
837 838 839 840 841
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

842 843 844
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

845
static u32
846
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
847
{
848 849 850
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
851 852 853 854 855 856
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

857
static u32
858
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
859
{
860
	return ring->scratch.cpu_page[0];
861 862
}

M
Mika Kuoppala 已提交
863 864 865
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
866
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
867 868
}

869 870 871 872
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
873
	struct drm_i915_private *dev_priv = dev->dev_private;
874
	unsigned long flags;
875 876 877 878

	if (!dev->irq_enabled)
		return false;

879
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
880 881
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
882
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
883 884 885 886 887 888 889 890

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
891
	struct drm_i915_private *dev_priv = dev->dev_private;
892
	unsigned long flags;
893

894
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
895 896
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
897
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
898 899
}

900
static bool
901
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
902
{
903
	struct drm_device *dev = ring->dev;
904
	struct drm_i915_private *dev_priv = dev->dev_private;
905
	unsigned long flags;
906

907 908 909
	if (!dev->irq_enabled)
		return false;

910
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
911
	if (ring->irq_refcount++ == 0) {
912 913 914 915
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
916
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
917 918

	return true;
919 920
}

921
static void
922
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
923
{
924
	struct drm_device *dev = ring->dev;
925
	struct drm_i915_private *dev_priv = dev->dev_private;
926
	unsigned long flags;
927

928
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
929
	if (--ring->irq_refcount == 0) {
930 931 932 933
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
934
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
935 936
}

C
Chris Wilson 已提交
937 938 939 940
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
941
	struct drm_i915_private *dev_priv = dev->dev_private;
942
	unsigned long flags;
C
Chris Wilson 已提交
943 944 945 946

	if (!dev->irq_enabled)
		return false;

947
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
948
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
949 950 951 952
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
953
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
954 955 956 957 958 959 960 961

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
962
	struct drm_i915_private *dev_priv = dev->dev_private;
963
	unsigned long flags;
C
Chris Wilson 已提交
964

965
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
966
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
967 968 969 970
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
971
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
972 973
}

974
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
975
{
976
	struct drm_device *dev = ring->dev;
977
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
978 979 980 981 982 983 984
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
985
		case RCS:
986 987
			mmio = RENDER_HWS_PGA_GEN7;
			break;
988
		case BCS:
989 990
			mmio = BLT_HWS_PGA_GEN7;
			break;
991
		case VCS:
992 993
			mmio = BSD_HWS_PGA_GEN7;
			break;
994
		case VECS:
B
Ben Widawsky 已提交
995 996
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
997 998 999 1000
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1001
		/* XXX: gen8 returns to sanity */
1002 1003 1004
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1005 1006
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1007

1008 1009 1010 1011 1012 1013 1014 1015
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1016
		u32 reg = RING_INSTPM(ring->mmio_base);
1017 1018 1019 1020

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1021 1022 1023 1024 1025 1026 1027 1028
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1029 1030
}

1031
static int
1032 1033 1034
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1035
{
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1046 1047
}

1048
static int
1049
i9xx_add_request(struct intel_ring_buffer *ring)
1050
{
1051 1052 1053 1054 1055
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1056

1057 1058
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1059
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1060
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1061
	__intel_ring_advance(ring);
1062

1063
	return 0;
1064 1065
}

1066
static bool
1067
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1068 1069
{
	struct drm_device *dev = ring->dev;
1070
	struct drm_i915_private *dev_priv = dev->dev_private;
1071
	unsigned long flags;
1072 1073 1074 1075

	if (!dev->irq_enabled)
	       return false;

1076
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1077
	if (ring->irq_refcount++ == 0) {
1078
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1079 1080
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1081
					 GT_PARITY_ERROR(dev)));
1082 1083
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1084
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1085
	}
1086
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1087 1088 1089 1090 1091

	return true;
}

static void
1092
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1093 1094
{
	struct drm_device *dev = ring->dev;
1095
	struct drm_i915_private *dev_priv = dev->dev_private;
1096
	unsigned long flags;
1097

1098
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1099
	if (--ring->irq_refcount == 0) {
1100
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1101
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1102 1103
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1104
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1105
	}
1106
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1107 1108
}

B
Ben Widawsky 已提交
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1119
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1120
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1121
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1122
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1123
	}
1124
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1139
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1140
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1141
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1142
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1143
	}
1144
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1145 1146
}

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1193
static int
1194 1195 1196
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1197
{
1198
	int ret;
1199

1200 1201 1202 1203
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1204
	intel_ring_emit(ring,
1205 1206
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1207
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1208
	intel_ring_emit(ring, offset);
1209 1210
	intel_ring_advance(ring);

1211 1212 1213
	return 0;
}

1214 1215
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1216
static int
1217
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1218 1219
				u32 offset, u32 len,
				unsigned flags)
1220
{
1221
	int ret;
1222

1223 1224 1225 1226
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1227

1228 1229 1230 1231 1232 1233
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1234
		u32 cs_offset = ring->scratch.gtt_offset;
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1263

1264 1265 1266 1267 1268
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1269 1270
			 u32 offset, u32 len,
			 unsigned flags)
1271 1272 1273 1274 1275 1276 1277
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1278
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1279
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1280
	intel_ring_advance(ring);
1281 1282 1283 1284

	return 0;
}

1285
static void cleanup_status_page(struct intel_ring_buffer *ring)
1286
{
1287
	struct drm_i915_gem_object *obj;
1288

1289 1290
	obj = ring->status_page.obj;
	if (obj == NULL)
1291 1292
		return;

1293
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1294
	i915_gem_object_ggtt_unpin(obj);
1295
	drm_gem_object_unreference(&obj->base);
1296
	ring->status_page.obj = NULL;
1297 1298
}

1299
static int init_status_page(struct intel_ring_buffer *ring)
1300
{
1301
	struct drm_device *dev = ring->dev;
1302
	struct drm_i915_gem_object *obj;
1303 1304 1305 1306 1307 1308 1309 1310
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1311

1312 1313 1314
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
1315

1316
	ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1317
	if (ret)
1318 1319
		goto err_unref;

1320
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1321
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1322
	if (ring->status_page.page_addr == NULL) {
1323
		ret = -ENOMEM;
1324 1325
		goto err_unpin;
	}
1326 1327
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1328

1329 1330
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1331 1332 1333 1334

	return 0;

err_unpin:
B
Ben Widawsky 已提交
1335
	i915_gem_object_ggtt_unpin(obj);
1336
err_unref:
1337
	drm_gem_object_unreference(&obj->base);
1338
err:
1339
	return ret;
1340 1341
}

1342
static int init_phys_status_page(struct intel_ring_buffer *ring)
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1359 1360
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1361
{
1362
	struct drm_i915_gem_object *obj;
1363
	struct drm_i915_private *dev_priv = dev->dev_private;
1364 1365
	int ret;

1366
	ring->dev = dev;
1367 1368
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1369
	ring->size = 32 * PAGE_SIZE;
1370
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1371

1372
	init_waitqueue_head(&ring->irq_queue);
1373

1374
	if (I915_NEED_GFX_HWS(dev)) {
1375
		ret = init_status_page(ring);
1376 1377
		if (ret)
			return ret;
1378 1379
	} else {
		BUG_ON(ring->id != RCS);
1380
		ret = init_phys_status_page(ring);
1381 1382
		if (ret)
			return ret;
1383
	}
1384

1385 1386 1387 1388 1389
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1390 1391
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1392
		ret = -ENOMEM;
1393
		goto err_hws;
1394 1395
	}

1396
	ring->obj = obj;
1397

1398
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1399 1400
	if (ret)
		goto err_unref;
1401

1402 1403 1404 1405
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1406
	ring->virtual_start =
1407
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1408
			   ring->size);
1409
	if (ring->virtual_start == NULL) {
1410
		DRM_ERROR("Failed to map ringbuffer.\n");
1411
		ret = -EINVAL;
1412
		goto err_unpin;
1413 1414
	}

1415
	ret = ring->init(ring);
1416 1417
	if (ret)
		goto err_unmap;
1418

1419 1420 1421 1422 1423
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1424
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1425 1426
		ring->effective_size -= 128;

1427 1428
	i915_cmd_parser_init_ring(ring);

1429
	return 0;
1430 1431

err_unmap:
1432
	iounmap(ring->virtual_start);
1433
err_unpin:
B
Ben Widawsky 已提交
1434
	i915_gem_object_ggtt_unpin(obj);
1435
err_unref:
1436 1437
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1438
err_hws:
1439
	cleanup_status_page(ring);
1440
	return ret;
1441 1442
}

1443
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1444
{
1445 1446 1447
	struct drm_i915_private *dev_priv;
	int ret;

1448
	if (ring->obj == NULL)
1449 1450
		return;

1451 1452
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1453
	ret = intel_ring_idle(ring);
1454
	if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
1455 1456 1457
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1458 1459
	I915_WRITE_CTL(ring, 0);

1460
	iounmap(ring->virtual_start);
1461

B
Ben Widawsky 已提交
1462
	i915_gem_object_ggtt_unpin(ring->obj);
1463 1464
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1465 1466
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1467

Z
Zou Nan hai 已提交
1468 1469 1470
	if (ring->cleanup)
		ring->cleanup(ring);

1471
	cleanup_status_page(ring);
1472 1473
}

1474 1475 1476
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1477
	u32 seqno = 0, tail;
1478 1479 1480 1481 1482
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1483

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1495
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1496 1497 1498 1499
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
1500
			tail = request->tail;
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

1515
	ret = i915_wait_seqno(ring, seqno);
1516 1517 1518
	if (ret)
		return ret;

1519
	ring->head = tail;
1520 1521 1522 1523 1524 1525 1526
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1527
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1528
{
1529
	struct drm_device *dev = ring->dev;
1530
	struct drm_i915_private *dev_priv = dev->dev_private;
1531
	unsigned long end;
1532
	int ret;
1533

1534 1535 1536 1537
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1538 1539 1540
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1541
	trace_i915_ring_wait_begin(ring);
1542 1543 1544 1545 1546 1547
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1548

1549
	do {
1550 1551
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1552
		if (ring->space >= n) {
C
Chris Wilson 已提交
1553
			trace_i915_ring_wait_end(ring);
1554 1555 1556
			return 0;
		}

1557 1558
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1559 1560 1561 1562
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1563

1564
		msleep(1);
1565

1566 1567
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1568 1569
		if (ret)
			return ret;
1570
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1571
	trace_i915_ring_wait_end(ring);
1572 1573
	return -EBUSY;
}
1574

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1603
	if (ring->outstanding_lazy_seqno) {
1604
		ret = i915_add_request(ring, NULL);
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1620 1621 1622
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1623
	if (ring->outstanding_lazy_seqno)
1624 1625
		return 0;

1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1636
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1637 1638
}

1639 1640
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1659 1660
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1661
{
1662
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1663
	int ret;
1664

1665 1666
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1667 1668
	if (ret)
		return ret;
1669

1670 1671 1672 1673
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1674 1675 1676 1677 1678
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1679 1680
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1681
}
1682

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
	int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
	int ret;

	if (num_dwords == 0)
		return 0;

	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1704
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1705
{
1706
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1707

1708
	BUG_ON(ring->outstanding_lazy_seqno);
1709

1710 1711 1712
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1713 1714
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1715
	}
1716

1717
	ring->set_seqno(ring, seqno);
1718
	ring->hangcheck.seqno = seqno;
1719
}
1720

1721
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1722
				     u32 value)
1723
{
1724
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1725 1726

       /* Every tail move must follow the sequence below */
1727 1728 1729 1730

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1731
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1732 1733 1734 1735
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1736

1737
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1738
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1739 1740 1741
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1742

1743
	/* Now that the ring is fully powered up, update the tail */
1744
	I915_WRITE_TAIL(ring, value);
1745 1746 1747 1748 1749
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1750
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1751
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1752 1753
}

1754 1755
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1756
{
1757
	uint32_t cmd;
1758 1759 1760 1761 1762 1763
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1764
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1765 1766
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1767 1768 1769 1770 1771 1772
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1773
	if (invalidate & I915_GEM_GPU_DOMAINS)
1774 1775
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1776
	intel_ring_emit(ring, cmd);
1777
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1778 1779 1780 1781 1782 1783 1784
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1785 1786
	intel_ring_advance(ring);
	return 0;
1787 1788
}

1789 1790 1791 1792 1793
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
B
Ben Widawsky 已提交
1794 1795 1796
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1797 1798 1799 1800 1801 1802 1803
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1804
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1805 1806 1807 1808 1809 1810 1811 1812
	intel_ring_emit(ring, offset);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1834
static int
1835
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1836 1837
			      u32 offset, u32 len,
			      unsigned flags)
1838
{
1839
	int ret;
1840

1841 1842 1843
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1844

1845 1846 1847
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1848 1849 1850
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1851

1852
	return 0;
1853 1854
}

1855 1856
/* Blitter support (SandyBridge+) */

1857 1858
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1859
{
R
Rodrigo Vivi 已提交
1860
	struct drm_device *dev = ring->dev;
1861
	uint32_t cmd;
1862 1863
	int ret;

1864
	ret = intel_ring_begin(ring, 4);
1865 1866 1867
	if (ret)
		return ret;

1868
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1869 1870
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1871 1872 1873 1874 1875 1876
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1877
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1878
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1879
			MI_FLUSH_DW_OP_STOREDW;
1880
	intel_ring_emit(ring, cmd);
1881
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1882 1883 1884 1885 1886 1887 1888
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1889
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1890

1891
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1892 1893
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1894
	return 0;
Z
Zou Nan hai 已提交
1895 1896
}

1897 1898
int intel_init_render_ring_buffer(struct drm_device *dev)
{
1899
	struct drm_i915_private *dev_priv = dev->dev_private;
1900
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1901

1902 1903 1904 1905
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1906 1907
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1908
		ring->flush = gen7_render_ring_flush;
1909
		if (INTEL_INFO(dev)->gen == 6)
1910
			ring->flush = gen6_render_ring_flush;
1911
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1912
			ring->flush = gen8_render_ring_flush;
1913 1914 1915 1916 1917 1918
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1919
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1920
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1921
		ring->set_seqno = ring_set_seqno;
1922
		ring->sync_to = gen6_ring_sync;
1923 1924 1925
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1926
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1927 1928 1929
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1930
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1931 1932
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1933
		ring->flush = gen4_render_ring_flush;
1934
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1935
		ring->set_seqno = pc_render_set_seqno;
1936 1937
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1938 1939
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1940
	} else {
1941
		ring->add_request = i9xx_add_request;
1942 1943 1944 1945
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1946
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1947
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1948 1949 1950 1951 1952 1953 1954
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1955
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1956
	}
1957
	ring->write_tail = ring_write_tail;
1958 1959
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1960 1961
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1962
	else if (INTEL_INFO(dev)->gen >= 6)
1963 1964 1965 1966 1967 1968 1969
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1970 1971 1972
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

1984
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
1985 1986 1987 1988 1989 1990
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1991 1992
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1993 1994
	}

1995
	return intel_init_ring_buffer(dev, ring);
1996 1997
}

1998 1999
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2000
	struct drm_i915_private *dev_priv = dev->dev_private;
2001
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
2002
	int ret;
2003

2004 2005 2006 2007
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2008
	if (INTEL_INFO(dev)->gen >= 6) {
2009 2010
		/* non-kms not supported on gen6+ */
		return -ENODEV;
2011
	}
2012 2013 2014 2015 2016

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2017 2018 2019 2020
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2021
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2022
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2023 2024 2025 2026 2027 2028 2029
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2030
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2031
	ring->write_tail = ring_write_tail;
2032 2033 2034 2035 2036 2037
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2038 2039
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2040 2041 2042 2043 2044 2045 2046

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2047
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2048 2049
		ring->effective_size -= 128;

2050 2051
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2052 2053 2054 2055 2056
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2057
	if (!I915_NEED_GFX_HWS(dev)) {
2058
		ret = init_phys_status_page(ring);
2059 2060 2061 2062
		if (ret)
			return ret;
	}

2063 2064 2065
	return 0;
}

2066 2067
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2068
	struct drm_i915_private *dev_priv = dev->dev_private;
2069
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2070

2071 2072 2073
	ring->name = "bsd ring";
	ring->id = VCS;

2074
	ring->write_tail = ring_write_tail;
2075
	if (INTEL_INFO(dev)->gen >= 6) {
2076
		ring->mmio_base = GEN6_BSD_RING_BASE;
2077 2078 2079
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2080
		ring->flush = gen6_bsd_ring_flush;
2081 2082
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2083
		ring->set_seqno = ring_set_seqno;
2084 2085 2086 2087 2088
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2089 2090
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2091 2092 2093 2094
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2095 2096
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2097
		}
2098
		ring->sync_to = gen6_ring_sync;
2099 2100 2101
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
2102
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
2103 2104 2105
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
2106
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
2107 2108 2109
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2110
		ring->add_request = i9xx_add_request;
2111
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2112
		ring->set_seqno = ring_set_seqno;
2113
		if (IS_GEN5(dev)) {
2114
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2115 2116 2117
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2118
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2119 2120 2121
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2122
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2123 2124 2125
	}
	ring->init = init_ring_common;

2126
	return intel_init_ring_buffer(dev, ring);
2127
}
2128 2129 2130

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2131
	struct drm_i915_private *dev_priv = dev->dev_private;
2132
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2133

2134 2135 2136 2137 2138
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2139
	ring->flush = gen6_ring_flush;
2140 2141
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2142
	ring->set_seqno = ring_set_seqno;
2143 2144 2145 2146 2147
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2148
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2149 2150 2151 2152
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2153
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2154
	}
2155
	ring->sync_to = gen6_ring_sync;
2156 2157 2158
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2159
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2160 2161 2162
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2163
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2164
	ring->init = init_ring_common;
2165

2166
	return intel_init_ring_buffer(dev, ring);
2167
}
2168

B
Ben Widawsky 已提交
2169 2170
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2171
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2183 2184 2185

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2186
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2187 2188
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2189
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2190 2191 2192 2193
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2194
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2195
	}
B
Ben Widawsky 已提交
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}