intel_ringbuffer.c 59.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43 44
static inline int ring_space(struct intel_ring_buffer *ring)
{
45
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
46 47 48 49 50
	if (space < 0)
		space += ring->size;
	return space;
}

51
static bool intel_ring_stopped(struct intel_ring_buffer *ring)
52 53
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
54 55
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
56

57 58
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
59
	ring->tail &= ring->size - 1;
60
	if (intel_ring_stopped(ring))
61 62 63 64
		return;
	ring->write_tail(ring, ring->tail);
}

65
static int
66 67 68 69 70 71 72 73
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
74
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
95
{
96
	struct drm_device *dev = ring->dev;
97
	u32 cmd;
98
	int ret;
99

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
129
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
130 131 132
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
133

134 135 136
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
137

138 139 140
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
141

142 143 144
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
145 146

	return 0;
147 148
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
189
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
226
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
227 228
	int ret;

229 230 231 232 233
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

234 235 236 237
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
238 239 240 241 242 243 244
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
245
		flags |= PIPE_CONTROL_CS_STALL;
246 247 248 249 250 251 252 253 254 255 256
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
257
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
258
	}
259

260
	ret = intel_ring_begin(ring, 4);
261 262 263
	if (ret)
		return ret;

264
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
265 266
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
267
	intel_ring_emit(ring, 0);
268 269 270 271 272
	intel_ring_advance(ring);

	return 0;
}

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
292 293 294 295 296 297 298
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

299
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
300 301 302 303 304 305
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
306 307 308
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
309 310 311 312 313 314
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

315 316 317 318 319
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
320
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
321 322
	int ret;

323 324 325 326 327 328 329 330 331 332
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
352
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
353 354 355 356 357

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
358 359 360 361 362 363 364 365
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
366
	intel_ring_emit(ring, scratch_addr);
367 368 369
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

370
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
371 372
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

373 374 375
	return 0;
}

B
Ben Widawsky 已提交
376 377 378 379 380
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
381
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
B
Ben Widawsky 已提交
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

417
static void ring_write_tail(struct intel_ring_buffer *ring,
418
			    u32 value)
419
{
420
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
421
	I915_WRITE_TAIL(ring, value);
422 423
}

424
u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
425
{
426
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
427
	u64 acthd;
428

429 430 431 432 433 434 435 436 437
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
438 439
}

440 441 442 443 444 445 446 447 448 449 450
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

451
static bool stop_ring(struct intel_ring_buffer *ring)
452
{
453
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
454

455 456 457 458 459 460 461
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
462

463
	I915_WRITE_CTL(ring, 0);
464
	I915_WRITE_HEAD(ring, 0);
465
	ring->write_tail(ring, 0);
466

467 468 469 470
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
471

472 473
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
474

475 476 477 478 479 480 481 482 483 484 485
static int init_ring_common(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj = ring->obj;
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
486 487 488 489 490 491 492
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
493

494
		if (!stop_ring(ring)) {
495 496 497 498 499 500 501
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
502 503
			ret = -EIO;
			goto out;
504
		}
505 506
	}

507 508 509 510 511
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

512 513 514 515
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
516
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
517
	I915_WRITE_CTL(ring,
518
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
519
			| RING_VALID);
520 521

	/* If the head is still not zero, the ring is dead */
522
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
523
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
524
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
525 526 527 528 529 530 531
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
532 533
		ret = -EIO;
		goto out;
534 535
	}

536 537
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
538
	else {
539
		ring->head = I915_READ_HEAD(ring);
540
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
541
		ring->space = ring_space(ring);
542
		ring->last_retired_head = -1;
543
	}
544

545 546
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

547
out:
548
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
549 550

	return ret;
551 552
}

553 554 555 556 557
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

558
	if (ring->scratch.obj)
559 560
		return 0;

561 562
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
563 564 565 566
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
567

568 569 570
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
571

572
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
573 574 575
	if (ret)
		goto err_unref;

576 577 578
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
579
		ret = -ENOMEM;
580
		goto err_unpin;
581
	}
582

583
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
584
			 ring->name, ring->scratch.gtt_offset);
585 586 587
	return 0;

err_unpin:
B
Ben Widawsky 已提交
588
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
589
err_unref:
590
	drm_gem_object_unreference(&ring->scratch.obj->base);
591 592 593 594
err:
	return ret;
}

595
static int init_render_ring(struct intel_ring_buffer *ring)
596
{
597
	struct drm_device *dev = ring->dev;
598
	struct drm_i915_private *dev_priv = dev->dev_private;
599
	int ret = init_ring_common(ring);
600

601 602
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
603
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
604 605 606 607

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
608
	 *
609
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
610 611 612 613
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

614
	/* Required for the hardware to program scanline values for waiting */
615
	/* WaEnableFlushTlbInvalidationMode:snb */
616 617
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
618
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
619

620
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
621 622
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
623
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
624
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
625

626
	if (INTEL_INFO(dev)->gen >= 5) {
627 628 629 630 631
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

632
	if (IS_GEN6(dev)) {
633 634 635 636 637 638
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
639
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
640 641
	}

642 643
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
644

645
	if (HAS_L3_DPF(dev))
646
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
647

648 649 650
	return ret;
}

651 652
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
653 654
	struct drm_device *dev = ring->dev;

655
	if (ring->scratch.obj == NULL)
656 657
		return;

658 659
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
660
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
661
	}
662

663 664
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
665 666
}

667
static void
668
update_mboxes(struct intel_ring_buffer *ring,
669
	      u32 mmio_offset)
670
{
671 672 673 674 675 676
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
677
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
678
	intel_ring_emit(ring, mmio_offset);
679
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
680
	intel_ring_emit(ring, MI_NOOP);
681 682
}

683 684 685 686 687 688 689 690 691
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
692
static int
693
gen6_add_request(struct intel_ring_buffer *ring)
694
{
695 696 697
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
698
	int i, ret, num_dwords = 4;
699

700 701 702 703 704
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(ring, num_dwords);
705 706 707
	if (ret)
		return ret;

B
Ben Widawsky 已提交
708 709 710 711 712 713
	if (i915_semaphore_is_enabled(dev)) {
		for_each_ring(useless, dev_priv, i) {
			u32 mbox_reg = ring->signal_mbox[i];
			if (mbox_reg != GEN6_NOSYNC)
				update_mboxes(ring, mbox_reg);
		}
714
	}
715 716 717

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
718
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
719
	intel_ring_emit(ring, MI_USER_INTERRUPT);
720
	__intel_ring_advance(ring);
721 722 723 724

	return 0;
}

725 726 727 728 729 730 731
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

732 733 734 735 736 737 738 739
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
740 741 742
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
743 744
{
	int ret;
745 746 747
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
748

749 750 751 752 753 754
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

755 756 757
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

758
	ret = intel_ring_begin(waiter, 4);
759 760 761
	if (ret)
		return ret;

762 763 764 765 766 767 768 769 770 771 772 773 774 775
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
776
	intel_ring_advance(waiter);
777 778 779 780

	return 0;
}

781 782
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
783 784
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
785 786 787 788 789 790
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
791
pc_render_add_request(struct intel_ring_buffer *ring)
792
{
793
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
794 795 796 797 798 799 800 801 802 803 804 805 806 807
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

808
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
809 810
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
811
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
812
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
813 814
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
815
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
816
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
817
	scratch_addr += 2 * CACHELINE_BYTES;
818
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
819
	scratch_addr += 2 * CACHELINE_BYTES;
820
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
821
	scratch_addr += 2 * CACHELINE_BYTES;
822
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
823
	scratch_addr += 2 * CACHELINE_BYTES;
824
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
825

826
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
827 828
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
829
			PIPE_CONTROL_NOTIFY);
830
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
831
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
832
	intel_ring_emit(ring, 0);
833
	__intel_ring_advance(ring);
834 835 836 837

	return 0;
}

838
static u32
839
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
840 841 842 843
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
844 845 846 847 848
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

849 850 851
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

852
static u32
853
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
854
{
855 856 857
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
858 859 860 861 862 863
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

864
static u32
865
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
866
{
867
	return ring->scratch.cpu_page[0];
868 869
}

M
Mika Kuoppala 已提交
870 871 872
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
873
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
874 875
}

876 877 878 879
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
880
	struct drm_i915_private *dev_priv = dev->dev_private;
881
	unsigned long flags;
882 883 884 885

	if (!dev->irq_enabled)
		return false;

886
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
887 888
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
889
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
890 891 892 893 894 895 896 897

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
898
	struct drm_i915_private *dev_priv = dev->dev_private;
899
	unsigned long flags;
900

901
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
902 903
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
904
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
905 906
}

907
static bool
908
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
909
{
910
	struct drm_device *dev = ring->dev;
911
	struct drm_i915_private *dev_priv = dev->dev_private;
912
	unsigned long flags;
913

914 915 916
	if (!dev->irq_enabled)
		return false;

917
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
918
	if (ring->irq_refcount++ == 0) {
919 920 921 922
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
923
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
924 925

	return true;
926 927
}

928
static void
929
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
930
{
931
	struct drm_device *dev = ring->dev;
932
	struct drm_i915_private *dev_priv = dev->dev_private;
933
	unsigned long flags;
934

935
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
936
	if (--ring->irq_refcount == 0) {
937 938 939 940
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
941
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
942 943
}

C
Chris Wilson 已提交
944 945 946 947
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
948
	struct drm_i915_private *dev_priv = dev->dev_private;
949
	unsigned long flags;
C
Chris Wilson 已提交
950 951 952 953

	if (!dev->irq_enabled)
		return false;

954
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
955
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
956 957 958 959
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
960
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
961 962 963 964 965 966 967 968

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
969
	struct drm_i915_private *dev_priv = dev->dev_private;
970
	unsigned long flags;
C
Chris Wilson 已提交
971

972
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
973
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
974 975 976 977
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
978
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
979 980
}

981
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
982
{
983
	struct drm_device *dev = ring->dev;
984
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
985 986 987 988 989 990 991
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
992
		case RCS:
993 994
			mmio = RENDER_HWS_PGA_GEN7;
			break;
995
		case BCS:
996 997
			mmio = BLT_HWS_PGA_GEN7;
			break;
998
		case VCS:
999 1000
			mmio = BSD_HWS_PGA_GEN7;
			break;
1001
		case VECS:
B
Ben Widawsky 已提交
1002 1003
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1004 1005 1006 1007
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1008
		/* XXX: gen8 returns to sanity */
1009 1010 1011
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1012 1013
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1014

1015 1016 1017 1018 1019 1020 1021 1022
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1023
		u32 reg = RING_INSTPM(ring->mmio_base);
1024 1025 1026 1027

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1028 1029 1030 1031 1032 1033 1034 1035
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1036 1037
}

1038
static int
1039 1040 1041
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1042
{
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1053 1054
}

1055
static int
1056
i9xx_add_request(struct intel_ring_buffer *ring)
1057
{
1058 1059 1060 1061 1062
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1063

1064 1065
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1066
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1067
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1068
	__intel_ring_advance(ring);
1069

1070
	return 0;
1071 1072
}

1073
static bool
1074
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1075 1076
{
	struct drm_device *dev = ring->dev;
1077
	struct drm_i915_private *dev_priv = dev->dev_private;
1078
	unsigned long flags;
1079 1080 1081 1082

	if (!dev->irq_enabled)
	       return false;

1083
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1084
	if (ring->irq_refcount++ == 0) {
1085
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1086 1087
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1088
					 GT_PARITY_ERROR(dev)));
1089 1090
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1091
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1092
	}
1093
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1094 1095 1096 1097 1098

	return true;
}

static void
1099
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1100 1101
{
	struct drm_device *dev = ring->dev;
1102
	struct drm_i915_private *dev_priv = dev->dev_private;
1103
	unsigned long flags;
1104

1105
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1106
	if (--ring->irq_refcount == 0) {
1107
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1108
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1109 1110
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1111
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1112
	}
1113
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1114 1115
}

B
Ben Widawsky 已提交
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1126
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1127
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1128
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1129
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1130
	}
1131
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1146
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1147
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1148
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1149
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1150
	}
1151
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1152 1153
}

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1200
static int
1201 1202 1203
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1204
{
1205
	int ret;
1206

1207 1208 1209 1210
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1211
	intel_ring_emit(ring,
1212 1213
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1214
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1215
	intel_ring_emit(ring, offset);
1216 1217
	intel_ring_advance(ring);

1218 1219 1220
	return 0;
}

1221 1222
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1223
static int
1224
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1225 1226
				u32 offset, u32 len,
				unsigned flags)
1227
{
1228
	int ret;
1229

1230 1231 1232 1233
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1234

1235 1236 1237 1238 1239 1240
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1241
		u32 cs_offset = ring->scratch.gtt_offset;
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1270

1271 1272 1273 1274 1275
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1276 1277
			 u32 offset, u32 len,
			 unsigned flags)
1278 1279 1280 1281 1282 1283 1284
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1285
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1286
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1287
	intel_ring_advance(ring);
1288 1289 1290 1291

	return 0;
}

1292
static void cleanup_status_page(struct intel_ring_buffer *ring)
1293
{
1294
	struct drm_i915_gem_object *obj;
1295

1296 1297
	obj = ring->status_page.obj;
	if (obj == NULL)
1298 1299
		return;

1300
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1301
	i915_gem_object_ggtt_unpin(obj);
1302
	drm_gem_object_unreference(&obj->base);
1303
	ring->status_page.obj = NULL;
1304 1305
}

1306
static int init_status_page(struct intel_ring_buffer *ring)
1307
{
1308
	struct drm_device *dev = ring->dev;
1309
	struct drm_i915_gem_object *obj;
1310 1311 1312 1313 1314 1315 1316 1317
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1318

1319 1320 1321
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
1322

1323
	ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1324
	if (ret)
1325 1326
		goto err_unref;

1327
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1328
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1329
	if (ring->status_page.page_addr == NULL) {
1330
		ret = -ENOMEM;
1331 1332
		goto err_unpin;
	}
1333 1334
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1335

1336 1337
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1338 1339 1340 1341

	return 0;

err_unpin:
B
Ben Widawsky 已提交
1342
	i915_gem_object_ggtt_unpin(obj);
1343
err_unref:
1344
	drm_gem_object_unreference(&obj->base);
1345
err:
1346
	return ret;
1347 1348
}

1349
static int init_phys_status_page(struct intel_ring_buffer *ring)
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1366 1367
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1368
{
1369
	struct drm_i915_gem_object *obj;
1370
	struct drm_i915_private *dev_priv = dev->dev_private;
1371 1372
	int ret;

1373
	ring->dev = dev;
1374 1375
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1376
	ring->size = 32 * PAGE_SIZE;
1377
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1378

1379
	init_waitqueue_head(&ring->irq_queue);
1380

1381
	if (I915_NEED_GFX_HWS(dev)) {
1382
		ret = init_status_page(ring);
1383 1384
		if (ret)
			return ret;
1385 1386
	} else {
		BUG_ON(ring->id != RCS);
1387
		ret = init_phys_status_page(ring);
1388 1389
		if (ret)
			return ret;
1390
	}
1391

1392 1393 1394 1395 1396
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1397 1398
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1399
		ret = -ENOMEM;
1400
		goto err_hws;
1401 1402
	}

1403
	ring->obj = obj;
1404

1405
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1406 1407
	if (ret)
		goto err_unref;
1408

1409 1410 1411 1412
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1413
	ring->virtual_start =
1414
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1415
			   ring->size);
1416
	if (ring->virtual_start == NULL) {
1417
		DRM_ERROR("Failed to map ringbuffer.\n");
1418
		ret = -EINVAL;
1419
		goto err_unpin;
1420 1421
	}

1422
	ret = ring->init(ring);
1423 1424
	if (ret)
		goto err_unmap;
1425

1426 1427 1428 1429 1430
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1431
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1432
		ring->effective_size -= 2 * CACHELINE_BYTES;
1433

1434 1435
	i915_cmd_parser_init_ring(ring);

1436
	return 0;
1437 1438

err_unmap:
1439
	iounmap(ring->virtual_start);
1440
err_unpin:
B
Ben Widawsky 已提交
1441
	i915_gem_object_ggtt_unpin(obj);
1442
err_unref:
1443 1444
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1445
err_hws:
1446
	cleanup_status_page(ring);
1447
	return ret;
1448 1449
}

1450
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1451
{
1452 1453 1454
	struct drm_i915_private *dev_priv;
	int ret;

1455
	if (ring->obj == NULL)
1456 1457
		return;

1458 1459
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1460
	ret = intel_ring_idle(ring);
1461
	if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
1462 1463 1464
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1465 1466
	I915_WRITE_CTL(ring, 0);

1467
	iounmap(ring->virtual_start);
1468

B
Ben Widawsky 已提交
1469
	i915_gem_object_ggtt_unpin(ring->obj);
1470 1471
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1472 1473
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1474

Z
Zou Nan hai 已提交
1475 1476 1477
	if (ring->cleanup)
		ring->cleanup(ring);

1478
	cleanup_status_page(ring);
1479 1480
}

1481 1482 1483
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1484
	u32 seqno = 0, tail;
1485 1486 1487 1488 1489
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1490

1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1502
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1503 1504 1505 1506
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
1507
			tail = request->tail;
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

1522
	ret = i915_wait_seqno(ring, seqno);
1523 1524 1525
	if (ret)
		return ret;

1526
	ring->head = tail;
1527 1528 1529 1530 1531 1532 1533
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1534
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1535
{
1536
	struct drm_device *dev = ring->dev;
1537
	struct drm_i915_private *dev_priv = dev->dev_private;
1538
	unsigned long end;
1539
	int ret;
1540

1541 1542 1543 1544
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1545 1546 1547
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1548
	trace_i915_ring_wait_begin(ring);
1549 1550 1551 1552 1553 1554
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1555

1556
	do {
1557 1558
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1559
		if (ring->space >= n) {
C
Chris Wilson 已提交
1560
			trace_i915_ring_wait_end(ring);
1561 1562 1563
			return 0;
		}

1564 1565
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1566 1567 1568 1569
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1570

1571
		msleep(1);
1572

1573 1574
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1575 1576
		if (ret)
			return ret;
1577
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1578
	trace_i915_ring_wait_end(ring);
1579 1580
	return -EBUSY;
}
1581

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1610
	if (ring->outstanding_lazy_seqno) {
1611
		ret = i915_add_request(ring, NULL);
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1627 1628 1629
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1630
	if (ring->outstanding_lazy_seqno)
1631 1632
		return 0;

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1643
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1644 1645
}

1646 1647
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1666 1667
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1668
{
1669
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1670
	int ret;
1671

1672 1673
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1674 1675
	if (ret)
		return ret;
1676

1677 1678 1679 1680
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1681 1682 1683 1684 1685
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1686 1687
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1688
}
1689

1690 1691 1692
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
1693
	int num_dwords = (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1694 1695 1696 1697 1698
	int ret;

	if (num_dwords == 0)
		return 0;

1699
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1712
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1713
{
1714
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1715

1716
	BUG_ON(ring->outstanding_lazy_seqno);
1717

1718 1719 1720
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1721 1722
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1723
	}
1724

1725
	ring->set_seqno(ring, seqno);
1726
	ring->hangcheck.seqno = seqno;
1727
}
1728

1729
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1730
				     u32 value)
1731
{
1732
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1733 1734

       /* Every tail move must follow the sequence below */
1735 1736 1737 1738

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1739
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1740 1741 1742 1743
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1744

1745
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1746
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1747 1748 1749
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1750

1751
	/* Now that the ring is fully powered up, update the tail */
1752
	I915_WRITE_TAIL(ring, value);
1753 1754 1755 1756 1757
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1758
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1759
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1760 1761
}

1762 1763
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1764
{
1765
	uint32_t cmd;
1766 1767 1768 1769 1770 1771
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1772
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1773 1774
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1775 1776 1777 1778 1779 1780
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1781
	if (invalidate & I915_GEM_GPU_DOMAINS)
1782 1783
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1784
	intel_ring_emit(ring, cmd);
1785
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1786 1787 1788 1789 1790 1791 1792
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1793 1794
	intel_ring_advance(ring);
	return 0;
1795 1796
}

1797 1798 1799 1800 1801
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
B
Ben Widawsky 已提交
1802 1803 1804
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1805 1806 1807 1808 1809 1810 1811
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1812
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1813 1814 1815 1816 1817 1818 1819 1820
	intel_ring_emit(ring, offset);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1842
static int
1843
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1844 1845
			      u32 offset, u32 len,
			      unsigned flags)
1846
{
1847
	int ret;
1848

1849 1850 1851
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1852

1853 1854 1855
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1856 1857 1858
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1859

1860
	return 0;
1861 1862
}

1863 1864
/* Blitter support (SandyBridge+) */

1865 1866
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1867
{
R
Rodrigo Vivi 已提交
1868
	struct drm_device *dev = ring->dev;
1869
	uint32_t cmd;
1870 1871
	int ret;

1872
	ret = intel_ring_begin(ring, 4);
1873 1874 1875
	if (ret)
		return ret;

1876
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1877 1878
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1879 1880 1881 1882 1883 1884
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1885
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1886
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1887
			MI_FLUSH_DW_OP_STOREDW;
1888
	intel_ring_emit(ring, cmd);
1889
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1890 1891 1892 1893 1894 1895 1896
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1897
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1898

1899
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1900 1901
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1902
	return 0;
Z
Zou Nan hai 已提交
1903 1904
}

1905 1906
int intel_init_render_ring_buffer(struct drm_device *dev)
{
1907
	struct drm_i915_private *dev_priv = dev->dev_private;
1908
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1909

1910 1911 1912 1913
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1914 1915
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1916
		ring->flush = gen7_render_ring_flush;
1917
		if (INTEL_INFO(dev)->gen == 6)
1918
			ring->flush = gen6_render_ring_flush;
1919
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1920
			ring->flush = gen8_render_ring_flush;
1921 1922 1923 1924 1925 1926
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1927
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1928
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1929
		ring->set_seqno = ring_set_seqno;
1930
		ring->sync_to = gen6_ring_sync;
1931 1932 1933
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1934
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1935 1936 1937
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1938
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1939 1940
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1941
		ring->flush = gen4_render_ring_flush;
1942
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1943
		ring->set_seqno = pc_render_set_seqno;
1944 1945
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1946 1947
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1948
	} else {
1949
		ring->add_request = i9xx_add_request;
1950 1951 1952 1953
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1954
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1955
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1956 1957 1958 1959 1960 1961 1962
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1963
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1964
	}
1965
	ring->write_tail = ring_write_tail;
1966 1967
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1968 1969
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1970
	else if (INTEL_INFO(dev)->gen >= 6)
1971 1972 1973 1974 1975 1976 1977
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1978 1979 1980
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

1992
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
1993 1994 1995 1996 1997 1998
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1999 2000
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2001 2002
	}

2003
	return intel_init_ring_buffer(dev, ring);
2004 2005
}

2006 2007
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2008
	struct drm_i915_private *dev_priv = dev->dev_private;
2009
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
2010
	int ret;
2011

2012 2013 2014 2015
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2016
	if (INTEL_INFO(dev)->gen >= 6) {
2017 2018
		/* non-kms not supported on gen6+ */
		return -ENODEV;
2019
	}
2020 2021 2022 2023 2024

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2025 2026 2027 2028
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2029
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2030
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2031 2032 2033 2034 2035 2036 2037
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2038
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2039
	ring->write_tail = ring_write_tail;
2040 2041 2042 2043 2044 2045
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2046 2047
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2048 2049 2050 2051 2052 2053 2054

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2055
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2056
		ring->effective_size -= 2 * CACHELINE_BYTES;
2057

2058 2059
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2060 2061 2062 2063 2064
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2065
	if (!I915_NEED_GFX_HWS(dev)) {
2066
		ret = init_phys_status_page(ring);
2067 2068 2069 2070
		if (ret)
			return ret;
	}

2071 2072 2073
	return 0;
}

2074 2075
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2076
	struct drm_i915_private *dev_priv = dev->dev_private;
2077
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2078

2079 2080 2081
	ring->name = "bsd ring";
	ring->id = VCS;

2082
	ring->write_tail = ring_write_tail;
2083
	if (INTEL_INFO(dev)->gen >= 6) {
2084
		ring->mmio_base = GEN6_BSD_RING_BASE;
2085 2086 2087
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2088
		ring->flush = gen6_bsd_ring_flush;
2089 2090
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2091
		ring->set_seqno = ring_set_seqno;
2092 2093 2094 2095 2096
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2097 2098
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2099 2100 2101 2102
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2103 2104
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2105
		}
2106
		ring->sync_to = gen6_ring_sync;
2107 2108 2109
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
2110
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
2111 2112 2113
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
2114
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
2115 2116 2117
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2118
		ring->add_request = i9xx_add_request;
2119
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2120
		ring->set_seqno = ring_set_seqno;
2121
		if (IS_GEN5(dev)) {
2122
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2123 2124 2125
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2126
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2127 2128 2129
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2130
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2131 2132 2133
	}
	ring->init = init_ring_common;

2134
	return intel_init_ring_buffer(dev, ring);
2135
}
2136 2137 2138

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2139
	struct drm_i915_private *dev_priv = dev->dev_private;
2140
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2141

2142 2143 2144 2145 2146
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2147
	ring->flush = gen6_ring_flush;
2148 2149
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2150
	ring->set_seqno = ring_set_seqno;
2151 2152 2153 2154 2155
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2156
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2157 2158 2159 2160
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2161
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2162
	}
2163
	ring->sync_to = gen6_ring_sync;
2164 2165 2166
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2167
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2168 2169 2170
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2171
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2172
	ring->init = init_ring_common;
2173

2174
	return intel_init_ring_buffer(dev, ring);
2175
}
2176

B
Ben Widawsky 已提交
2177 2178
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2179
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2191 2192 2193

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2194
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2195 2196
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2197
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2198 2199 2200 2201
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2202
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2203
	}
B
Ben Widawsky 已提交
2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}