intel_ringbuffer.c 49.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

46 47
static inline int ring_space(struct intel_ring_buffer *ring)
{
48
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
49 50 51 52 53
	if (space < 0)
		space += ring->size;
	return space;
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

220 221 222 223 224
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

225 226 227 228
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
229 230 231 232 233 234 235
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
236
		flags |= PIPE_CONTROL_CS_STALL;
237 238 239 240 241 242 243 244 245 246 247
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
248
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
249
	}
250

251
	ret = intel_ring_begin(ring, 4);
252 253 254
	if (ret)
		return ret;

255
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
256 257
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
258
	intel_ring_emit(ring, 0);
259 260 261 262 263
	intel_ring_advance(ring);

	return 0;
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

283 284 285 286 287 288 289 290 291
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

292 293 294 295 296 297 298 299 300 301
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
321
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
322 323 324 325 326

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
327 328 329 330 331 332 333 334
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
335
	intel_ring_emit(ring, scratch_addr);
336 337 338 339 340 341
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

342
static void ring_write_tail(struct intel_ring_buffer *ring,
343
			    u32 value)
344
{
345
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
346
	I915_WRITE_TAIL(ring, value);
347 348
}

349
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
350
{
351 352
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
353
			RING_ACTHD(ring->mmio_base) : ACTHD;
354 355 356 357

	return I915_READ(acthd_reg);
}

358
static int init_ring_common(struct intel_ring_buffer *ring)
359
{
360 361
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
362
	struct drm_i915_gem_object *obj = ring->obj;
363
	int ret = 0;
364 365
	u32 head;

366 367 368
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

369
	/* Stop the ring if it's running. */
370
	I915_WRITE_CTL(ring, 0);
371
	I915_WRITE_HEAD(ring, 0);
372
	ring->write_tail(ring, 0);
373

374
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
375 376 377

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
378 379 380 381 382 383 384
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
385

386
		I915_WRITE_HEAD(ring, 0);
387

388 389 390 391 392 393 394 395 396
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
397 398
	}

399 400 401 402 403
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
404
	I915_WRITE_CTL(ring,
405
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
406
			| RING_VALID);
407 408

	/* If the head is still not zero, the ring is dead */
409 410 411
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
412 413 414 415 416 417 418
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
419 420
		ret = -EIO;
		goto out;
421 422
	}

423 424
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
425
	else {
426
		ring->head = I915_READ_HEAD(ring);
427
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
428
		ring->space = ring_space(ring);
429
		ring->last_retired_head = -1;
430
	}
431

432 433 434 435 436
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
437 438
}

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
459 460

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
461

462
	ret = i915_gem_object_pin(obj, 4096, true, false);
463 464 465 466
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
467
	pc->cpu_page =  kmap(sg_page(obj->pages->sgl));
468 469 470
	if (pc->cpu_page == NULL)
		goto err_unpin;

471 472 473
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
			 ring->name, pc->gtt_offset);

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
497 498

	kunmap(sg_page(obj->pages->sgl));
499 500 501 502 503 504 505
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

506
static int init_render_ring(struct intel_ring_buffer *ring)
507
{
508
	struct drm_device *dev = ring->dev;
509
	struct drm_i915_private *dev_priv = dev->dev_private;
510
	int ret = init_ring_common(ring);
511

512
	if (INTEL_INFO(dev)->gen > 3)
513
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
514 515 516 517

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
518 519
	 *
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
520 521 522 523
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

524 525 526 527 528
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

529 530 531 532
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
533

534
	if (INTEL_INFO(dev)->gen >= 5) {
535 536 537 538 539
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

540
	if (IS_GEN6(dev)) {
541 542 543 544 545 546
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
547
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
548 549 550 551 552 553 554

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
555 556
	}

557 558
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
559

560
	if (HAS_L3_GPU_CACHE(dev))
561 562
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

563 564 565
	return ret;
}

566 567
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
568 569
	struct drm_device *dev = ring->dev;

570 571 572
	if (!ring->private)
		return;

573 574 575
	if (HAS_BROKEN_CS_TLB(dev))
		drm_gem_object_unreference(to_gem_object(ring->private));

576 577 578
	cleanup_pipe_control(ring);
}

579
static void
580
update_mboxes(struct intel_ring_buffer *ring,
581
	      u32 mmio_offset)
582
{
583
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
584
	intel_ring_emit(ring, mmio_offset);
585
	intel_ring_emit(ring, ring->outstanding_lazy_request);
586 587
}

588 589 590 591 592 593 594 595 596
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
597
static int
598
gen6_add_request(struct intel_ring_buffer *ring)
599
{
600 601
	u32 mbox1_reg;
	u32 mbox2_reg;
602 603 604 605 606 607
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

608 609
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
610

611 612
	update_mboxes(ring, mbox1_reg);
	update_mboxes(ring, mbox2_reg);
613 614
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
615
	intel_ring_emit(ring, ring->outstanding_lazy_request);
616 617 618 619 620 621
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

622 623 624 625 626 627 628
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

629 630 631 632 633 634 635 636
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
637 638 639
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
640 641
{
	int ret;
642 643 644
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
645

646 647 648 649 650 651
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

652 653 654
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

655
	ret = intel_ring_begin(waiter, 4);
656 657 658
	if (ret)
		return ret;

659 660 661 662 663 664 665 666 667 668 669 670 671 672
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
673
	intel_ring_advance(waiter);
674 675 676 677

	return 0;
}

678 679
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
680 681
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
682 683 684 685 686 687
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
688
pc_render_add_request(struct intel_ring_buffer *ring)
689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

706
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
707 708
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
709
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
710
	intel_ring_emit(ring, ring->outstanding_lazy_request);
711 712 713 714 715 716 717 718 719 720 721 722
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
723

724
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
725 726
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
727 728
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
729
	intel_ring_emit(ring, ring->outstanding_lazy_request);
730 731 732 733 734 735
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

736
static u32
737
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
738 739 740 741
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
742
	if (!lazy_coherency)
743 744 745 746
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

747
static u32
748
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
749
{
750 751 752
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
753 754 755 756 757 758
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

759
static u32
760
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
761 762 763 764 765
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

M
Mika Kuoppala 已提交
766 767 768 769 770 771 772
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	struct pipe_control *pc = ring->private;
	pc->cpu_page[0] = seqno;
}

773 774 775 776 777
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
778
	unsigned long flags;
779 780 781 782

	if (!dev->irq_enabled)
		return false;

783
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
784 785 786 787 788
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
789
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
790 791 792 793 794 795 796 797 798

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
799
	unsigned long flags;
800

801
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
802 803 804 805 806
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
807
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
808 809
}

810
static bool
811
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
812
{
813
	struct drm_device *dev = ring->dev;
814
	drm_i915_private_t *dev_priv = dev->dev_private;
815
	unsigned long flags;
816

817 818 819
	if (!dev->irq_enabled)
		return false;

820
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
821 822 823 824 825
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
826
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
827 828

	return true;
829 830
}

831
static void
832
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
833
{
834
	struct drm_device *dev = ring->dev;
835
	drm_i915_private_t *dev_priv = dev->dev_private;
836
	unsigned long flags;
837

838
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
839 840 841 842 843
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
844
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
845 846
}

C
Chris Wilson 已提交
847 848 849 850 851
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
852
	unsigned long flags;
C
Chris Wilson 已提交
853 854 855 856

	if (!dev->irq_enabled)
		return false;

857
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
858 859 860 861 862
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
863
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
864 865 866 867 868 869 870 871 872

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
873
	unsigned long flags;
C
Chris Wilson 已提交
874

875
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
876 877 878 879 880
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
881
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
882 883
}

884
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
885
{
886
	struct drm_device *dev = ring->dev;
887
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
888 889 890 891 892 893 894
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
895
		case RCS:
896 897
			mmio = RENDER_HWS_PGA_GEN7;
			break;
898
		case BCS:
899 900
			mmio = BLT_HWS_PGA_GEN7;
			break;
901
		case VCS:
902 903 904 905 906 907 908 909 910
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

911 912
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
913 914
}

915
static int
916 917 918
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
919
{
920 921 922 923 924 925 926 927 928 929
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
930 931
}

932
static int
933
i9xx_add_request(struct intel_ring_buffer *ring)
934
{
935 936 937 938 939
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
940

941 942
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
943
	intel_ring_emit(ring, ring->outstanding_lazy_request);
944 945
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
946

947
	return 0;
948 949
}

950
static bool
951
gen6_ring_get_irq(struct intel_ring_buffer *ring)
952 953
{
	struct drm_device *dev = ring->dev;
954
	drm_i915_private_t *dev_priv = dev->dev_private;
955
	unsigned long flags;
956 957 958 959

	if (!dev->irq_enabled)
	       return false;

960 961 962
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
963
	gen6_gt_force_wake_get(dev_priv);
964

965
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
966
	if (ring->irq_refcount++ == 0) {
967
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
968 969 970 971
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
972 973 974
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
975
	}
976
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
977 978 979 980 981

	return true;
}

static void
982
gen6_ring_put_irq(struct intel_ring_buffer *ring)
983 984
{
	struct drm_device *dev = ring->dev;
985
	drm_i915_private_t *dev_priv = dev->dev_private;
986
	unsigned long flags;
987

988
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
989
	if (--ring->irq_refcount == 0) {
990
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
991 992 993
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
994 995 996
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
997
	}
998
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
999

1000
	gen6_gt_force_wake_put(dev_priv);
1001 1002 1003
}

static int
1004 1005 1006
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1007
{
1008
	int ret;
1009

1010 1011 1012 1013
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1014
	intel_ring_emit(ring,
1015 1016
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1017
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1018
	intel_ring_emit(ring, offset);
1019 1020
	intel_ring_advance(ring);

1021 1022 1023
	return 0;
}

1024 1025
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1026
static int
1027
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1028 1029
				u32 offset, u32 len,
				unsigned flags)
1030
{
1031
	int ret;
1032

1033 1034 1035 1036
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1037

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
		struct drm_i915_gem_object *obj = ring->private;
		u32 cs_offset = obj->gtt_offset;

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1074

1075 1076 1077 1078 1079
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1080 1081
			 u32 offset, u32 len,
			 unsigned flags)
1082 1083 1084 1085 1086 1087 1088
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1089
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1090
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1091
	intel_ring_advance(ring);
1092 1093 1094 1095

	return 0;
}

1096
static void cleanup_status_page(struct intel_ring_buffer *ring)
1097
{
1098
	struct drm_i915_gem_object *obj;
1099

1100 1101
	obj = ring->status_page.obj;
	if (obj == NULL)
1102 1103
		return;

1104
	kunmap(sg_page(obj->pages->sgl));
1105
	i915_gem_object_unpin(obj);
1106
	drm_gem_object_unreference(&obj->base);
1107
	ring->status_page.obj = NULL;
1108 1109
}

1110
static int init_status_page(struct intel_ring_buffer *ring)
1111
{
1112
	struct drm_device *dev = ring->dev;
1113
	struct drm_i915_gem_object *obj;
1114 1115 1116 1117 1118 1119 1120 1121
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1122 1123

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1124

1125
	ret = i915_gem_object_pin(obj, 4096, true, false);
1126 1127 1128 1129
	if (ret != 0) {
		goto err_unref;
	}

1130
	ring->status_page.gfx_addr = obj->gtt_offset;
1131
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1132
	if (ring->status_page.page_addr == NULL) {
1133
		ret = -ENOMEM;
1134 1135
		goto err_unpin;
	}
1136 1137
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1138

1139
	intel_ring_setup_status_page(ring);
1140 1141
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1142 1143 1144 1145 1146 1147

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1148
	drm_gem_object_unreference(&obj->base);
1149
err:
1150
	return ret;
1151 1152
}

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
static int init_phys_hws_pga(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1176 1177
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1178
{
1179
	struct drm_i915_gem_object *obj;
1180
	struct drm_i915_private *dev_priv = dev->dev_private;
1181 1182
	int ret;

1183
	ring->dev = dev;
1184 1185
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1186
	ring->size = 32 * PAGE_SIZE;
1187
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1188

1189
	init_waitqueue_head(&ring->irq_queue);
1190

1191
	if (I915_NEED_GFX_HWS(dev)) {
1192
		ret = init_status_page(ring);
1193 1194
		if (ret)
			return ret;
1195 1196 1197 1198 1199
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
1200
	}
1201

1202 1203 1204 1205 1206
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1207 1208
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1209
		ret = -ENOMEM;
1210
		goto err_hws;
1211 1212
	}

1213
	ring->obj = obj;
1214

1215
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
1216 1217
	if (ret)
		goto err_unref;
1218

1219 1220 1221 1222
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1223
	ring->virtual_start =
1224
		ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
1225
			   ring->size);
1226
	if (ring->virtual_start == NULL) {
1227
		DRM_ERROR("Failed to map ringbuffer.\n");
1228
		ret = -EINVAL;
1229
		goto err_unpin;
1230 1231
	}

1232
	ret = ring->init(ring);
1233 1234
	if (ret)
		goto err_unmap;
1235

1236 1237 1238 1239 1240
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1241
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1242 1243
		ring->effective_size -= 128;

1244
	return 0;
1245 1246

err_unmap:
1247
	iounmap(ring->virtual_start);
1248 1249 1250
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1251 1252
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1253
err_hws:
1254
	cleanup_status_page(ring);
1255
	return ret;
1256 1257
}

1258
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1259
{
1260 1261 1262
	struct drm_i915_private *dev_priv;
	int ret;

1263
	if (ring->obj == NULL)
1264 1265
		return;

1266 1267
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1268
	ret = intel_ring_idle(ring);
1269 1270 1271 1272
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1273 1274
	I915_WRITE_CTL(ring, 0);

1275
	iounmap(ring->virtual_start);
1276

1277 1278 1279
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1280

Z
Zou Nan hai 已提交
1281 1282 1283
	if (ring->cleanup)
		ring->cleanup(ring);

1284
	cleanup_status_page(ring);
1285 1286
}

1287 1288 1289 1290
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1291
	ret = i915_wait_seqno(ring, seqno);
1292 1293
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1320
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1355
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1356
{
1357
	struct drm_device *dev = ring->dev;
1358
	struct drm_i915_private *dev_priv = dev->dev_private;
1359
	unsigned long end;
1360
	int ret;
1361

1362 1363 1364 1365
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1366
	trace_i915_ring_wait_begin(ring);
1367 1368 1369 1370 1371 1372
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1373

1374
	do {
1375 1376
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1377
		if (ring->space >= n) {
C
Chris Wilson 已提交
1378
			trace_i915_ring_wait_end(ring);
1379 1380 1381 1382 1383 1384 1385 1386
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1387

1388
		msleep(1);
1389

1390 1391
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1392 1393
		if (ret)
			return ret;
1394
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1395
	trace_i915_ring_wait_end(ring);
1396 1397
	return -EBUSY;
}
1398

1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
	if (ring->outstanding_lazy_request) {
		ret = i915_add_request(ring, NULL, NULL);
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1444 1445 1446 1447 1448 1449 1450 1451 1452
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request)
		return 0;

	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
}

M
Mika Kuoppala 已提交
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
static int __intel_ring_begin(struct intel_ring_buffer *ring,
			      int bytes)
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	ring->space -= bytes;
	return 0;
}

1474 1475
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1476
{
1477
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1478
	int ret;
1479

1480 1481
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1482 1483
	if (ret)
		return ret;
1484

1485 1486 1487 1488 1489
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

M
Mika Kuoppala 已提交
1490
	return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
1491
}
1492

1493
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1494
{
1495
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1496 1497 1498

	BUG_ON(ring->outstanding_lazy_request);

1499 1500 1501
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1502
	}
1503

1504
	ring->set_seqno(ring, seqno);
1505
}
1506

1507
void intel_ring_advance(struct intel_ring_buffer *ring)
1508
{
1509 1510
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1511
	ring->tail &= ring->size - 1;
1512
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
1513
		return;
1514
	ring->write_tail(ring, ring->tail);
1515
}
1516

1517

1518
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1519
				     u32 value)
1520
{
1521
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1522 1523

       /* Every tail move must follow the sequence below */
1524 1525 1526 1527

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1528
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1529 1530 1531 1532
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1533

1534
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1535
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1536 1537 1538
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1539

1540
	/* Now that the ring is fully powered up, update the tail */
1541
	I915_WRITE_TAIL(ring, value);
1542 1543 1544 1545 1546
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1547
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1548
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1549 1550
}

1551
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1552
			   u32 invalidate, u32 flush)
1553
{
1554
	uint32_t cmd;
1555 1556 1557 1558 1559 1560
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1561
	cmd = MI_FLUSH_DW;
1562 1563 1564 1565 1566 1567
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1568
	if (invalidate & I915_GEM_GPU_DOMAINS)
1569 1570
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1571
	intel_ring_emit(ring, cmd);
1572
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1573
	intel_ring_emit(ring, 0);
1574
	intel_ring_emit(ring, MI_NOOP);
1575 1576
	intel_ring_advance(ring);
	return 0;
1577 1578
}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1600
static int
1601
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1602 1603
			      u32 offset, u32 len,
			      unsigned flags)
1604
{
1605
	int ret;
1606

1607 1608 1609
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1610

1611 1612 1613
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1614 1615 1616
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1617

1618
	return 0;
1619 1620
}

1621 1622
/* Blitter support (SandyBridge+) */

1623
static int blt_ring_flush(struct intel_ring_buffer *ring,
1624
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1625
{
1626
	uint32_t cmd;
1627 1628
	int ret;

1629
	ret = intel_ring_begin(ring, 4);
1630 1631 1632
	if (ret)
		return ret;

1633
	cmd = MI_FLUSH_DW;
1634 1635 1636 1637 1638 1639
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1640
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1641
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1642
			MI_FLUSH_DW_OP_STOREDW;
1643
	intel_ring_emit(ring, cmd);
1644
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1645
	intel_ring_emit(ring, 0);
1646
	intel_ring_emit(ring, MI_NOOP);
1647 1648
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1649 1650
}

1651 1652 1653
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1654
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1655

1656 1657 1658 1659
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1660 1661
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1662
		ring->flush = gen7_render_ring_flush;
1663
		if (INTEL_INFO(dev)->gen == 6)
1664
			ring->flush = gen6_render_ring_flush;
1665 1666
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1667
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1668
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1669
		ring->set_seqno = ring_set_seqno;
1670
		ring->sync_to = gen6_ring_sync;
1671 1672 1673 1674 1675
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1676 1677
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1678
		ring->flush = gen4_render_ring_flush;
1679
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1680
		ring->set_seqno = pc_render_set_seqno;
1681 1682
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1683
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1684
	} else {
1685
		ring->add_request = i9xx_add_request;
1686 1687 1688 1689
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1690
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1691
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1692 1693 1694 1695 1696 1697 1698
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1699
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1700
	}
1701
	ring->write_tail = ring_write_tail;
1702 1703 1704
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1705 1706 1707 1708 1709 1710 1711
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1712 1713 1714
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

		ret = i915_gem_object_pin(obj, 0, true, false);
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

		ring->private = obj;
	}

1736
	return intel_init_ring_buffer(dev, ring);
1737 1738
}

1739 1740 1741 1742
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1743
	int ret;
1744

1745 1746 1747 1748
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1749
	if (INTEL_INFO(dev)->gen >= 6) {
1750 1751
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1752
	}
1753 1754 1755 1756 1757

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1758 1759 1760 1761
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1762
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1763
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1764 1765 1766 1767 1768 1769 1770
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1771
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1772
	ring->write_tail = ring_write_tail;
1773 1774 1775 1776 1777 1778
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1779 1780
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1781 1782 1783 1784 1785 1786 1787

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1788
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1789 1790
		ring->effective_size -= 128;

1791 1792
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1793 1794 1795 1796 1797
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1798 1799 1800 1801 1802 1803
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
	}

1804 1805 1806
	return 0;
}

1807 1808 1809
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1810
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1811

1812 1813 1814
	ring->name = "bsd ring";
	ring->id = VCS;

1815
	ring->write_tail = ring_write_tail;
1816 1817
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1818 1819 1820
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1821 1822 1823
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1824
		ring->set_seqno = ring_set_seqno;
1825 1826 1827 1828
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1829
		ring->sync_to = gen6_ring_sync;
1830 1831 1832 1833 1834 1835 1836 1837
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1838
		ring->add_request = i9xx_add_request;
1839
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1840
		ring->set_seqno = ring_set_seqno;
1841
		if (IS_GEN5(dev)) {
1842
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1843 1844 1845
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1846
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1847 1848 1849
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1850
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1851 1852 1853
	}
	ring->init = init_ring_common;

1854
	return intel_init_ring_buffer(dev, ring);
1855
}
1856 1857 1858 1859

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1860
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1861

1862 1863 1864 1865 1866 1867 1868 1869
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1870
	ring->set_seqno = ring_set_seqno;
1871 1872 1873 1874
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1875
	ring->sync_to = gen6_ring_sync;
1876 1877 1878 1879 1880 1881
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1882

1883
	return intel_init_ring_buffer(dev, ring);
1884
}
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922

int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}