chip.c 142.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2
/*
3 4
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
5 6
 * Copyright (c) 2008 Marvell Semiconductor
 *
7 8
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
11 12
 */

13
#include <linux/bitfield.h>
14
#include <linux/delay.h>
15
#include <linux/etherdevice.h>
16
#include <linux/ethtool.h>
17
#include <linux/if_bridge.h>
18 19 20
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
21
#include <linux/jiffies.h>
22
#include <linux/list.h>
23
#include <linux/mdio.h>
24
#include <linux/module.h>
25
#include <linux/of_device.h>
26
#include <linux/of_irq.h>
27
#include <linux/of_mdio.h>
28
#include <linux/platform_data/mv88e6xxx.h>
29
#include <linux/netdevice.h>
30
#include <linux/gpio/consumer.h>
31
#include <linux/phylink.h>
32
#include <net/dsa.h>
33

34
#include "chip.h"
35
#include "global1.h"
36
#include "global2.h"
37
#include "hwtstamp.h"
38
#include "phy.h"
39
#include "port.h"
40
#include "ptp.h"
41
#include "serdes.h"
42
#include "smi.h"
43

44
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
45
{
46 47
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
48 49 50 51
		dump_stack();
	}
}

52
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
53 54 55
{
	int err;

56
	assert_reg_lock(chip);
57

58
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
59 60 61
	if (err)
		return err;

62
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
63 64 65 66 67
		addr, reg, *val);

	return 0;
}

68
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
69
{
70 71
	int err;

72
	assert_reg_lock(chip);
73

74
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
75 76 77
	if (err)
		return err;

78
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
79 80
		addr, reg, val);

81 82 83
	return 0;
}

84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
			u16 mask, u16 val)
{
	u16 data;
	int err;
	int i;

	/* There's no bus specific operation to wait for a mask */
	for (i = 0; i < 16; i++) {
		err = mv88e6xxx_read(chip, addr, reg, &data);
		if (err)
			return err;

		if ((data & mask) == val)
			return 0;

		usleep_range(1000, 2000);
	}

	dev_err(chip->dev, "Timeout while waiting for switch\n");
	return -ETIMEDOUT;
}

107 108 109 110 111 112 113
int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
		       int bit, int val)
{
	return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
				   val ? BIT(bit) : 0x0000);
}

114
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
115 116 117 118 119 120 121 122 123 124 125
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

142
static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
143 144 145 146 147
{
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
148
	u16 ctl1;
149 150
	int err;

151
	mv88e6xxx_reg_lock(chip);
152
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
153
	mv88e6xxx_reg_unlock(chip);
154 155 156 157

	if (err)
		goto out;

158 159 160 161 162 163 164 165
	do {
		for (n = 0; n < chip->g1_irq.nirqs; ++n) {
			if (reg & (1 << n)) {
				sub_irq = irq_find_mapping(chip->g1_irq.domain,
							   n);
				handle_nested_irq(sub_irq);
				++nhandled;
			}
166
		}
167

168
		mv88e6xxx_reg_lock(chip);
169 170 171 172 173
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
		if (err)
			goto unlock;
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
unlock:
174
		mv88e6xxx_reg_unlock(chip);
175 176 177 178 179
		if (err)
			goto out;
		ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
	} while (reg & ctl1);

180 181 182 183
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

184 185 186 187 188 189 190
static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;

	return mv88e6xxx_g1_irq_thread_work(chip);
}

191 192 193 194
static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

195
	mv88e6xxx_reg_lock(chip);
196 197 198 199 200 201 202 203 204
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

205
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
206 207 208 209 210 211
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

212
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
213 214 215 216
	if (err)
		goto out;

out:
217
	mv88e6xxx_reg_unlock(chip);
218 219
}

220
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

246
/* To be called with reg_lock held */
247
static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
248 249
{
	int irq, virq;
250 251
	u16 mask;

252
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
253
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
254
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
255

256
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
257
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
258 259 260
		irq_dispose_mapping(virq);
	}

261
	irq_domain_remove(chip->g1_irq.domain);
262 263
}

264 265
static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
266 267 268 269
	/*
	 * free_irq must be called without reg_lock taken because the irq
	 * handler takes this lock, too.
	 */
270
	free_irq(chip->irq, chip);
271

272
	mv88e6xxx_reg_lock(chip);
273
	mv88e6xxx_g1_irq_free_common(chip);
274
	mv88e6xxx_reg_unlock(chip);
275 276 277
}

static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
278
{
279 280
	int err, irq, virq;
	u16 reg, mask;
281 282 283 284 285 286 287 288 289 290 291 292 293 294

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
296
	if (err)
297
		goto out_mapping;
298

299
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
300

301
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
302
	if (err)
303
		goto out_disable;
304 305

	/* Reading the interrupt status clears (most of) them */
306
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
307
	if (err)
308
		goto out_disable;
309 310 311

	return 0;

312
out_disable:
313
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
314
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
315 316 317 318 319 320 321 322

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
323 324 325 326

	return err;
}

327 328
static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
329 330
	static struct lock_class_key lock_key;
	static struct lock_class_key request_key;
331 332 333 334 335 336
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

337 338 339 340 341 342
	/* These lock classes tells lockdep that global 1 irqs are in
	 * a different category than their parent GPIO, so it won't
	 * report false recursion.
	 */
	irq_set_lockdep_class(chip->irq, &lock_key, &request_key);

343
	mv88e6xxx_reg_unlock(chip);
344 345
	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
346
				   IRQF_ONESHOT | IRQF_SHARED,
347
				   dev_name(chip->dev), chip);
348
	mv88e6xxx_reg_lock(chip);
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
	if (err)
		mv88e6xxx_g1_irq_free_common(chip);

	return err;
}

static void mv88e6xxx_irq_poll(struct kthread_work *work)
{
	struct mv88e6xxx_chip *chip = container_of(work,
						   struct mv88e6xxx_chip,
						   irq_poll_work.work);
	mv88e6xxx_g1_irq_thread_work(chip);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));
}

static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

	kthread_init_delayed_work(&chip->irq_poll_work,
				  mv88e6xxx_irq_poll);

377
	chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
378 379 380 381 382 383 384 385 386 387 388 389 390
	if (IS_ERR(chip->kworker))
		return PTR_ERR(chip->kworker);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));

	return 0;
}

static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
{
	kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
	kthread_destroy_worker(chip->kworker);
391

392
	mv88e6xxx_reg_lock(chip);
393
	mv88e6xxx_g1_irq_free_common(chip);
394
	mv88e6xxx_reg_unlock(chip);
395 396
}

397 398 399
int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port, int link,
			     int speed, int duplex, int pause,
			     phy_interface_t mode)
400
{
401
	struct phylink_link_state state;
402 403 404 405 406
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

407 408 409 410 411 412 413 414 415 416 417 418 419
	if (!chip->info->ops->port_link_state)
		return 0;

	err = chip->info->ops->port_link_state(chip, port, &state);
	if (err)
		return err;

	/* Has anything actually changed? We don't expect the
	 * interface mode to change without one of the other
	 * parameters also changing
	 */
	if (state.link == link &&
	    state.speed == speed &&
420 421 422
	    state.duplex == duplex &&
	    (state.interface == mode ||
	     state.interface == PHY_INTERFACE_MODE_NA))
423 424
		return 0;

425
	/* Port's MAC control must not be changed unless the link is down */
426
	err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
427 428 429 430 431 432 433 434 435
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

436 437 438
	if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
		mode = chip->info->ops->port_max_speed_mode(port);

439 440 441 442 443 444
	if (chip->info->ops->port_set_pause) {
		err = chip->info->ops->port_set_pause(chip, port, pause);
		if (err)
			goto restore_link;
	}

445 446 447 448 449 450 451 452 453 454 455 456
	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

457 458 459 460 461 462
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

463 464 465
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
466
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
467 468 469 470

	return err;
}

471 472 473 474 475 476 477
static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	return port < chip->info->num_internal_phys;
}

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (!phy_interface_mode_is_8023z(state->interface)) {
		/* 10M and 100M are only supported in non-802.3z mode */
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 10baseT_Full);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 100baseT_Full);
	}
}

static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* FIXME: if the port is in 1000Base-X mode, then it only supports
	 * 1000M FD speeds.  In this case, CMODE will indicate 5.
	 */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

504 505 506 507 508 509 510 511 512 513 514 515 516 517
static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (port >= 5)
		phylink_set(mask, 2500baseX_Full);

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
533
	if (port >= 9) {
534
		phylink_set(mask, 2500baseX_Full);
535 536
		phylink_set(mask, 2500baseT_Full);
	}
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
					unsigned long *mask,
					struct phylink_link_state *state)
{
	if (port >= 9) {
		phylink_set(mask, 10000baseT_Full);
		phylink_set(mask, 10000baseKR_Full);
	}

	mv88e6390_phylink_validate(chip, port, mask, state);
}

557 558 559 560
static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
			       unsigned long *supported,
			       struct phylink_link_state *state)
{
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	struct mv88e6xxx_chip *chip = ds->priv;

	/* Allow all the expected bits */
	phylink_set(mask, Autoneg);
	phylink_set(mask, Pause);
	phylink_set_port_modes(mask);

	if (chip->info->ops->phylink_validate)
		chip->info->ops->phylink_validate(chip, port, mask, state);

	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mask,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);

	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
	 * to advertise both, only report advertising at 2500BaseX.
	 */
	phylink_helper_basex_speed(state);
580 581 582 583 584 585 586 587
}

static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
				struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

588
	mv88e6xxx_reg_lock(chip);
589 590 591 592
	if (chip->info->ops->port_link_state)
		err = chip->info->ops->port_link_state(chip, port, state);
	else
		err = -EOPNOTSUPP;
593
	mv88e6xxx_reg_unlock(chip);
594 595 596 597 598 599 600 601 602

	return err;
}

static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
				 unsigned int mode,
				 const struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
603
	int speed, duplex, link, pause, err;
604

605
	if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
606 607 608 609 610 611
		return;

	if (mode == MLO_AN_FIXED) {
		link = LINK_FORCED_UP;
		speed = state->speed;
		duplex = state->duplex;
612 613 614 615
	} else if (!mv88e6xxx_phy_is_internal(ds, port)) {
		link = state->link;
		speed = state->speed;
		duplex = state->duplex;
616 617 618 619 620
	} else {
		speed = SPEED_UNFORCED;
		duplex = DUPLEX_UNFORCED;
		link = LINK_UNFORCED;
	}
621
	pause = !!phylink_test(state->advertising, Pause);
622

623
	mv88e6xxx_reg_lock(chip);
624
	err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
625
				       state->interface);
626
	mv88e6xxx_reg_unlock(chip);
627 628 629 630 631 632 633 634 635 636

	if (err && err != -EOPNOTSUPP)
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
}

static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

637
	mv88e6xxx_reg_lock(chip);
638
	err = chip->info->ops->port_set_link(chip, port, link);
639
	mv88e6xxx_reg_unlock(chip);
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660

	if (err)
		dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
}

static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
				    unsigned int mode,
				    phy_interface_t interface)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
}

static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
				  unsigned int mode, phy_interface_t interface,
				  struct phy_device *phydev)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
}

661
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
662
{
663 664
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
665

666
	return chip->info->ops->stats_snapshot(chip, port);
667 668
}

669
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
729 730
};

731
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
732
					    struct mv88e6xxx_hw_stat *s,
733 734
					    int port, u16 bank1_select,
					    u16 histogram)
735 736 737
{
	u32 low;
	u32 high = 0;
738
	u16 reg = 0;
739
	int err;
740 741
	u64 value;

742
	switch (s->type) {
743
	case STATS_TYPE_PORT:
744 745
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
746
			return U64_MAX;
747

748
		low = reg;
749
		if (s->size == 4) {
750 751
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
752
				return U64_MAX;
753
			low |= ((u32)reg) << 16;
754
		}
755
		break;
756
	case STATS_TYPE_BANK1:
757
		reg = bank1_select;
758 759
		/* fall through */
	case STATS_TYPE_BANK0:
760
		reg |= s->reg | histogram;
761
		mv88e6xxx_g1_stats_read(chip, reg, &low);
762
		if (s->size == 8)
763
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
764 765
		break;
	default:
766
		return U64_MAX;
767
	}
768
	value = (((u64)high) << 32) | low;
769 770 771
	return value;
}

772 773
static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data, int types)
774
{
775 776
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
777

778 779
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
780
		if (stat->type & types) {
781 782 783 784
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
785
	}
786 787

	return j;
788 789
}

790 791
static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
792
{
793 794
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_PORT);
795 796
}

797 798 799 800 801 802
static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
{
	return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
}

803 804
static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
805
{
806 807
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
808 809
}

810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
	"atu_member_violation",
	"atu_miss_violation",
	"atu_full_violation",
	"vtu_member_violation",
	"vtu_miss_violation",
};

static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
{
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
		strlcpy(data + i * ETH_GSTRING_LEN,
			mv88e6xxx_atu_vtu_stats_strings[i],
			ETH_GSTRING_LEN);
}

828
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
829
				  u32 stringset, uint8_t *data)
830
{
V
Vivien Didelot 已提交
831
	struct mv88e6xxx_chip *chip = ds->priv;
832
	int count = 0;
833

834 835 836
	if (stringset != ETH_SS_STATS)
		return;

837
	mv88e6xxx_reg_lock(chip);
838

839
	if (chip->info->ops->stats_get_strings)
840 841 842 843
		count = chip->info->ops->stats_get_strings(chip, data);

	if (chip->info->ops->serdes_get_strings) {
		data += count * ETH_GSTRING_LEN;
844
		count = chip->info->ops->serdes_get_strings(chip, port, data);
845
	}
846

847 848 849
	data += count * ETH_GSTRING_LEN;
	mv88e6xxx_atu_vtu_get_strings(data);

850
	mv88e6xxx_reg_unlock(chip);
851 852 853 854 855
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
856 857 858 859 860
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
861
		if (stat->type & types)
862 863 864
			j++;
	}
	return j;
865 866
}

867 868 869 870 871 872
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

873 874 875 876 877
static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
}

878 879 880 881 882 883
static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

884
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
885 886
{
	struct mv88e6xxx_chip *chip = ds->priv;
887 888
	int serdes_count = 0;
	int count = 0;
889

890 891 892
	if (sset != ETH_SS_STATS)
		return 0;

893
	mv88e6xxx_reg_lock(chip);
894
	if (chip->info->ops->stats_get_sset_count)
895 896 897 898 899 900 901
		count = chip->info->ops->stats_get_sset_count(chip);
	if (count < 0)
		goto out;

	if (chip->info->ops->serdes_get_sset_count)
		serdes_count = chip->info->ops->serdes_get_sset_count(chip,
								      port);
902
	if (serdes_count < 0) {
903
		count = serdes_count;
904 905 906 907 908
		goto out;
	}
	count += serdes_count;
	count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);

909
out:
910
	mv88e6xxx_reg_unlock(chip);
911

912
	return count;
913 914
}

915 916 917
static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data, int types,
				     u16 bank1_select, u16 histogram)
918 919 920 921 922 923 924
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
925
			mv88e6xxx_reg_lock(chip);
926 927 928
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
929
			mv88e6xxx_reg_unlock(chip);
930

931 932 933
			j++;
		}
	}
934
	return j;
935 936
}

937 938
static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
939 940
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
941
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
942
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
943 944
}

945 946 947 948 949 950 951
static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
}

952 953
static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
954 955
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
956
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
957 958
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
959 960
}

961 962
static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
963 964 965
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
966 967
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
968 969
}

970 971 972 973 974 975 976 977 978 979
static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
					uint64_t *data)
{
	*data++ = chip->ports[port].atu_member_violation;
	*data++ = chip->ports[port].atu_miss_violation;
	*data++ = chip->ports[port].atu_full_violation;
	*data++ = chip->ports[port].vtu_member_violation;
	*data++ = chip->ports[port].vtu_miss_violation;
}

980 981 982
static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
983 984
	int count = 0;

985
	if (chip->info->ops->stats_get_stats)
986 987
		count = chip->info->ops->stats_get_stats(chip, port, data);

988
	mv88e6xxx_reg_lock(chip);
989 990
	if (chip->info->ops->serdes_get_stats) {
		data += count;
991
		count = chip->info->ops->serdes_get_stats(chip, port, data);
992
	}
993 994
	data += count;
	mv88e6xxx_atu_vtu_get_stats(chip, port, data);
995
	mv88e6xxx_reg_unlock(chip);
996 997
}

998 999
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1000
{
V
Vivien Didelot 已提交
1001
	struct mv88e6xxx_chip *chip = ds->priv;
1002 1003
	int ret;

1004
	mv88e6xxx_reg_lock(chip);
1005

1006
	ret = mv88e6xxx_stats_snapshot(chip, port);
1007
	mv88e6xxx_reg_unlock(chip);
1008 1009

	if (ret < 0)
1010
		return;
1011 1012

	mv88e6xxx_get_stats(chip, port, data);
1013

1014 1015
}

1016
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1017 1018 1019 1020
{
	return 32 * sizeof(u16);
}

1021 1022
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1023
{
V
Vivien Didelot 已提交
1024
	struct mv88e6xxx_chip *chip = ds->priv;
1025 1026
	int err;
	u16 reg;
1027 1028 1029
	u16 *p = _p;
	int i;

1030
	regs->version = chip->info->prod_num;
1031 1032 1033

	memset(p, 0xff, 32 * sizeof(u16));

1034
	mv88e6xxx_reg_lock(chip);
1035

1036 1037
	for (i = 0; i < 32; i++) {

1038 1039 1040
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1041
	}
1042

1043
	mv88e6xxx_reg_unlock(chip);
1044 1045
}

V
Vivien Didelot 已提交
1046 1047
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1048
{
1049 1050
	/* Nothing to do on the port's MAC */
	return 0;
1051 1052
}

V
Vivien Didelot 已提交
1053 1054
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1055
{
1056 1057
	/* Nothing to do on the port's MAC */
	return 0;
1058 1059
}

1060
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1061
{
1062 1063 1064
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1065 1066
	int i;

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
V
Vivien Didelot 已提交
1087
		    (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
1088 1089 1090 1091 1092
			pvlan |= BIT(i);

	return pvlan;
}

1093
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1094 1095
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1096 1097 1098

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1099

1100
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1101 1102
}

1103 1104
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1105
{
V
Vivien Didelot 已提交
1106
	struct mv88e6xxx_chip *chip = ds->priv;
1107
	int err;
1108

1109
	mv88e6xxx_reg_lock(chip);
1110
	err = mv88e6xxx_port_set_state(chip, port, state);
1111
	mv88e6xxx_reg_unlock(chip);
1112 1113

	if (err)
1114
		dev_err(ds->dev, "p%d: failed to update state\n", port);
1115 1116
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	if (chip->info->ops->ieee_pri_map) {
		err = chip->info->ops->ieee_pri_map(chip);
		if (err)
			return err;
	}

	if (chip->info->ops->ip_pri_map) {
		err = chip->info->ops->ip_pri_map(chip);
		if (err)
			return err;
	}

	return 0;
}

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
{
	int target, port;
	int err;

	if (!chip->info->global2_addr)
		return 0;

	/* Initialize the routing port to the 32 possible target devices */
	for (target = 0; target < 32; target++) {
		port = 0x1f;
		if (target < DSA_MAX_SWITCHES)
			if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
				port = chip->ds->rtable[target];

		err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
		if (err)
			return err;
	}

1156 1157 1158 1159 1160 1161 1162
	if (chip->info->ops->set_cascade_port) {
		port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
		err = chip->info->ops->set_cascade_port(chip, port);
		if (err)
			return err;
	}

1163 1164 1165 1166
	err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
	if (err)
		return err;

1167 1168 1169
	return 0;
}

1170 1171 1172 1173 1174 1175 1176 1177 1178
static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
{
	/* Clear all trunk masks and mapping */
	if (chip->info->global2_addr)
		return mv88e6xxx_g2_trunk_clear(chip);

	return 0;
}

1179 1180 1181 1182 1183 1184 1185 1186
static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->rmu_disable)
		return chip->info->ops->rmu_disable(chip);

	return 0;
}

1187 1188 1189 1190 1191 1192 1193 1194
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

1195 1196 1197 1198 1199 1200 1201 1202
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

1203 1204
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1205 1206
	int err;

1207 1208 1209 1210
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1211 1212 1213 1214
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1215 1216 1217
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->set_switch_mac) {
		u8 addr[ETH_ALEN];

		eth_random_addr(addr);

		return chip->info->ops->set_switch_mac(chip, addr);
	}

	return 0;
}

1251 1252 1253 1254 1255 1256 1257 1258 1259
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1260
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1261 1262 1263 1264

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1265 1266
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1267 1268 1269
	int dev, port;
	int err;

1270 1271 1272 1273 1274 1275
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1289 1290
}

1291 1292 1293 1294 1295
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

1296
	mv88e6xxx_reg_lock(chip);
1297
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1298
	mv88e6xxx_reg_unlock(chip);
1299 1300

	if (err)
1301
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1302 1303
}

1304 1305 1306 1307 1308 1309 1310 1311
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1312 1313 1314 1315 1316 1317 1318 1319 1320
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1321 1322 1323 1324 1325 1326 1327 1328 1329
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1330
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1331 1332
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1333
	struct mv88e6xxx_vtu_entry vlan;
1334
	int i, err;
1335 1336 1337

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1338
	/* Set every FID bit used by the (un)bridged ports */
1339
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1340
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1341 1342 1343 1344 1345 1346
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1347
	/* Set every FID bit used by the VLAN entries */
1348 1349 1350
	vlan.vid = chip->info->max_vid;
	vlan.valid = false;

1351
	do {
1352
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1353 1354 1355 1356 1357 1358 1359
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1360
	} while (vlan.vid < chip->info->max_vid);
1361 1362 1363 1364 1365

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1366
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1367 1368 1369
		return -ENOSPC;

	/* Clear the database */
1370
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1371 1372
}

1373 1374 1375
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1376
	struct mv88e6xxx_chip *chip = ds->priv;
1377
	struct mv88e6xxx_vtu_entry vlan;
1378 1379
	int i, err;

1380 1381 1382 1383
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1384 1385 1386
	if (!vid_begin)
		return -EOPNOTSUPP;

1387 1388 1389
	vlan.vid = vid_begin - 1;
	vlan.valid = false;

1390
	do {
1391
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1392
		if (err)
1393
			return err;
1394 1395 1396 1397 1398 1399 1400

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1401
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1402 1403 1404
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1405
			if (!ds->ports[i].slave)
1406 1407
				continue;

1408
			if (vlan.member[i] ==
1409
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1410 1411
				continue;

V
Vivien Didelot 已提交
1412
			if (dsa_to_port(ds, i)->bridge_dev ==
1413
			    ds->ports[port].bridge_dev)
1414 1415
				break; /* same bridge, check next VLAN */

V
Vivien Didelot 已提交
1416
			if (!dsa_to_port(ds, i)->bridge_dev)
1417 1418
				continue;

1419 1420
			dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
				port, vlan.vid, i,
V
Vivien Didelot 已提交
1421
				netdev_name(dsa_to_port(ds, i)->bridge_dev));
1422
			return -EOPNOTSUPP;
1423 1424 1425
		}
	} while (vlan.vid < vid_end);

1426
	return 0;
1427 1428
}

1429 1430
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1431
{
V
Vivien Didelot 已提交
1432
	struct mv88e6xxx_chip *chip = ds->priv;
1433 1434
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1435
	int err;
1436

1437
	if (!chip->info->max_vid)
1438 1439
		return -EOPNOTSUPP;

1440
	mv88e6xxx_reg_lock(chip);
1441
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1442
	mv88e6xxx_reg_unlock(chip);
1443

1444
	return err;
1445 1446
}

1447 1448
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1449
			    const struct switchdev_obj_port_vlan *vlan)
1450
{
V
Vivien Didelot 已提交
1451
	struct mv88e6xxx_chip *chip = ds->priv;
1452 1453
	int err;

1454
	if (!chip->info->max_vid)
1455 1456
		return -EOPNOTSUPP;

1457 1458 1459
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
1460
	mv88e6xxx_reg_lock(chip);
1461 1462
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
1463
	mv88e6xxx_reg_unlock(chip);
1464

1465 1466 1467
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
1468
	return err;
1469 1470
}

1471 1472 1473 1474 1475
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
{
	struct mv88e6xxx_atu_entry entry;
1476 1477
	struct mv88e6xxx_vtu_entry vlan;
	u16 fid;
1478 1479 1480
	int err;

	/* Null VLAN ID corresponds to the port private database */
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
	if (vid == 0) {
		err = mv88e6xxx_port_get_fid(chip, port, &fid);
		if (err)
			return err;
	} else {
		vlan.vid = vid - 1;
		vlan.valid = false;

		err = mv88e6xxx_vtu_getnext(chip, &vlan);
		if (err)
			return err;

		/* switchdev expects -EOPNOTSUPP to honor software VLANs */
		if (vlan.vid != vid || !vlan.valid)
			return -EOPNOTSUPP;

		fid = vlan.fid;
	}
1499

1500
	entry.state = 0;
1501 1502 1503
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

1504
	err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
1505 1506 1507 1508
	if (err)
		return err;

	/* Initialize a fresh ATU entry if it isn't found */
1509
	if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
1510 1511 1512 1513 1514
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

	/* Purge the ATU entry only if no port is using it anymore */
1515
	if (!state) {
1516 1517
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1518
			entry.state = 0;
1519 1520 1521 1522 1523
	} else {
		entry.portvec |= BIT(port);
		entry.state = state;
	}

1524
	return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
1525 1526
}

1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
					u16 vid)
{
	const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;

	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
}

static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
{
	int port;
	int err;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
		if (err)
			return err;
	}

	return 0;
}

1550
static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
1551
				    u16 vid, u8 member)
1552
{
1553
	const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1554
	struct mv88e6xxx_vtu_entry vlan;
1555
	int i, err;
1556

1557 1558
	if (!vid)
		return -EOPNOTSUPP;
1559

1560 1561
	vlan.vid = vid - 1;
	vlan.valid = false;
1562

1563
	err = mv88e6xxx_vtu_getnext(chip, &vlan);
1564 1565 1566
	if (err)
		return err;

1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
	if (vlan.vid != vid || !vlan.valid) {
		memset(&vlan, 0, sizeof(vlan));

		err = mv88e6xxx_atu_new(chip, &vlan.fid);
		if (err)
			return err;

		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
			if (i == port)
				vlan.member[i] = member;
			else
				vlan.member[i] = non_member;

		vlan.vid = vid;
		vlan.valid = true;

		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
		if (err)
			return err;

		err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
		if (err)
			return err;
	} else if (vlan.member[port] != member) {
		vlan.member[port] = member;

		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
		if (err)
			return err;
	} else {
		dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
			 port, vid);
	}

	return 0;
1602 1603
}

1604
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1605
				    const struct switchdev_obj_port_vlan *vlan)
1606
{
V
Vivien Didelot 已提交
1607
	struct mv88e6xxx_chip *chip = ds->priv;
1608 1609
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1610
	u8 member;
1611 1612
	u16 vid;

1613
	if (!chip->info->max_vid)
1614 1615
		return;

1616
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1617
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1618
	else if (untagged)
1619
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1620
	else
1621
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1622

1623
	mv88e6xxx_reg_lock(chip);
1624

1625
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1626
		if (mv88e6xxx_port_vlan_join(chip, port, vid, member))
1627 1628
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1629

1630
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1631 1632
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1633

1634
	mv88e6xxx_reg_unlock(chip);
1635 1636
}

1637 1638
static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
				     int port, u16 vid)
1639
{
1640
	struct mv88e6xxx_vtu_entry vlan;
1641 1642
	int i, err;

1643 1644 1645 1646 1647 1648 1649
	if (!vid)
		return -EOPNOTSUPP;

	vlan.vid = vid - 1;
	vlan.valid = false;

	err = mv88e6xxx_vtu_getnext(chip, &vlan);
1650
	if (err)
1651
		return err;
1652

1653 1654 1655 1656 1657
	/* If the VLAN doesn't exist in hardware or the port isn't a member,
	 * tell switchdev that this VLAN is likely handled in software.
	 */
	if (vlan.vid != vid || !vlan.valid ||
	    vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1658
		return -EOPNOTSUPP;
1659

1660
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1661 1662

	/* keep the VLAN unless all ports are excluded */
1663
	vlan.valid = false;
1664
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1665 1666
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1667
			vlan.valid = true;
1668 1669 1670 1671
			break;
		}
	}

1672
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1673 1674 1675
	if (err)
		return err;

1676
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1677 1678
}

1679 1680
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1681
{
V
Vivien Didelot 已提交
1682
	struct mv88e6xxx_chip *chip = ds->priv;
1683 1684 1685
	u16 pvid, vid;
	int err = 0;

1686
	if (!chip->info->max_vid)
1687 1688
		return -EOPNOTSUPP;

1689
	mv88e6xxx_reg_lock(chip);
1690

1691
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1692 1693 1694
	if (err)
		goto unlock;

1695
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1696
		err = mv88e6xxx_port_vlan_leave(chip, port, vid);
1697 1698 1699 1700
		if (err)
			goto unlock;

		if (vid == pvid) {
1701
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1702 1703 1704 1705 1706
			if (err)
				goto unlock;
		}
	}

1707
unlock:
1708
	mv88e6xxx_reg_unlock(chip);
1709 1710 1711 1712

	return err;
}

1713 1714
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
1715
{
V
Vivien Didelot 已提交
1716
	struct mv88e6xxx_chip *chip = ds->priv;
1717
	int err;
1718

1719
	mv88e6xxx_reg_lock(chip);
1720 1721
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1722
	mv88e6xxx_reg_unlock(chip);
1723 1724

	return err;
1725 1726
}

1727
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1728
				  const unsigned char *addr, u16 vid)
1729
{
V
Vivien Didelot 已提交
1730
	struct mv88e6xxx_chip *chip = ds->priv;
1731
	int err;
1732

1733
	mv88e6xxx_reg_lock(chip);
1734
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
1735
	mv88e6xxx_reg_unlock(chip);
1736

1737
	return err;
1738 1739
}

1740 1741
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
1742
				      dsa_fdb_dump_cb_t *cb, void *data)
1743
{
1744
	struct mv88e6xxx_atu_entry addr;
1745
	bool is_static;
1746 1747
	int err;

1748
	addr.state = 0;
1749
	eth_broadcast_addr(addr.mac);
1750 1751

	do {
1752
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1753
		if (err)
1754
			return err;
1755

1756
		if (!addr.state)
1757 1758
			break;

1759
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1760 1761
			continue;

1762 1763
		if (!is_unicast_ether_addr(addr.mac))
			continue;
1764

1765 1766 1767
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
1768 1769
		if (err)
			return err;
1770 1771 1772 1773 1774
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1775
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1776
				  dsa_fdb_dump_cb_t *cb, void *data)
1777
{
1778
	struct mv88e6xxx_vtu_entry vlan;
1779
	u16 fid;
1780 1781
	int err;

1782
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1783
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1784
	if (err)
1785
		return err;
1786

1787
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
1788
	if (err)
1789
		return err;
1790

1791
	/* Dump VLANs' Filtering Information Databases */
1792 1793 1794
	vlan.vid = chip->info->max_vid;
	vlan.valid = false;

1795
	do {
1796
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1797
		if (err)
1798
			return err;
1799 1800 1801 1802

		if (!vlan.valid)
			break;

1803
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1804
						 cb, data);
1805
		if (err)
1806
			return err;
1807
	} while (vlan.vid < chip->info->max_vid);
1808

1809 1810 1811 1812
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1813
				   dsa_fdb_dump_cb_t *cb, void *data)
1814
{
V
Vivien Didelot 已提交
1815
	struct mv88e6xxx_chip *chip = ds->priv;
1816 1817
	int err;

1818
	mv88e6xxx_reg_lock(chip);
1819
	err = mv88e6xxx_port_db_dump(chip, port, cb, data);
1820
	mv88e6xxx_reg_unlock(chip);
1821

1822
	return err;
1823 1824
}

1825 1826
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1827
{
1828
	struct dsa_switch *ds;
1829
	int port;
1830
	int dev;
1831
	int err;
1832

1833 1834 1835 1836
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1837
			if (err)
1838
				return err;
1839 1840 1841
		}
	}

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1860 1861 1862 1863 1864 1865 1866 1867 1868
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

1869
	mv88e6xxx_reg_lock(chip);
1870
	err = mv88e6xxx_bridge_map(chip, br);
1871
	mv88e6xxx_reg_unlock(chip);
1872

1873
	return err;
1874 1875
}

1876 1877
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1878
{
V
Vivien Didelot 已提交
1879
	struct mv88e6xxx_chip *chip = ds->priv;
1880

1881
	mv88e6xxx_reg_lock(chip);
1882 1883 1884
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1885
	mv88e6xxx_reg_unlock(chip);
1886 1887
}

1888 1889 1890 1891 1892 1893 1894 1895 1896
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

1897
	mv88e6xxx_reg_lock(chip);
1898
	err = mv88e6xxx_pvt_map(chip, dev, port);
1899
	mv88e6xxx_reg_unlock(chip);
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

1912
	mv88e6xxx_reg_lock(chip);
1913 1914
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1915
	mv88e6xxx_reg_unlock(chip);
1916 1917
}

1918 1919 1920 1921 1922 1923 1924 1925
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1939
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1940
{
1941
	int i, err;
1942

1943
	/* Set all ports to the Disabled state */
1944
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1945
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1946 1947
		if (err)
			return err;
1948 1949
	}

1950 1951 1952
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1953 1954
	usleep_range(2000, 4000);

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1966
	mv88e6xxx_hardware_reset(chip);
1967

1968
	return mv88e6xxx_software_reset(chip);
1969 1970
}

1971
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1972 1973
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1974 1975 1976
{
	int err;

1977 1978 1979 1980
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1981 1982 1983
	if (err)
		return err;

1984 1985 1986 1987 1988 1989 1990 1991
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1992 1993
}

1994
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1995
{
1996
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1997
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1998
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1999
}
2000

2001 2002 2003
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2004
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2005
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2006
}
2007

2008 2009 2010 2011
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
2012 2013
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
2014
}
2015

2016 2017 2018 2019
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2020

2021
	if (dsa_is_user_port(chip->ds, port))
2022
		return mv88e6xxx_set_port_mode_normal(chip, port);
2023

2024 2025 2026
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2027

2028 2029
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2030

2031
	return -EINVAL;
2032 2033
}

2034
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2035
{
2036
	bool message = dsa_is_dsa_port(chip->ds, port);
2037

2038
	return mv88e6xxx_port_set_message_port(chip, port, message);
2039
}
2040

2041
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2042
{
2043
	struct dsa_switch *ds = chip->ds;
2044
	bool flood;
2045

2046 2047 2048 2049 2050
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2051

2052
	return 0;
2053 2054
}

2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_port *mvp = dev_id;
	struct mv88e6xxx_chip *chip = mvp->chip;
	irqreturn_t ret = IRQ_NONE;
	int port = mvp->port;
	u8 lane;

	mv88e6xxx_reg_lock(chip);
	lane = mv88e6xxx_serdes_get_lane(chip, port);
	if (lane)
		ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
	mv88e6xxx_reg_unlock(chip);

	return ret;
}

static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
					u8 lane)
{
	struct mv88e6xxx_port *dev_id = &chip->ports[port];
	unsigned int irq;
	int err;

	/* Nothing to request if this SERDES port has no IRQ */
	irq = mv88e6xxx_serdes_irq_mapping(chip, port);
	if (!irq)
		return 0;

	/* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
	mv88e6xxx_reg_unlock(chip);
	err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
				   IRQF_ONESHOT, "mv88e6xxx-serdes", dev_id);
	mv88e6xxx_reg_lock(chip);
	if (err)
		return err;

	dev_id->serdes_irq = irq;

	return mv88e6xxx_serdes_irq_enable(chip, port, lane);
}

static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
				     u8 lane)
{
	struct mv88e6xxx_port *dev_id = &chip->ports[port];
	unsigned int irq = dev_id->serdes_irq;
	int err;

	/* Nothing to free if no IRQ has been requested */
	if (!irq)
		return 0;

	err = mv88e6xxx_serdes_irq_disable(chip, port, lane);

	/* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
	mv88e6xxx_reg_unlock(chip);
	free_irq(irq, dev_id);
	mv88e6xxx_reg_lock(chip);

	dev_id->serdes_irq = 0;

	return err;
}

2120 2121 2122
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
2123
	u8 lane;
2124
	int err;
2125

2126 2127
	lane = mv88e6xxx_serdes_get_lane(chip, port);
	if (!lane)
2128 2129 2130
		return 0;

	if (on) {
2131
		err = mv88e6xxx_serdes_power_up(chip, port, lane);
2132 2133 2134
		if (err)
			return err;

2135
		err = mv88e6xxx_serdes_irq_request(chip, port, lane);
2136
	} else {
2137 2138 2139
		err = mv88e6xxx_serdes_irq_free(chip, port, lane);
		if (err)
			return err;
2140

2141
		err = mv88e6xxx_serdes_power_down(chip, port, lane);
2142 2143 2144
	}

	return err;
2145 2146
}

2147 2148 2149 2150 2151 2152
static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
{
	struct dsa_switch *ds = chip->ds;
	int upstream_port;
	int err;

2153
	upstream_port = dsa_upstream_port(ds, port);
2154 2155 2156 2157 2158 2159 2160
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(chip, port,
							      upstream_port);
		if (err)
			return err;
	}

2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
	if (port == upstream_port) {
		if (chip->info->ops->set_cpu_port) {
			err = chip->info->ops->set_cpu_port(chip,
							    upstream_port);
			if (err)
				return err;
		}

		if (chip->info->ops->set_egress_port) {
			err = chip->info->ops->set_egress_port(chip,
							       upstream_port);
			if (err)
				return err;
		}
	}

2177 2178 2179
	return 0;
}

2180
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2181
{
2182
	struct dsa_switch *ds = chip->ds;
2183
	int err;
2184
	u16 reg;
2185

2186 2187 2188
	chip->ports[port].chip = chip;
	chip->ports[port].port = port;

2189 2190 2191 2192 2193 2194 2195
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
2196
					       PAUSE_OFF,
2197 2198 2199 2200
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
2201
					       PAUSE_ON,
2202 2203 2204
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2220 2221 2222 2223
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
2224 2225
	if (err)
		return err;
2226

2227
	err = mv88e6xxx_setup_port_mode(chip, port);
2228 2229
	if (err)
		return err;
2230

2231
	err = mv88e6xxx_setup_egress_floods(chip, port);
2232 2233 2234
	if (err)
		return err;

2235
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2236
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2237 2238 2239
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2240
	 */
2241 2242 2243
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2244

2245 2246 2247
	err = mv88e6xxx_setup_upstream_port(chip, port);
	if (err)
		return err;
2248

2249
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
2250
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
2251 2252 2253
	if (err)
		return err;

2254 2255
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
2256 2257 2258 2259
		if (err)
			return err;
	}

2260 2261 2262 2263 2264
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2265
	reg = 1 << port;
2266 2267
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2268
		reg = 0;
2269

2270 2271
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
2272 2273
	if (err)
		return err;
2274 2275

	/* Egress rate control 2: disable egress rate control. */
2276 2277
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
2278 2279
	if (err)
		return err;
2280

2281 2282
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
2283 2284
		if (err)
			return err;
2285
	}
2286

2287 2288 2289 2290 2291 2292
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2293 2294
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2295 2296
		if (err)
			return err;
2297
	}
2298

2299 2300
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2301 2302
		if (err)
			return err;
2303 2304
	}

2305 2306
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2307 2308
		if (err)
			return err;
2309 2310
	}

2311 2312 2313 2314 2315
	if (chip->info->ops->port_setup_message_port) {
		err = chip->info->ops->port_setup_message_port(chip, port);
		if (err)
			return err;
	}
2316

2317
	/* Port based VLAN map: give each port the same default address
2318 2319
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2320
	 */
2321
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2322 2323
	if (err)
		return err;
2324

2325
	err = mv88e6xxx_port_vlan_map(chip, port);
2326 2327
	if (err)
		return err;
2328 2329 2330 2331

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2332
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
2333 2334
}

2335 2336 2337 2338
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
2339
	int err;
2340

2341
	mv88e6xxx_reg_lock(chip);
2342
	err = mv88e6xxx_serdes_power(chip, port, true);
2343
	mv88e6xxx_reg_unlock(chip);
2344 2345 2346 2347

	return err;
}

2348
static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
2349 2350 2351
{
	struct mv88e6xxx_chip *chip = ds->priv;

2352
	mv88e6xxx_reg_lock(chip);
2353 2354
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2355
	mv88e6xxx_reg_unlock(chip);
2356 2357
}

2358 2359 2360
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2361
	struct mv88e6xxx_chip *chip = ds->priv;
2362 2363
	int err;

2364
	mv88e6xxx_reg_lock(chip);
2365
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2366
	mv88e6xxx_reg_unlock(chip);
2367 2368 2369 2370

	return err;
}

2371
static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
2372
{
2373
	int err;
2374

2375
	/* Initialize the statistics unit */
2376 2377 2378 2379 2380
	if (chip->info->ops->stats_set_histogram) {
		err = chip->info->ops->stats_set_histogram(chip);
		if (err)
			return err;
	}
2381

2382
	return mv88e6xxx_g1_stats_clear(chip);
2383 2384
}

2385 2386 2387 2388 2389 2390 2391 2392
/* Check if the errata has already been applied. */
static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;
	u16 val;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2393
		err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
		if (err) {
			dev_err(chip->dev,
				"Error reading hidden register: %d\n", err);
			return false;
		}
		if (val != 0x01c0)
			return false;
	}

	return true;
}

/* The 6390 copper ports have an errata which require poking magic
 * values into undocumented hidden registers and then performing a
 * software reset.
 */
static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (mv88e6390_setup_errata_applied(chip))
		return 0;

	/* Set the ports into blocking mode */
	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
		if (err)
			return err;
	}

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2426
		err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
2427 2428 2429 2430 2431 2432 2433
		if (err)
			return err;
	}

	return mv88e6xxx_software_reset(chip);
}

2434
static int mv88e6xxx_setup(struct dsa_switch *ds)
2435
{
V
Vivien Didelot 已提交
2436
	struct mv88e6xxx_chip *chip = ds->priv;
2437
	u8 cmode;
2438
	int err;
2439 2440
	int i;

2441
	chip->ds = ds;
2442
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2443

2444
	mv88e6xxx_reg_lock(chip);
2445

2446 2447 2448 2449 2450 2451
	if (chip->info->ops->setup_errata) {
		err = chip->info->ops->setup_errata(chip);
		if (err)
			goto unlock;
	}

2452 2453 2454 2455 2456
	/* Cache the cmode of each port. */
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
		if (chip->info->ops->port_get_cmode) {
			err = chip->info->ops->port_get_cmode(chip, i, &cmode);
			if (err)
2457
				goto unlock;
2458 2459 2460 2461 2462

			chip->ports[i].cmode = cmode;
		}
	}

2463
	/* Setup Switch Port Registers */
2464
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2465 2466 2467
		if (dsa_is_unused_port(ds, i))
			continue;

2468
		/* Prevent the use of an invalid port. */
2469
		if (mv88e6xxx_is_invalid_port(chip, i)) {
2470 2471 2472 2473 2474
			dev_err(chip->dev, "port %d is invalid\n", i);
			err = -EINVAL;
			goto unlock;
		}

2475 2476 2477 2478 2479
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

2480 2481 2482 2483
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2484 2485 2486 2487
	err = mv88e6xxx_mac_setup(chip);
	if (err)
		goto unlock;

2488 2489 2490 2491
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2492 2493 2494 2495
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2496 2497 2498 2499
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2500 2501 2502 2503
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2504 2505 2506 2507
	err = mv88e6xxx_broadcast_setup(chip, 0);
	if (err)
		goto unlock;

2508 2509 2510 2511
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2512 2513 2514 2515
	err = mv88e6xxx_rmu_setup(chip);
	if (err)
		goto unlock;

2516 2517 2518
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2519

2520 2521 2522 2523
	err = mv88e6xxx_trunk_setup(chip);
	if (err)
		goto unlock;

2524 2525 2526 2527
	err = mv88e6xxx_devmap_setup(chip);
	if (err)
		goto unlock;

2528 2529 2530 2531
	err = mv88e6xxx_pri_setup(chip);
	if (err)
		goto unlock;

2532
	/* Setup PTP Hardware Clock and timestamping */
2533 2534 2535 2536
	if (chip->info->ptp_support) {
		err = mv88e6xxx_ptp_setup(chip);
		if (err)
			goto unlock;
2537 2538 2539 2540

		err = mv88e6xxx_hwtstamp_setup(chip);
		if (err)
			goto unlock;
2541 2542
	}

2543 2544 2545 2546
	err = mv88e6xxx_stats_setup(chip);
	if (err)
		goto unlock;

2547
unlock:
2548
	mv88e6xxx_reg_unlock(chip);
2549

2550
	return err;
2551 2552
}

2553
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2554
{
2555 2556
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2557 2558
	u16 val;
	int err;
2559

2560 2561 2562
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2563
	mv88e6xxx_reg_lock(chip);
2564
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2565
	mv88e6xxx_reg_unlock(chip);
2566

2567
	if (reg == MII_PHYSID2) {
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
		/* Some internal PHYs don't have a model number. */
		if (chip->info->family != MV88E6XXX_FAMILY_6165)
			/* Then there is the 6165 family. It gets is
			 * PHYs correct. But it can also have two
			 * SERDES interfaces in the PHY address
			 * space. And these don't have a model
			 * number. But they are not PHYs, so we don't
			 * want to give them something a PHY driver
			 * will recognise.
			 *
			 * Use the mv88e6390 family model number
			 * instead, for anything which really could be
			 * a PHY,
			 */
			if (!(val & 0x3f0))
				val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2584 2585
	}

2586
	return err ? err : val;
2587 2588
}

2589
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2590
{
2591 2592
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2593
	int err;
2594

2595 2596 2597
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2598
	mv88e6xxx_reg_lock(chip);
2599
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2600
	mv88e6xxx_reg_unlock(chip);
2601 2602

	return err;
2603 2604
}

2605
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2606 2607
				   struct device_node *np,
				   bool external)
2608 2609
{
	static int index;
2610
	struct mv88e6xxx_mdio_bus *mdio_bus;
2611 2612 2613
	struct mii_bus *bus;
	int err;

2614
	if (external) {
2615
		mv88e6xxx_reg_lock(chip);
2616
		err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
2617
		mv88e6xxx_reg_unlock(chip);
2618 2619 2620 2621 2622

		if (err)
			return err;
	}

2623
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2624 2625 2626
	if (!bus)
		return -ENOMEM;

2627
	mdio_bus = bus->priv;
2628
	mdio_bus->bus = bus;
2629
	mdio_bus->chip = chip;
2630 2631
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2632

2633 2634
	if (np) {
		bus->name = np->full_name;
2635
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2636 2637 2638 2639 2640 2641 2642
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2643
	bus->parent = chip->dev;
2644

2645 2646 2647 2648 2649 2650
	if (!external) {
		err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
		if (err)
			return err;
	}

2651
	err = of_mdiobus_register(bus, np);
2652
	if (err) {
2653
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2654
		mv88e6xxx_g2_irq_mdio_free(chip, bus);
2655
		return err;
2656
	}
2657 2658 2659 2660 2661

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2662 2663

	return 0;
2664
}
2665

2666 2667 2668 2669 2670
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2671

2672 2673 2674 2675 2676 2677 2678 2679 2680
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)

{
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;

	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;

2681 2682 2683
		if (!mdio_bus->external)
			mv88e6xxx_g2_irq_mdio_free(chip, bus);

2684 2685 2686 2687
		mdiobus_unregister(bus);
	}
}

2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
2712 2713
			if (err) {
				mv88e6xxx_mdios_unregister(chip);
2714
				of_node_put(child);
2715
				return err;
2716
			}
2717 2718 2719 2720
		}
	}

	return 0;
2721 2722
}

2723 2724
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2725
	struct mv88e6xxx_chip *chip = ds->priv;
2726 2727 2728 2729 2730 2731 2732

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2733
	struct mv88e6xxx_chip *chip = ds->priv;
2734 2735
	int err;

2736 2737
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2738

2739
	mv88e6xxx_reg_lock(chip);
2740
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2741
	mv88e6xxx_reg_unlock(chip);
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2754
	struct mv88e6xxx_chip *chip = ds->priv;
2755 2756
	int err;

2757 2758 2759
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2760 2761 2762
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

2763
	mv88e6xxx_reg_lock(chip);
2764
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2765
	mv88e6xxx_reg_unlock(chip);
2766 2767 2768 2769

	return err;
}

2770
static const struct mv88e6xxx_ops mv88e6085_ops = {
2771
	/* MV88E6XXX_FAMILY_6097 */
2772 2773
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2774
	.irl_init_all = mv88e6352_g2_irl_init_all,
2775
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2776 2777
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2778
	.port_set_link = mv88e6xxx_port_set_link,
2779
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2780
	.port_set_speed = mv88e6185_port_set_speed,
2781
	.port_tag_remap = mv88e6095_port_tag_remap,
2782
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2783
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2784
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2785
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2786
	.port_pause_limit = mv88e6097_port_pause_limit,
2787
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2788
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2789
	.port_link_state = mv88e6352_port_link_state,
2790
	.port_get_cmode = mv88e6185_port_get_cmode,
2791
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2792
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2793
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2794 2795
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2796
	.stats_get_stats = mv88e6095_stats_get_stats,
2797 2798
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2799
	.watchdog_ops = &mv88e6097_watchdog_ops,
2800
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2801
	.pot_clear = mv88e6xxx_g2_pot_clear,
2802 2803
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2804
	.reset = mv88e6185_g1_reset,
2805
	.rmu_disable = mv88e6085_g1_rmu_disable,
2806
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2807
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2808
	.phylink_validate = mv88e6185_phylink_validate,
2809 2810 2811
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2812
	/* MV88E6XXX_FAMILY_6095 */
2813 2814
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2815
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2816 2817
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2818
	.port_set_link = mv88e6xxx_port_set_link,
2819
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2820
	.port_set_speed = mv88e6185_port_set_speed,
2821
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2822
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2823
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2824
	.port_link_state = mv88e6185_port_link_state,
2825
	.port_get_cmode = mv88e6185_port_get_cmode,
2826
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2827
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2828
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2829 2830
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2831
	.stats_get_stats = mv88e6095_stats_get_stats,
2832
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2833 2834
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2835
	.reset = mv88e6185_g1_reset,
2836
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2837
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2838
	.phylink_validate = mv88e6185_phylink_validate,
2839 2840
};

2841
static const struct mv88e6xxx_ops mv88e6097_ops = {
2842
	/* MV88E6XXX_FAMILY_6097 */
2843 2844
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2845
	.irl_init_all = mv88e6352_g2_irl_init_all,
2846 2847 2848 2849 2850 2851
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2852
	.port_tag_remap = mv88e6095_port_tag_remap,
2853
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2854
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2855
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2856
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2857
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2858
	.port_pause_limit = mv88e6097_port_pause_limit,
2859
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2860
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2861
	.port_link_state = mv88e6352_port_link_state,
2862
	.port_get_cmode = mv88e6185_port_get_cmode,
2863
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2864
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2865
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2866 2867 2868
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2869 2870
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2871
	.watchdog_ops = &mv88e6097_watchdog_ops,
2872
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2873
	.pot_clear = mv88e6xxx_g2_pot_clear,
2874
	.reset = mv88e6352_g1_reset,
2875
	.rmu_disable = mv88e6085_g1_rmu_disable,
2876
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2877
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2878
	.phylink_validate = mv88e6185_phylink_validate,
2879 2880
};

2881
static const struct mv88e6xxx_ops mv88e6123_ops = {
2882
	/* MV88E6XXX_FAMILY_6165 */
2883 2884
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2885
	.irl_init_all = mv88e6352_g2_irl_init_all,
2886
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2887 2888
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2889
	.port_set_link = mv88e6xxx_port_set_link,
2890
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2891
	.port_set_speed = mv88e6185_port_set_speed,
2892
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2893
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2894
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2895
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2896
	.port_link_state = mv88e6352_port_link_state,
2897
	.port_get_cmode = mv88e6185_port_get_cmode,
2898
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2899
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2900
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2901 2902
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2903
	.stats_get_stats = mv88e6095_stats_get_stats,
2904 2905
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2906
	.watchdog_ops = &mv88e6097_watchdog_ops,
2907
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2908
	.pot_clear = mv88e6xxx_g2_pot_clear,
2909
	.reset = mv88e6352_g1_reset,
2910
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2911
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2912
	.phylink_validate = mv88e6185_phylink_validate,
2913 2914 2915
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2916
	/* MV88E6XXX_FAMILY_6185 */
2917 2918
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2919
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2920 2921
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2922
	.port_set_link = mv88e6xxx_port_set_link,
2923
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2924
	.port_set_speed = mv88e6185_port_set_speed,
2925
	.port_tag_remap = mv88e6095_port_tag_remap,
2926
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2927
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2928
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2929
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2930
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2931
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2932
	.port_pause_limit = mv88e6097_port_pause_limit,
2933
	.port_set_pause = mv88e6185_port_set_pause,
2934
	.port_link_state = mv88e6352_port_link_state,
2935
	.port_get_cmode = mv88e6185_port_get_cmode,
2936
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2937
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2938
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2939 2940
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2941
	.stats_get_stats = mv88e6095_stats_get_stats,
2942 2943
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2944
	.watchdog_ops = &mv88e6097_watchdog_ops,
2945
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2946
	.ppu_enable = mv88e6185_g1_ppu_enable,
2947
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
2948
	.ppu_disable = mv88e6185_g1_ppu_disable,
2949
	.reset = mv88e6185_g1_reset,
2950
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2951
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2952
	.phylink_validate = mv88e6185_phylink_validate,
2953 2954
};

2955 2956
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2957 2958
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2959
	.irl_init_all = mv88e6352_g2_irl_init_all,
2960 2961 2962 2963 2964 2965 2966 2967
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2968
	.port_set_speed = mv88e6341_port_set_speed,
2969
	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
2970 2971 2972 2973
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2974
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2975
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2976
	.port_pause_limit = mv88e6097_port_pause_limit,
2977 2978
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2979
	.port_link_state = mv88e6352_port_link_state,
2980
	.port_get_cmode = mv88e6352_port_get_cmode,
2981
	.port_set_cmode = mv88e6341_port_set_cmode,
2982
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2983
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2984
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2985 2986 2987
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2988 2989
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2990 2991
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2992
	.pot_clear = mv88e6xxx_g2_pot_clear,
2993
	.reset = mv88e6352_g1_reset,
2994
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2995
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2996 2997
	.serdes_power = mv88e6390_serdes_power,
	.serdes_get_lane = mv88e6341_serdes_get_lane,
2998
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
2999
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3000
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3001
	.gpio_ops = &mv88e6352_gpio_ops,
3002
	.phylink_validate = mv88e6341_phylink_validate,
3003 3004
};

3005
static const struct mv88e6xxx_ops mv88e6161_ops = {
3006
	/* MV88E6XXX_FAMILY_6165 */
3007 3008
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3009
	.irl_init_all = mv88e6352_g2_irl_init_all,
3010
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3011 3012
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3013
	.port_set_link = mv88e6xxx_port_set_link,
3014
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3015
	.port_set_speed = mv88e6185_port_set_speed,
3016
	.port_tag_remap = mv88e6095_port_tag_remap,
3017
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3018
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3019
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3020
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3021
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3022
	.port_pause_limit = mv88e6097_port_pause_limit,
3023
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3024
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3025
	.port_link_state = mv88e6352_port_link_state,
3026
	.port_get_cmode = mv88e6185_port_get_cmode,
3027
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3028
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3029
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3030 3031
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3032
	.stats_get_stats = mv88e6095_stats_get_stats,
3033 3034
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3035
	.watchdog_ops = &mv88e6097_watchdog_ops,
3036
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3037
	.pot_clear = mv88e6xxx_g2_pot_clear,
3038
	.reset = mv88e6352_g1_reset,
3039
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3040
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3041
	.avb_ops = &mv88e6165_avb_ops,
3042
	.ptp_ops = &mv88e6165_ptp_ops,
3043
	.phylink_validate = mv88e6185_phylink_validate,
3044 3045 3046
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3047
	/* MV88E6XXX_FAMILY_6165 */
3048 3049
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3050
	.irl_init_all = mv88e6352_g2_irl_init_all,
3051
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3052 3053
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3054
	.port_set_link = mv88e6xxx_port_set_link,
3055
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3056
	.port_set_speed = mv88e6185_port_set_speed,
3057
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3058
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3059
	.port_link_state = mv88e6352_port_link_state,
3060
	.port_get_cmode = mv88e6185_port_get_cmode,
3061
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3062
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3063
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3064 3065
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3066
	.stats_get_stats = mv88e6095_stats_get_stats,
3067 3068
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3069
	.watchdog_ops = &mv88e6097_watchdog_ops,
3070
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3071
	.pot_clear = mv88e6xxx_g2_pot_clear,
3072
	.reset = mv88e6352_g1_reset,
3073
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3074
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3075
	.avb_ops = &mv88e6165_avb_ops,
3076
	.ptp_ops = &mv88e6165_ptp_ops,
3077
	.phylink_validate = mv88e6185_phylink_validate,
3078 3079 3080
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3081
	/* MV88E6XXX_FAMILY_6351 */
3082 3083
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3084
	.irl_init_all = mv88e6352_g2_irl_init_all,
3085
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3086 3087
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3088
	.port_set_link = mv88e6xxx_port_set_link,
3089
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3090
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3091
	.port_set_speed = mv88e6185_port_set_speed,
3092
	.port_tag_remap = mv88e6095_port_tag_remap,
3093
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3094
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3095
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3096
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3097
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3098
	.port_pause_limit = mv88e6097_port_pause_limit,
3099
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3100
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3101
	.port_link_state = mv88e6352_port_link_state,
3102
	.port_get_cmode = mv88e6352_port_get_cmode,
3103
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3104
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3105
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3106 3107
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3108
	.stats_get_stats = mv88e6095_stats_get_stats,
3109 3110
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3111
	.watchdog_ops = &mv88e6097_watchdog_ops,
3112
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3113
	.pot_clear = mv88e6xxx_g2_pot_clear,
3114
	.reset = mv88e6352_g1_reset,
3115
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3116
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3117
	.phylink_validate = mv88e6185_phylink_validate,
3118 3119 3120
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3121
	/* MV88E6XXX_FAMILY_6352 */
3122 3123
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3124
	.irl_init_all = mv88e6352_g2_irl_init_all,
3125 3126
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3127
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3128 3129
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3130
	.port_set_link = mv88e6xxx_port_set_link,
3131
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3132
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3133
	.port_set_speed = mv88e6352_port_set_speed,
3134
	.port_tag_remap = mv88e6095_port_tag_remap,
3135
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3136
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3137
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3138
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3139
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3140
	.port_pause_limit = mv88e6097_port_pause_limit,
3141
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3142
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3143
	.port_link_state = mv88e6352_port_link_state,
3144
	.port_get_cmode = mv88e6352_port_get_cmode,
3145
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3146
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3147
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3148 3149
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3150
	.stats_get_stats = mv88e6095_stats_get_stats,
3151 3152
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3153
	.watchdog_ops = &mv88e6097_watchdog_ops,
3154
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3155
	.pot_clear = mv88e6xxx_g2_pot_clear,
3156
	.reset = mv88e6352_g1_reset,
3157
	.rmu_disable = mv88e6352_g1_rmu_disable,
3158
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3159
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3160
	.serdes_get_lane = mv88e6352_serdes_get_lane,
3161
	.serdes_power = mv88e6352_serdes_power,
3162
	.gpio_ops = &mv88e6352_gpio_ops,
3163
	.phylink_validate = mv88e6352_phylink_validate,
3164 3165 3166
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3167
	/* MV88E6XXX_FAMILY_6351 */
3168 3169
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3170
	.irl_init_all = mv88e6352_g2_irl_init_all,
3171
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3172 3173
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3174
	.port_set_link = mv88e6xxx_port_set_link,
3175
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3176
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3177
	.port_set_speed = mv88e6185_port_set_speed,
3178
	.port_tag_remap = mv88e6095_port_tag_remap,
3179
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3180
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3181
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3182
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3183
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3184
	.port_pause_limit = mv88e6097_port_pause_limit,
3185
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3186
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3187
	.port_link_state = mv88e6352_port_link_state,
3188
	.port_get_cmode = mv88e6352_port_get_cmode,
3189
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3190
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3191
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3192 3193
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3194
	.stats_get_stats = mv88e6095_stats_get_stats,
3195 3196
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3197
	.watchdog_ops = &mv88e6097_watchdog_ops,
3198
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3199
	.pot_clear = mv88e6xxx_g2_pot_clear,
3200
	.reset = mv88e6352_g1_reset,
3201
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3202
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3203
	.phylink_validate = mv88e6185_phylink_validate,
3204 3205 3206
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3207
	/* MV88E6XXX_FAMILY_6352 */
3208 3209
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3210
	.irl_init_all = mv88e6352_g2_irl_init_all,
3211 3212
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3213
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3214 3215
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3216
	.port_set_link = mv88e6xxx_port_set_link,
3217
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3218
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3219
	.port_set_speed = mv88e6352_port_set_speed,
3220
	.port_tag_remap = mv88e6095_port_tag_remap,
3221
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3222
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3223
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3224
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3225
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3226
	.port_pause_limit = mv88e6097_port_pause_limit,
3227
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3228
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3229
	.port_link_state = mv88e6352_port_link_state,
3230
	.port_get_cmode = mv88e6352_port_get_cmode,
3231
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3232
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3233
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3234 3235
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3236
	.stats_get_stats = mv88e6095_stats_get_stats,
3237 3238
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3239
	.watchdog_ops = &mv88e6097_watchdog_ops,
3240
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3241
	.pot_clear = mv88e6xxx_g2_pot_clear,
3242
	.reset = mv88e6352_g1_reset,
3243
	.rmu_disable = mv88e6352_g1_rmu_disable,
3244
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3245
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3246
	.serdes_get_lane = mv88e6352_serdes_get_lane,
3247
	.serdes_power = mv88e6352_serdes_power,
3248
	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
3249
	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
3250
	.serdes_irq_status = mv88e6352_serdes_irq_status,
3251
	.gpio_ops = &mv88e6352_gpio_ops,
3252
	.phylink_validate = mv88e6352_phylink_validate,
3253 3254 3255
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3256
	/* MV88E6XXX_FAMILY_6185 */
3257 3258
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3259
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3260 3261
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3262
	.port_set_link = mv88e6xxx_port_set_link,
3263
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3264
	.port_set_speed = mv88e6185_port_set_speed,
3265
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3266
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3267
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3268
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3269
	.port_set_pause = mv88e6185_port_set_pause,
3270
	.port_link_state = mv88e6185_port_link_state,
3271
	.port_get_cmode = mv88e6185_port_get_cmode,
3272
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3273
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3274
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3275 3276
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3277
	.stats_get_stats = mv88e6095_stats_get_stats,
3278 3279
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3280
	.watchdog_ops = &mv88e6097_watchdog_ops,
3281
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3282
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3283 3284
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3285
	.reset = mv88e6185_g1_reset,
3286
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3287
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3288
	.phylink_validate = mv88e6185_phylink_validate,
3289 3290
};

3291
static const struct mv88e6xxx_ops mv88e6190_ops = {
3292
	/* MV88E6XXX_FAMILY_6390 */
3293
	.setup_errata = mv88e6390_setup_errata,
3294
	.irl_init_all = mv88e6390_g2_irl_init_all,
3295 3296
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3297 3298 3299 3300 3301 3302 3303
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3304
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3305
	.port_tag_remap = mv88e6390_port_tag_remap,
3306
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3307
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3308
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3309
	.port_pause_limit = mv88e6390_port_pause_limit,
3310
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3311
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3312
	.port_link_state = mv88e6352_port_link_state,
3313
	.port_get_cmode = mv88e6352_port_get_cmode,
3314
	.port_set_cmode = mv88e6390_port_set_cmode,
3315
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3316
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3317
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3318 3319
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3320
	.stats_get_stats = mv88e6390_stats_get_stats,
3321 3322
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3323
	.watchdog_ops = &mv88e6390_watchdog_ops,
3324
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3325
	.pot_clear = mv88e6xxx_g2_pot_clear,
3326
	.reset = mv88e6352_g1_reset,
3327
	.rmu_disable = mv88e6390_g1_rmu_disable,
3328 3329
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3330
	.serdes_power = mv88e6390_serdes_power,
3331
	.serdes_get_lane = mv88e6390_serdes_get_lane,
3332
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3333
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3334
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3335
	.gpio_ops = &mv88e6352_gpio_ops,
3336
	.phylink_validate = mv88e6390_phylink_validate,
3337 3338 3339
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3340
	/* MV88E6XXX_FAMILY_6390 */
3341
	.setup_errata = mv88e6390_setup_errata,
3342
	.irl_init_all = mv88e6390_g2_irl_init_all,
3343 3344
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3345 3346 3347 3348 3349 3350 3351
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3352
	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
3353
	.port_tag_remap = mv88e6390_port_tag_remap,
3354
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3355
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3356
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3357
	.port_pause_limit = mv88e6390_port_pause_limit,
3358
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3359
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3360
	.port_link_state = mv88e6352_port_link_state,
3361
	.port_get_cmode = mv88e6352_port_get_cmode,
3362
	.port_set_cmode = mv88e6390x_port_set_cmode,
3363
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3364
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3365
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3366 3367
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3368
	.stats_get_stats = mv88e6390_stats_get_stats,
3369 3370
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3371
	.watchdog_ops = &mv88e6390_watchdog_ops,
3372
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3373
	.pot_clear = mv88e6xxx_g2_pot_clear,
3374
	.reset = mv88e6352_g1_reset,
3375
	.rmu_disable = mv88e6390_g1_rmu_disable,
3376 3377
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3378
	.serdes_power = mv88e6390_serdes_power,
3379
	.serdes_get_lane = mv88e6390x_serdes_get_lane,
3380
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3381
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3382
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3383
	.gpio_ops = &mv88e6352_gpio_ops,
3384
	.phylink_validate = mv88e6390x_phylink_validate,
3385 3386 3387
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3388
	/* MV88E6XXX_FAMILY_6390 */
3389
	.setup_errata = mv88e6390_setup_errata,
3390
	.irl_init_all = mv88e6390_g2_irl_init_all,
3391 3392
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3393 3394 3395 3396 3397 3398 3399
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3400
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3401
	.port_tag_remap = mv88e6390_port_tag_remap,
3402
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3403
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3404
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3405
	.port_pause_limit = mv88e6390_port_pause_limit,
3406
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3407
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3408
	.port_link_state = mv88e6352_port_link_state,
3409
	.port_get_cmode = mv88e6352_port_get_cmode,
3410
	.port_set_cmode = mv88e6390_port_set_cmode,
3411
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3412
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3413
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3414 3415
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3416
	.stats_get_stats = mv88e6390_stats_get_stats,
3417 3418
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3419
	.watchdog_ops = &mv88e6390_watchdog_ops,
3420
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3421
	.pot_clear = mv88e6xxx_g2_pot_clear,
3422
	.reset = mv88e6352_g1_reset,
3423
	.rmu_disable = mv88e6390_g1_rmu_disable,
3424 3425
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3426
	.serdes_power = mv88e6390_serdes_power,
3427
	.serdes_get_lane = mv88e6390_serdes_get_lane,
3428
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3429
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3430
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3431 3432
	.avb_ops = &mv88e6390_avb_ops,
	.ptp_ops = &mv88e6352_ptp_ops,
3433
	.phylink_validate = mv88e6390_phylink_validate,
3434 3435
};

3436
static const struct mv88e6xxx_ops mv88e6240_ops = {
3437
	/* MV88E6XXX_FAMILY_6352 */
3438 3439
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3440
	.irl_init_all = mv88e6352_g2_irl_init_all,
3441 3442
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3443
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3444 3445
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3446
	.port_set_link = mv88e6xxx_port_set_link,
3447
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3448
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3449
	.port_set_speed = mv88e6352_port_set_speed,
3450
	.port_tag_remap = mv88e6095_port_tag_remap,
3451
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3452
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3453
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3454
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3455
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3456
	.port_pause_limit = mv88e6097_port_pause_limit,
3457
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3458
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3459
	.port_link_state = mv88e6352_port_link_state,
3460
	.port_get_cmode = mv88e6352_port_get_cmode,
3461
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3462
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3463
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3464 3465
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3466
	.stats_get_stats = mv88e6095_stats_get_stats,
3467 3468
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3469
	.watchdog_ops = &mv88e6097_watchdog_ops,
3470
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3471
	.pot_clear = mv88e6xxx_g2_pot_clear,
3472
	.reset = mv88e6352_g1_reset,
3473
	.rmu_disable = mv88e6352_g1_rmu_disable,
3474
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3475
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3476
	.serdes_get_lane = mv88e6352_serdes_get_lane,
3477
	.serdes_power = mv88e6352_serdes_power,
3478
	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
3479
	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
3480
	.serdes_irq_status = mv88e6352_serdes_irq_status,
3481
	.gpio_ops = &mv88e6352_gpio_ops,
3482
	.avb_ops = &mv88e6352_avb_ops,
3483
	.ptp_ops = &mv88e6352_ptp_ops,
3484
	.phylink_validate = mv88e6352_phylink_validate,
3485 3486
};

3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
static const struct mv88e6xxx_ops mv88e6250_ops = {
	/* MV88E6XXX_FAMILY_6250 */
	.ieee_pri_map = mv88e6250_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
	.irl_init_all = mv88e6352_g2_irl_init_all,
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
	.port_set_speed = mv88e6250_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_limit = mv88e6097_port_pause_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.port_link_state = mv88e6250_port_link_state,
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
	.stats_get_sset_count = mv88e6250_stats_get_sset_count,
	.stats_get_strings = mv88e6250_stats_get_strings,
	.stats_get_stats = mv88e6250_stats_get_stats,
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
	.watchdog_ops = &mv88e6250_watchdog_ops,
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
	.pot_clear = mv88e6xxx_g2_pot_clear,
	.reset = mv88e6250_g1_reset,
	.vtu_getnext = mv88e6250_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
3522 3523
	.avb_ops = &mv88e6352_avb_ops,
	.ptp_ops = &mv88e6250_ptp_ops,
3524 3525 3526
	.phylink_validate = mv88e6065_phylink_validate,
};

3527
static const struct mv88e6xxx_ops mv88e6290_ops = {
3528
	/* MV88E6XXX_FAMILY_6390 */
3529
	.setup_errata = mv88e6390_setup_errata,
3530
	.irl_init_all = mv88e6390_g2_irl_init_all,
3531 3532
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3533 3534 3535 3536 3537 3538 3539
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3540
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3541
	.port_tag_remap = mv88e6390_port_tag_remap,
3542
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3543
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3544
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3545
	.port_pause_limit = mv88e6390_port_pause_limit,
3546
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3547
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3548
	.port_link_state = mv88e6352_port_link_state,
3549
	.port_get_cmode = mv88e6352_port_get_cmode,
3550
	.port_set_cmode = mv88e6390_port_set_cmode,
3551
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3552
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3553
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3554 3555
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3556
	.stats_get_stats = mv88e6390_stats_get_stats,
3557 3558
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3559
	.watchdog_ops = &mv88e6390_watchdog_ops,
3560
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3561
	.pot_clear = mv88e6xxx_g2_pot_clear,
3562
	.reset = mv88e6352_g1_reset,
3563
	.rmu_disable = mv88e6390_g1_rmu_disable,
3564 3565
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3566
	.serdes_power = mv88e6390_serdes_power,
3567
	.serdes_get_lane = mv88e6390_serdes_get_lane,
3568
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3569
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3570
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3571
	.gpio_ops = &mv88e6352_gpio_ops,
3572
	.avb_ops = &mv88e6390_avb_ops,
3573
	.ptp_ops = &mv88e6352_ptp_ops,
3574
	.phylink_validate = mv88e6390_phylink_validate,
3575 3576
};

3577
static const struct mv88e6xxx_ops mv88e6320_ops = {
3578
	/* MV88E6XXX_FAMILY_6320 */
3579 3580
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3581
	.irl_init_all = mv88e6352_g2_irl_init_all,
3582 3583
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3584
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3585 3586
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3587
	.port_set_link = mv88e6xxx_port_set_link,
3588
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3589
	.port_set_speed = mv88e6185_port_set_speed,
3590
	.port_tag_remap = mv88e6095_port_tag_remap,
3591
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3592
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3593
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3594
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3595
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3596
	.port_pause_limit = mv88e6097_port_pause_limit,
3597
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3598
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3599
	.port_link_state = mv88e6352_port_link_state,
3600
	.port_get_cmode = mv88e6352_port_get_cmode,
3601
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3602
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3603
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3604 3605
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3606
	.stats_get_stats = mv88e6320_stats_get_stats,
3607 3608
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3609
	.watchdog_ops = &mv88e6390_watchdog_ops,
3610
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3611
	.pot_clear = mv88e6xxx_g2_pot_clear,
3612
	.reset = mv88e6352_g1_reset,
3613
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3614
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3615
	.gpio_ops = &mv88e6352_gpio_ops,
3616
	.avb_ops = &mv88e6352_avb_ops,
3617
	.ptp_ops = &mv88e6352_ptp_ops,
3618
	.phylink_validate = mv88e6185_phylink_validate,
3619 3620 3621
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3622
	/* MV88E6XXX_FAMILY_6320 */
3623 3624
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3625
	.irl_init_all = mv88e6352_g2_irl_init_all,
3626 3627
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3628
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3629 3630
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3631
	.port_set_link = mv88e6xxx_port_set_link,
3632
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3633
	.port_set_speed = mv88e6185_port_set_speed,
3634
	.port_tag_remap = mv88e6095_port_tag_remap,
3635
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3636
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3637
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3638
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3639
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3640
	.port_pause_limit = mv88e6097_port_pause_limit,
3641
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3642
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3643
	.port_link_state = mv88e6352_port_link_state,
3644
	.port_get_cmode = mv88e6352_port_get_cmode,
3645
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3646
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3647
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3648 3649
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3650
	.stats_get_stats = mv88e6320_stats_get_stats,
3651 3652
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3653
	.watchdog_ops = &mv88e6390_watchdog_ops,
3654
	.reset = mv88e6352_g1_reset,
3655
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3656
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3657
	.gpio_ops = &mv88e6352_gpio_ops,
3658
	.avb_ops = &mv88e6352_avb_ops,
3659
	.ptp_ops = &mv88e6352_ptp_ops,
3660
	.phylink_validate = mv88e6185_phylink_validate,
3661 3662
};

3663 3664
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3665 3666
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3667
	.irl_init_all = mv88e6352_g2_irl_init_all,
3668 3669 3670 3671 3672 3673 3674 3675
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3676
	.port_set_speed = mv88e6341_port_set_speed,
3677
	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
3678 3679 3680 3681
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3682
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3683
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3684
	.port_pause_limit = mv88e6097_port_pause_limit,
3685 3686
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3687
	.port_link_state = mv88e6352_port_link_state,
3688
	.port_get_cmode = mv88e6352_port_get_cmode,
3689
	.port_set_cmode = mv88e6341_port_set_cmode,
3690
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3691
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3692
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3693 3694 3695
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3696 3697
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3698 3699
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3700
	.pot_clear = mv88e6xxx_g2_pot_clear,
3701
	.reset = mv88e6352_g1_reset,
3702
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3703
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3704 3705
	.serdes_power = mv88e6390_serdes_power,
	.serdes_get_lane = mv88e6341_serdes_get_lane,
3706
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3707
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3708
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3709
	.gpio_ops = &mv88e6352_gpio_ops,
3710
	.avb_ops = &mv88e6390_avb_ops,
3711
	.ptp_ops = &mv88e6352_ptp_ops,
3712
	.phylink_validate = mv88e6341_phylink_validate,
3713 3714
};

3715
static const struct mv88e6xxx_ops mv88e6350_ops = {
3716
	/* MV88E6XXX_FAMILY_6351 */
3717 3718
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3719
	.irl_init_all = mv88e6352_g2_irl_init_all,
3720
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3721 3722
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3723
	.port_set_link = mv88e6xxx_port_set_link,
3724
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3725
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3726
	.port_set_speed = mv88e6185_port_set_speed,
3727
	.port_tag_remap = mv88e6095_port_tag_remap,
3728
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3729
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3730
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3731
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3732
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3733
	.port_pause_limit = mv88e6097_port_pause_limit,
3734
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3735
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3736
	.port_link_state = mv88e6352_port_link_state,
3737
	.port_get_cmode = mv88e6352_port_get_cmode,
3738
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3739
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3740
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3741 3742
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3743
	.stats_get_stats = mv88e6095_stats_get_stats,
3744 3745
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3746
	.watchdog_ops = &mv88e6097_watchdog_ops,
3747
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3748
	.pot_clear = mv88e6xxx_g2_pot_clear,
3749
	.reset = mv88e6352_g1_reset,
3750
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3751
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3752
	.phylink_validate = mv88e6185_phylink_validate,
3753 3754 3755
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3756
	/* MV88E6XXX_FAMILY_6351 */
3757 3758
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3759
	.irl_init_all = mv88e6352_g2_irl_init_all,
3760
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3761 3762
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3763
	.port_set_link = mv88e6xxx_port_set_link,
3764
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3765
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3766
	.port_set_speed = mv88e6185_port_set_speed,
3767
	.port_tag_remap = mv88e6095_port_tag_remap,
3768
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3769
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3770
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3771
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3772
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3773
	.port_pause_limit = mv88e6097_port_pause_limit,
3774
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3775
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3776
	.port_link_state = mv88e6352_port_link_state,
3777
	.port_get_cmode = mv88e6352_port_get_cmode,
3778
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3779
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3780
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3781 3782
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3783
	.stats_get_stats = mv88e6095_stats_get_stats,
3784 3785
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3786
	.watchdog_ops = &mv88e6097_watchdog_ops,
3787
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3788
	.pot_clear = mv88e6xxx_g2_pot_clear,
3789
	.reset = mv88e6352_g1_reset,
3790
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3791
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3792
	.avb_ops = &mv88e6352_avb_ops,
3793
	.ptp_ops = &mv88e6352_ptp_ops,
3794
	.phylink_validate = mv88e6185_phylink_validate,
3795 3796 3797
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3798
	/* MV88E6XXX_FAMILY_6352 */
3799 3800
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3801
	.irl_init_all = mv88e6352_g2_irl_init_all,
3802 3803
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3804
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3805 3806
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3807
	.port_set_link = mv88e6xxx_port_set_link,
3808
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3809
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3810
	.port_set_speed = mv88e6352_port_set_speed,
3811
	.port_tag_remap = mv88e6095_port_tag_remap,
3812
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3813
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3814
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3815
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3816
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3817
	.port_pause_limit = mv88e6097_port_pause_limit,
3818
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3819
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3820
	.port_link_state = mv88e6352_port_link_state,
3821
	.port_get_cmode = mv88e6352_port_get_cmode,
3822
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3823
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3824
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3825 3826
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3827
	.stats_get_stats = mv88e6095_stats_get_stats,
3828 3829
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3830
	.watchdog_ops = &mv88e6097_watchdog_ops,
3831
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3832
	.pot_clear = mv88e6xxx_g2_pot_clear,
3833
	.reset = mv88e6352_g1_reset,
3834
	.rmu_disable = mv88e6352_g1_rmu_disable,
3835
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3836
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3837
	.serdes_get_lane = mv88e6352_serdes_get_lane,
3838
	.serdes_power = mv88e6352_serdes_power,
3839
	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
3840
	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
3841
	.serdes_irq_status = mv88e6352_serdes_irq_status,
3842
	.gpio_ops = &mv88e6352_gpio_ops,
3843
	.avb_ops = &mv88e6352_avb_ops,
3844
	.ptp_ops = &mv88e6352_ptp_ops,
3845 3846 3847
	.serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
	.serdes_get_strings = mv88e6352_serdes_get_strings,
	.serdes_get_stats = mv88e6352_serdes_get_stats,
3848
	.phylink_validate = mv88e6352_phylink_validate,
3849 3850
};

3851
static const struct mv88e6xxx_ops mv88e6390_ops = {
3852
	/* MV88E6XXX_FAMILY_6390 */
3853
	.setup_errata = mv88e6390_setup_errata,
3854
	.irl_init_all = mv88e6390_g2_irl_init_all,
3855 3856
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3857 3858 3859 3860 3861 3862 3863
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3864
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3865
	.port_tag_remap = mv88e6390_port_tag_remap,
3866
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3867
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3868
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3869
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3870
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3871
	.port_pause_limit = mv88e6390_port_pause_limit,
3872
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3873
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3874
	.port_link_state = mv88e6352_port_link_state,
3875
	.port_get_cmode = mv88e6352_port_get_cmode,
3876
	.port_set_cmode = mv88e6390_port_set_cmode,
3877
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3878
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3879
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3880 3881
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3882
	.stats_get_stats = mv88e6390_stats_get_stats,
3883 3884
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3885
	.watchdog_ops = &mv88e6390_watchdog_ops,
3886
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3887
	.pot_clear = mv88e6xxx_g2_pot_clear,
3888
	.reset = mv88e6352_g1_reset,
3889
	.rmu_disable = mv88e6390_g1_rmu_disable,
3890 3891
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3892
	.serdes_power = mv88e6390_serdes_power,
3893
	.serdes_get_lane = mv88e6390_serdes_get_lane,
3894
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3895
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3896
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3897
	.gpio_ops = &mv88e6352_gpio_ops,
3898
	.avb_ops = &mv88e6390_avb_ops,
3899
	.ptp_ops = &mv88e6352_ptp_ops,
3900
	.phylink_validate = mv88e6390_phylink_validate,
3901 3902 3903
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3904
	/* MV88E6XXX_FAMILY_6390 */
3905
	.setup_errata = mv88e6390_setup_errata,
3906
	.irl_init_all = mv88e6390_g2_irl_init_all,
3907 3908
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3909 3910 3911 3912 3913 3914 3915
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3916
	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
3917
	.port_tag_remap = mv88e6390_port_tag_remap,
3918
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3919
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3920
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3921
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3922
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3923
	.port_pause_limit = mv88e6390_port_pause_limit,
3924
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3925
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3926
	.port_link_state = mv88e6352_port_link_state,
3927
	.port_get_cmode = mv88e6352_port_get_cmode,
3928
	.port_set_cmode = mv88e6390x_port_set_cmode,
3929
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3930
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3931
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3932 3933
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3934
	.stats_get_stats = mv88e6390_stats_get_stats,
3935 3936
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3937
	.watchdog_ops = &mv88e6390_watchdog_ops,
3938
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3939
	.pot_clear = mv88e6xxx_g2_pot_clear,
3940
	.reset = mv88e6352_g1_reset,
3941
	.rmu_disable = mv88e6390_g1_rmu_disable,
3942 3943
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3944
	.serdes_power = mv88e6390_serdes_power,
3945
	.serdes_get_lane = mv88e6390x_serdes_get_lane,
3946
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3947
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3948
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3949
	.gpio_ops = &mv88e6352_gpio_ops,
3950
	.avb_ops = &mv88e6390_avb_ops,
3951
	.ptp_ops = &mv88e6352_ptp_ops,
3952
	.phylink_validate = mv88e6390x_phylink_validate,
3953 3954
};

3955 3956
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3957
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3958 3959 3960 3961
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3962
		.num_internal_phys = 5,
3963
		.max_vid = 4095,
3964
		.port_base_addr = 0x10,
3965
		.phy_base_addr = 0x0,
3966
		.global1_addr = 0x1b,
3967
		.global2_addr = 0x1c,
3968
		.age_time_coeff = 15000,
3969
		.g1_irqs = 8,
3970
		.g2_irqs = 10,
3971
		.atu_move_port_mask = 0xf,
3972
		.pvt = true,
3973
		.multi_chip = true,
3974
		.tag_protocol = DSA_TAG_PROTO_DSA,
3975
		.ops = &mv88e6085_ops,
3976 3977 3978
	},

	[MV88E6095] = {
3979
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3980 3981 3982 3983
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3984
		.num_internal_phys = 0,
3985
		.max_vid = 4095,
3986
		.port_base_addr = 0x10,
3987
		.phy_base_addr = 0x0,
3988
		.global1_addr = 0x1b,
3989
		.global2_addr = 0x1c,
3990
		.age_time_coeff = 15000,
3991
		.g1_irqs = 8,
3992
		.atu_move_port_mask = 0xf,
3993
		.multi_chip = true,
3994
		.tag_protocol = DSA_TAG_PROTO_DSA,
3995
		.ops = &mv88e6095_ops,
3996 3997
	},

3998
	[MV88E6097] = {
3999
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
4000 4001 4002 4003
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
4004
		.num_internal_phys = 8,
4005
		.max_vid = 4095,
4006
		.port_base_addr = 0x10,
4007
		.phy_base_addr = 0x0,
4008
		.global1_addr = 0x1b,
4009
		.global2_addr = 0x1c,
4010
		.age_time_coeff = 15000,
4011
		.g1_irqs = 8,
4012
		.g2_irqs = 10,
4013
		.atu_move_port_mask = 0xf,
4014
		.pvt = true,
4015
		.multi_chip = true,
4016
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4017 4018 4019
		.ops = &mv88e6097_ops,
	},

4020
	[MV88E6123] = {
4021
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
4022 4023 4024 4025
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
4026
		.num_internal_phys = 5,
4027
		.max_vid = 4095,
4028
		.port_base_addr = 0x10,
4029
		.phy_base_addr = 0x0,
4030
		.global1_addr = 0x1b,
4031
		.global2_addr = 0x1c,
4032
		.age_time_coeff = 15000,
4033
		.g1_irqs = 9,
4034
		.g2_irqs = 10,
4035
		.atu_move_port_mask = 0xf,
4036
		.pvt = true,
4037
		.multi_chip = true,
4038
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4039
		.ops = &mv88e6123_ops,
4040 4041 4042
	},

	[MV88E6131] = {
4043
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
4044 4045 4046 4047
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
4048
		.num_internal_phys = 0,
4049
		.max_vid = 4095,
4050
		.port_base_addr = 0x10,
4051
		.phy_base_addr = 0x0,
4052
		.global1_addr = 0x1b,
4053
		.global2_addr = 0x1c,
4054
		.age_time_coeff = 15000,
4055
		.g1_irqs = 9,
4056
		.atu_move_port_mask = 0xf,
4057
		.multi_chip = true,
4058
		.tag_protocol = DSA_TAG_PROTO_DSA,
4059
		.ops = &mv88e6131_ops,
4060 4061
	},

4062
	[MV88E6141] = {
4063
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
4064
		.family = MV88E6XXX_FAMILY_6341,
4065
		.name = "Marvell 88E6141",
4066 4067
		.num_databases = 4096,
		.num_ports = 6,
4068
		.num_internal_phys = 5,
4069
		.num_gpio = 11,
4070
		.max_vid = 4095,
4071
		.port_base_addr = 0x10,
4072
		.phy_base_addr = 0x10,
4073
		.global1_addr = 0x1b,
4074
		.global2_addr = 0x1c,
4075 4076
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
4077
		.g1_irqs = 9,
4078
		.g2_irqs = 10,
4079
		.pvt = true,
4080
		.multi_chip = true,
4081 4082 4083 4084
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

4085
	[MV88E6161] = {
4086
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
4087 4088 4089 4090
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
4091
		.num_internal_phys = 5,
4092
		.max_vid = 4095,
4093
		.port_base_addr = 0x10,
4094
		.phy_base_addr = 0x0,
4095
		.global1_addr = 0x1b,
4096
		.global2_addr = 0x1c,
4097
		.age_time_coeff = 15000,
4098
		.g1_irqs = 9,
4099
		.g2_irqs = 10,
4100
		.atu_move_port_mask = 0xf,
4101
		.pvt = true,
4102
		.multi_chip = true,
4103
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4104
		.ptp_support = true,
4105
		.ops = &mv88e6161_ops,
4106 4107 4108
	},

	[MV88E6165] = {
4109
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
4110 4111 4112 4113
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
4114
		.num_internal_phys = 0,
4115
		.max_vid = 4095,
4116
		.port_base_addr = 0x10,
4117
		.phy_base_addr = 0x0,
4118
		.global1_addr = 0x1b,
4119
		.global2_addr = 0x1c,
4120
		.age_time_coeff = 15000,
4121
		.g1_irqs = 9,
4122
		.g2_irqs = 10,
4123
		.atu_move_port_mask = 0xf,
4124
		.pvt = true,
4125
		.multi_chip = true,
4126
		.tag_protocol = DSA_TAG_PROTO_DSA,
4127
		.ptp_support = true,
4128
		.ops = &mv88e6165_ops,
4129 4130 4131
	},

	[MV88E6171] = {
4132
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
4133 4134 4135 4136
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
4137
		.num_internal_phys = 5,
4138
		.max_vid = 4095,
4139
		.port_base_addr = 0x10,
4140
		.phy_base_addr = 0x0,
4141
		.global1_addr = 0x1b,
4142
		.global2_addr = 0x1c,
4143
		.age_time_coeff = 15000,
4144
		.g1_irqs = 9,
4145
		.g2_irqs = 10,
4146
		.atu_move_port_mask = 0xf,
4147
		.pvt = true,
4148
		.multi_chip = true,
4149
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4150
		.ops = &mv88e6171_ops,
4151 4152 4153
	},

	[MV88E6172] = {
4154
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
4155 4156 4157 4158
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
4159
		.num_internal_phys = 5,
4160
		.num_gpio = 15,
4161
		.max_vid = 4095,
4162
		.port_base_addr = 0x10,
4163
		.phy_base_addr = 0x0,
4164
		.global1_addr = 0x1b,
4165
		.global2_addr = 0x1c,
4166
		.age_time_coeff = 15000,
4167
		.g1_irqs = 9,
4168
		.g2_irqs = 10,
4169
		.atu_move_port_mask = 0xf,
4170
		.pvt = true,
4171
		.multi_chip = true,
4172
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4173
		.ops = &mv88e6172_ops,
4174 4175 4176
	},

	[MV88E6175] = {
4177
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
4178 4179 4180 4181
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
4182
		.num_internal_phys = 5,
4183
		.max_vid = 4095,
4184
		.port_base_addr = 0x10,
4185
		.phy_base_addr = 0x0,
4186
		.global1_addr = 0x1b,
4187
		.global2_addr = 0x1c,
4188
		.age_time_coeff = 15000,
4189
		.g1_irqs = 9,
4190
		.g2_irqs = 10,
4191
		.atu_move_port_mask = 0xf,
4192
		.pvt = true,
4193
		.multi_chip = true,
4194
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4195
		.ops = &mv88e6175_ops,
4196 4197 4198
	},

	[MV88E6176] = {
4199
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
4200 4201 4202 4203
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
4204
		.num_internal_phys = 5,
4205
		.num_gpio = 15,
4206
		.max_vid = 4095,
4207
		.port_base_addr = 0x10,
4208
		.phy_base_addr = 0x0,
4209
		.global1_addr = 0x1b,
4210
		.global2_addr = 0x1c,
4211
		.age_time_coeff = 15000,
4212
		.g1_irqs = 9,
4213
		.g2_irqs = 10,
4214
		.atu_move_port_mask = 0xf,
4215
		.pvt = true,
4216
		.multi_chip = true,
4217
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4218
		.ops = &mv88e6176_ops,
4219 4220 4221
	},

	[MV88E6185] = {
4222
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
4223 4224 4225 4226
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
4227
		.num_internal_phys = 0,
4228
		.max_vid = 4095,
4229
		.port_base_addr = 0x10,
4230
		.phy_base_addr = 0x0,
4231
		.global1_addr = 0x1b,
4232
		.global2_addr = 0x1c,
4233
		.age_time_coeff = 15000,
4234
		.g1_irqs = 8,
4235
		.atu_move_port_mask = 0xf,
4236
		.multi_chip = true,
4237
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4238
		.ops = &mv88e6185_ops,
4239 4240
	},

4241
	[MV88E6190] = {
4242
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
4243 4244 4245 4246
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4247
		.num_internal_phys = 9,
4248
		.num_gpio = 16,
4249
		.max_vid = 8191,
4250
		.port_base_addr = 0x0,
4251
		.phy_base_addr = 0x0,
4252
		.global1_addr = 0x1b,
4253
		.global2_addr = 0x1c,
4254
		.tag_protocol = DSA_TAG_PROTO_DSA,
4255
		.age_time_coeff = 3750,
4256
		.g1_irqs = 9,
4257
		.g2_irqs = 14,
4258
		.pvt = true,
4259
		.multi_chip = true,
4260
		.atu_move_port_mask = 0x1f,
4261 4262 4263 4264
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
4265
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
4266 4267 4268 4269
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4270
		.num_internal_phys = 9,
4271
		.num_gpio = 16,
4272
		.max_vid = 8191,
4273
		.port_base_addr = 0x0,
4274
		.phy_base_addr = 0x0,
4275
		.global1_addr = 0x1b,
4276
		.global2_addr = 0x1c,
4277
		.age_time_coeff = 3750,
4278
		.g1_irqs = 9,
4279
		.g2_irqs = 14,
4280
		.atu_move_port_mask = 0x1f,
4281
		.pvt = true,
4282
		.multi_chip = true,
4283
		.tag_protocol = DSA_TAG_PROTO_DSA,
4284 4285 4286 4287
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
4288
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
4289 4290 4291 4292
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4293
		.num_internal_phys = 9,
4294
		.max_vid = 8191,
4295
		.port_base_addr = 0x0,
4296
		.phy_base_addr = 0x0,
4297
		.global1_addr = 0x1b,
4298
		.global2_addr = 0x1c,
4299
		.age_time_coeff = 3750,
4300
		.g1_irqs = 9,
4301
		.g2_irqs = 14,
4302
		.atu_move_port_mask = 0x1f,
4303
		.pvt = true,
4304
		.multi_chip = true,
4305
		.tag_protocol = DSA_TAG_PROTO_DSA,
4306
		.ptp_support = true,
4307
		.ops = &mv88e6191_ops,
4308 4309
	},

4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320
	[MV88E6220] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
		.family = MV88E6XXX_FAMILY_6250,
		.name = "Marvell 88E6220",
		.num_databases = 64,

		/* Ports 2-4 are not routed to pins
		 * => usable ports 0, 1, 5, 6
		 */
		.num_ports = 7,
		.num_internal_phys = 2,
4321
		.invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332
		.max_vid = 4095,
		.port_base_addr = 0x08,
		.phy_base_addr = 0x00,
		.global1_addr = 0x0f,
		.global2_addr = 0x07,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.g2_irqs = 10,
		.atu_move_port_mask = 0xf,
		.dual_chip = true,
		.tag_protocol = DSA_TAG_PROTO_DSA,
4333
		.ptp_support = true,
4334 4335 4336
		.ops = &mv88e6250_ops,
	},

4337
	[MV88E6240] = {
4338
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
4339 4340 4341 4342
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
4343
		.num_internal_phys = 5,
4344
		.num_gpio = 15,
4345
		.max_vid = 4095,
4346
		.port_base_addr = 0x10,
4347
		.phy_base_addr = 0x0,
4348
		.global1_addr = 0x1b,
4349
		.global2_addr = 0x1c,
4350
		.age_time_coeff = 15000,
4351
		.g1_irqs = 9,
4352
		.g2_irqs = 10,
4353
		.atu_move_port_mask = 0xf,
4354
		.pvt = true,
4355
		.multi_chip = true,
4356
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4357
		.ptp_support = true,
4358
		.ops = &mv88e6240_ops,
4359 4360
	},

4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378
	[MV88E6250] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
		.family = MV88E6XXX_FAMILY_6250,
		.name = "Marvell 88E6250",
		.num_databases = 64,
		.num_ports = 7,
		.num_internal_phys = 5,
		.max_vid = 4095,
		.port_base_addr = 0x08,
		.phy_base_addr = 0x00,
		.global1_addr = 0x0f,
		.global2_addr = 0x07,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.g2_irqs = 10,
		.atu_move_port_mask = 0xf,
		.dual_chip = true,
		.tag_protocol = DSA_TAG_PROTO_DSA,
4379
		.ptp_support = true,
4380 4381 4382
		.ops = &mv88e6250_ops,
	},

4383
	[MV88E6290] = {
4384
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
4385 4386 4387 4388
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4389
		.num_internal_phys = 9,
4390
		.num_gpio = 16,
4391
		.max_vid = 8191,
4392
		.port_base_addr = 0x0,
4393
		.phy_base_addr = 0x0,
4394
		.global1_addr = 0x1b,
4395
		.global2_addr = 0x1c,
4396
		.age_time_coeff = 3750,
4397
		.g1_irqs = 9,
4398
		.g2_irqs = 14,
4399
		.atu_move_port_mask = 0x1f,
4400
		.pvt = true,
4401
		.multi_chip = true,
4402
		.tag_protocol = DSA_TAG_PROTO_DSA,
4403
		.ptp_support = true,
4404 4405 4406
		.ops = &mv88e6290_ops,
	},

4407
	[MV88E6320] = {
4408
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
4409 4410 4411 4412
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4413
		.num_internal_phys = 5,
4414
		.num_gpio = 15,
4415
		.max_vid = 4095,
4416
		.port_base_addr = 0x10,
4417
		.phy_base_addr = 0x0,
4418
		.global1_addr = 0x1b,
4419
		.global2_addr = 0x1c,
4420
		.age_time_coeff = 15000,
4421
		.g1_irqs = 8,
4422
		.g2_irqs = 10,
4423
		.atu_move_port_mask = 0xf,
4424
		.pvt = true,
4425
		.multi_chip = true,
4426
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4427
		.ptp_support = true,
4428
		.ops = &mv88e6320_ops,
4429 4430 4431
	},

	[MV88E6321] = {
4432
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
4433 4434 4435 4436
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4437
		.num_internal_phys = 5,
4438
		.num_gpio = 15,
4439
		.max_vid = 4095,
4440
		.port_base_addr = 0x10,
4441
		.phy_base_addr = 0x0,
4442
		.global1_addr = 0x1b,
4443
		.global2_addr = 0x1c,
4444
		.age_time_coeff = 15000,
4445
		.g1_irqs = 8,
4446
		.g2_irqs = 10,
4447
		.atu_move_port_mask = 0xf,
4448
		.multi_chip = true,
4449
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4450
		.ptp_support = true,
4451
		.ops = &mv88e6321_ops,
4452 4453
	},

4454
	[MV88E6341] = {
4455
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
4456 4457 4458
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
4459
		.num_internal_phys = 5,
4460
		.num_ports = 6,
4461
		.num_gpio = 11,
4462
		.max_vid = 4095,
4463
		.port_base_addr = 0x10,
4464
		.phy_base_addr = 0x10,
4465
		.global1_addr = 0x1b,
4466
		.global2_addr = 0x1c,
4467
		.age_time_coeff = 3750,
4468
		.atu_move_port_mask = 0x1f,
4469
		.g1_irqs = 9,
4470
		.g2_irqs = 10,
4471
		.pvt = true,
4472
		.multi_chip = true,
4473
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4474
		.ptp_support = true,
4475 4476 4477
		.ops = &mv88e6341_ops,
	},

4478
	[MV88E6350] = {
4479
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
4480 4481 4482 4483
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4484
		.num_internal_phys = 5,
4485
		.max_vid = 4095,
4486
		.port_base_addr = 0x10,
4487
		.phy_base_addr = 0x0,
4488
		.global1_addr = 0x1b,
4489
		.global2_addr = 0x1c,
4490
		.age_time_coeff = 15000,
4491
		.g1_irqs = 9,
4492
		.g2_irqs = 10,
4493
		.atu_move_port_mask = 0xf,
4494
		.pvt = true,
4495
		.multi_chip = true,
4496
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4497
		.ops = &mv88e6350_ops,
4498 4499 4500
	},

	[MV88E6351] = {
4501
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
4502 4503 4504 4505
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4506
		.num_internal_phys = 5,
4507
		.max_vid = 4095,
4508
		.port_base_addr = 0x10,
4509
		.phy_base_addr = 0x0,
4510
		.global1_addr = 0x1b,
4511
		.global2_addr = 0x1c,
4512
		.age_time_coeff = 15000,
4513
		.g1_irqs = 9,
4514
		.g2_irqs = 10,
4515
		.atu_move_port_mask = 0xf,
4516
		.pvt = true,
4517
		.multi_chip = true,
4518
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4519
		.ops = &mv88e6351_ops,
4520 4521 4522
	},

	[MV88E6352] = {
4523
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
4524 4525 4526 4527
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4528
		.num_internal_phys = 5,
4529
		.num_gpio = 15,
4530
		.max_vid = 4095,
4531
		.port_base_addr = 0x10,
4532
		.phy_base_addr = 0x0,
4533
		.global1_addr = 0x1b,
4534
		.global2_addr = 0x1c,
4535
		.age_time_coeff = 15000,
4536
		.g1_irqs = 9,
4537
		.g2_irqs = 10,
4538
		.atu_move_port_mask = 0xf,
4539
		.pvt = true,
4540
		.multi_chip = true,
4541
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4542
		.ptp_support = true,
4543
		.ops = &mv88e6352_ops,
4544
	},
4545
	[MV88E6390] = {
4546
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
4547 4548 4549 4550
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4551
		.num_internal_phys = 9,
4552
		.num_gpio = 16,
4553
		.max_vid = 8191,
4554
		.port_base_addr = 0x0,
4555
		.phy_base_addr = 0x0,
4556
		.global1_addr = 0x1b,
4557
		.global2_addr = 0x1c,
4558
		.age_time_coeff = 3750,
4559
		.g1_irqs = 9,
4560
		.g2_irqs = 14,
4561
		.atu_move_port_mask = 0x1f,
4562
		.pvt = true,
4563
		.multi_chip = true,
4564
		.tag_protocol = DSA_TAG_PROTO_DSA,
4565
		.ptp_support = true,
4566 4567 4568
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
4569
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
4570 4571 4572 4573
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4574
		.num_internal_phys = 9,
4575
		.num_gpio = 16,
4576
		.max_vid = 8191,
4577
		.port_base_addr = 0x0,
4578
		.phy_base_addr = 0x0,
4579
		.global1_addr = 0x1b,
4580
		.global2_addr = 0x1c,
4581
		.age_time_coeff = 3750,
4582
		.g1_irqs = 9,
4583
		.g2_irqs = 14,
4584
		.atu_move_port_mask = 0x1f,
4585
		.pvt = true,
4586
		.multi_chip = true,
4587
		.tag_protocol = DSA_TAG_PROTO_DSA,
4588
		.ptp_support = true,
4589 4590
		.ops = &mv88e6390x_ops,
	},
4591 4592
};

4593
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4594
{
4595
	int i;
4596

4597 4598 4599
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4600 4601 4602 4603

	return NULL;
}

4604
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4605 4606
{
	const struct mv88e6xxx_info *info;
4607 4608 4609
	unsigned int prod_num, rev;
	u16 id;
	int err;
4610

4611
	mv88e6xxx_reg_lock(chip);
4612
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
4613
	mv88e6xxx_reg_unlock(chip);
4614 4615
	if (err)
		return err;
4616

4617 4618
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
4619 4620 4621 4622 4623

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4624
	/* Update the compatible info with the probed one */
4625
	chip->info = info;
4626

4627 4628 4629 4630
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4631 4632
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4633 4634 4635 4636

	return 0;
}

4637
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4638
{
4639
	struct mv88e6xxx_chip *chip;
4640

4641 4642
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4643 4644
		return NULL;

4645
	chip->dev = dev;
4646

4647
	mutex_init(&chip->reg_lock);
4648
	INIT_LIST_HEAD(&chip->mdios);
4649

4650
	return chip;
4651 4652
}

4653 4654
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
							int port)
4655
{
V
Vivien Didelot 已提交
4656
	struct mv88e6xxx_chip *chip = ds->priv;
4657

4658
	return chip->info->tag_protocol;
4659 4660
}

4661
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4662
				      const struct switchdev_obj_port_mdb *mdb)
4663 4664 4665 4666 4667 4668 4669 4670 4671
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4672
				   const struct switchdev_obj_port_mdb *mdb)
4673
{
V
Vivien Didelot 已提交
4674
	struct mv88e6xxx_chip *chip = ds->priv;
4675

4676
	mv88e6xxx_reg_lock(chip);
4677
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4678
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
4679 4680
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
4681
	mv88e6xxx_reg_unlock(chip);
4682 4683 4684 4685 4686
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4687
	struct mv88e6xxx_chip *chip = ds->priv;
4688 4689
	int err;

4690
	mv88e6xxx_reg_lock(chip);
4691
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
4692
	mv88e6xxx_reg_unlock(chip);
4693 4694 4695 4696

	return err;
}

4697 4698 4699 4700 4701 4702
static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
					 bool unicast, bool multicast)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err = -EOPNOTSUPP;

4703
	mv88e6xxx_reg_lock(chip);
4704 4705 4706 4707
	if (chip->info->ops->port_set_egress_floods)
		err = chip->info->ops->port_set_egress_floods(chip, port,
							      unicast,
							      multicast);
4708
	mv88e6xxx_reg_unlock(chip);
4709 4710 4711 4712

	return err;
}

4713
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4714
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4715
	.setup			= mv88e6xxx_setup,
4716 4717 4718 4719 4720
	.phylink_validate	= mv88e6xxx_validate,
	.phylink_mac_link_state	= mv88e6xxx_link_state,
	.phylink_mac_config	= mv88e6xxx_mac_config,
	.phylink_mac_link_down	= mv88e6xxx_mac_link_down,
	.phylink_mac_link_up	= mv88e6xxx_mac_link_up,
4721 4722 4723
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
4724 4725
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
V
Vivien Didelot 已提交
4726 4727
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
4728
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4729 4730 4731 4732
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4733
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4734 4735
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
4736
	.port_egress_floods	= mv88e6xxx_port_egress_floods,
4737
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4738
	.port_fast_age		= mv88e6xxx_port_fast_age,
4739 4740 4741 4742 4743 4744 4745
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4746 4747 4748
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
4749 4750
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4751 4752 4753 4754 4755
	.port_hwtstamp_set	= mv88e6xxx_port_hwtstamp_set,
	.port_hwtstamp_get	= mv88e6xxx_port_hwtstamp_get,
	.port_txtstamp		= mv88e6xxx_port_txtstamp,
	.port_rxtstamp		= mv88e6xxx_port_rxtstamp,
	.get_ts_info		= mv88e6xxx_get_ts_info,
4756 4757
};

4758
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4759
{
4760
	struct device *dev = chip->dev;
4761 4762
	struct dsa_switch *ds;

4763
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4764 4765 4766
	if (!ds)
		return -ENOMEM;

4767
	ds->priv = chip;
4768
	ds->dev = dev;
4769
	ds->ops = &mv88e6xxx_switch_ops;
4770 4771
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4772 4773 4774

	dev_set_drvdata(dev, ds);

4775
	return dsa_register_switch(ds);
4776 4777
}

4778
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4779
{
4780
	dsa_unregister_switch(chip->ds);
4781 4782
}

4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795
static const void *pdata_device_get_match_data(struct device *dev)
{
	const struct of_device_id *matches = dev->driver->of_match_table;
	const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;

	for (; matches->name[0] || matches->type[0] || matches->compatible[0];
	     matches++) {
		if (!strcmp(pdata->compatible, matches->compatible))
			return matches->data;
	}
	return NULL;
}

4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810
/* There is no suspend to RAM support at DSA level yet, the switch configuration
 * would be lost after a power cycle so prevent it to be suspended.
 */
static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
{
	return -EOPNOTSUPP;
}

static int __maybe_unused mv88e6xxx_resume(struct device *dev)
{
	return 0;
}

static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);

4811
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4812
{
4813
	struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
4814
	const struct mv88e6xxx_info *compat_info = NULL;
4815
	struct device *dev = &mdiodev->dev;
4816
	struct device_node *np = dev->of_node;
4817
	struct mv88e6xxx_chip *chip;
4818
	int port;
4819
	int err;
4820

4821 4822 4823
	if (!np && !pdata)
		return -EINVAL;

4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842
	if (np)
		compat_info = of_device_get_match_data(dev);

	if (pdata) {
		compat_info = pdata_device_get_match_data(dev);

		if (!pdata->netdev)
			return -EINVAL;

		for (port = 0; port < DSA_MAX_PORTS; port++) {
			if (!(pdata->enabled_ports & (1 << port)))
				continue;
			if (strcmp(pdata->cd.port_names[port], "cpu"))
				continue;
			pdata->cd.netdev[port] = &pdata->netdev->dev;
			break;
		}
	}

4843 4844 4845
	if (!compat_info)
		return -EINVAL;

4846
	chip = mv88e6xxx_alloc_chip(dev);
4847 4848 4849 4850
	if (!chip) {
		err = -ENOMEM;
		goto out;
	}
4851

4852
	chip->info = compat_info;
4853

4854
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4855
	if (err)
4856
		goto out;
4857

4858
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4859 4860 4861 4862
	if (IS_ERR(chip->reset)) {
		err = PTR_ERR(chip->reset);
		goto out;
	}
4863 4864
	if (chip->reset)
		usleep_range(1000, 2000);
4865

4866
	err = mv88e6xxx_detect(chip);
4867
	if (err)
4868
		goto out;
4869

4870 4871
	mv88e6xxx_phy_init(chip);

4872 4873 4874 4875 4876 4877 4878
	if (chip->info->ops->get_eeprom) {
		if (np)
			of_property_read_u32(np, "eeprom-length",
					     &chip->eeprom_len);
		else
			chip->eeprom_len = pdata->eeprom_len;
	}
4879

4880
	mv88e6xxx_reg_lock(chip);
4881
	err = mv88e6xxx_switch_reset(chip);
4882
	mv88e6xxx_reg_unlock(chip);
4883 4884 4885
	if (err)
		goto out;

4886 4887 4888 4889 4890 4891
	if (np) {
		chip->irq = of_irq_get(np, 0);
		if (chip->irq == -EPROBE_DEFER) {
			err = chip->irq;
			goto out;
		}
4892 4893
	}

4894 4895 4896
	if (pdata)
		chip->irq = pdata->irq;

4897
	/* Has to be performed before the MDIO bus is created, because
4898
	 * the PHYs will link their interrupts to these interrupt
4899 4900
	 * controllers
	 */
4901
	mv88e6xxx_reg_lock(chip);
4902
	if (chip->irq > 0)
4903
		err = mv88e6xxx_g1_irq_setup(chip);
4904 4905
	else
		err = mv88e6xxx_irq_poll_setup(chip);
4906
	mv88e6xxx_reg_unlock(chip);
4907

4908 4909
	if (err)
		goto out;
4910

4911 4912
	if (chip->info->g2_irqs > 0) {
		err = mv88e6xxx_g2_irq_setup(chip);
4913
		if (err)
4914
			goto out_g1_irq;
4915 4916
	}

4917 4918 4919 4920 4921 4922 4923 4924
	err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
	if (err)
		goto out_g2_irq;

	err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
	if (err)
		goto out_g1_atu_prob_irq;

4925
	err = mv88e6xxx_mdios_register(chip, np);
4926
	if (err)
4927
		goto out_g1_vtu_prob_irq;
4928

4929
	err = mv88e6xxx_register_switch(chip);
4930 4931
	if (err)
		goto out_mdio;
4932

4933
	return 0;
4934 4935

out_mdio:
4936
	mv88e6xxx_mdios_unregister(chip);
4937
out_g1_vtu_prob_irq:
4938
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
4939
out_g1_atu_prob_irq:
4940
	mv88e6xxx_g1_atu_prob_irq_free(chip);
4941
out_g2_irq:
4942
	if (chip->info->g2_irqs > 0)
4943 4944
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4945
	if (chip->irq > 0)
4946
		mv88e6xxx_g1_irq_free(chip);
4947 4948
	else
		mv88e6xxx_irq_poll_free(chip);
4949
out:
4950 4951 4952
	if (pdata)
		dev_put(pdata->netdev);

4953
	return err;
4954
}
4955 4956 4957 4958

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4959
	struct mv88e6xxx_chip *chip = ds->priv;
4960

4961 4962
	if (chip->info->ptp_support) {
		mv88e6xxx_hwtstamp_free(chip);
4963
		mv88e6xxx_ptp_free(chip);
4964
	}
4965

4966
	mv88e6xxx_phy_destroy(chip);
4967
	mv88e6xxx_unregister_switch(chip);
4968
	mv88e6xxx_mdios_unregister(chip);
4969

4970 4971 4972 4973 4974 4975 4976
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
	mv88e6xxx_g1_atu_prob_irq_free(chip);

	if (chip->info->g2_irqs > 0)
		mv88e6xxx_g2_irq_free(chip);

	if (chip->irq > 0)
4977
		mv88e6xxx_g1_irq_free(chip);
4978 4979
	else
		mv88e6xxx_irq_poll_free(chip);
4980 4981 4982
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4983 4984 4985 4986
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4987 4988 4989 4990
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4991 4992 4993 4994
	{
		.compatible = "marvell,mv88e6250",
		.data = &mv88e6xxx_table[MV88E6250],
	},
4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
5006
		.pm = &mv88e6xxx_pm_ops,
5007 5008 5009
	},
};

5010
mdio_module_driver(mv88e6xxx_driver);
5011 5012 5013 5014

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");