chip.c 136.0 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/platform_data/mv88e6xxx.h>
32
#include <linux/netdevice.h>
33
#include <linux/gpio/consumer.h>
34
#include <linux/phy.h>
35
#include <linux/phylink.h>
36
#include <net/dsa.h>
37

38
#include "chip.h"
39
#include "global1.h"
40
#include "global2.h"
41
#include "hwtstamp.h"
42
#include "phy.h"
43
#include "port.h"
44
#include "ptp.h"
45
#include "serdes.h"
46

47
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
48
{
49 50
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
51 52 53 54
		dump_stack();
	}
}

55 56 57 58 59 60 61 62 63 64
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
65
 */
66

67
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
68 69
			      int addr, int reg, u16 *val)
{
70
	if (!chip->smi_ops)
71 72
		return -EOPNOTSUPP;

73
	return chip->smi_ops->read(chip, addr, reg, val);
74 75
}

76
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
77 78
			       int addr, int reg, u16 val)
{
79
	if (!chip->smi_ops)
80 81
		return -EOPNOTSUPP;

82
	return chip->smi_ops->write(chip, addr, reg, val);
83 84
}

85
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
86 87 88 89
					  int addr, int reg, u16 *val)
{
	int ret;

90
	ret = mdiobus_read_nested(chip->bus, addr, reg);
91 92 93 94 95 96 97 98
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

99
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
100 101 102 103
					   int addr, int reg, u16 val)
{
	int ret;

104
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
105 106 107 108 109 110
	if (ret < 0)
		return ret;

	return 0;
}

111
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
112 113 114 115
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

116
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
117 118 119 120 121
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
122
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
123 124 125
		if (ret < 0)
			return ret;

126
		if ((ret & SMI_CMD_BUSY) == 0)
127 128 129 130 131 132
			return 0;
	}

	return -ETIMEDOUT;
}

133
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
134
					 int addr, int reg, u16 *val)
135 136 137
{
	int ret;

138
	/* Wait for the bus to become free. */
139
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
140 141 142
	if (ret < 0)
		return ret;

143
	/* Transmit the read command. */
144
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
145
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Wait for the read command to complete. */
150
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
151 152 153
	if (ret < 0)
		return ret;

154
	/* Read the data. */
155
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
156 157 158
	if (ret < 0)
		return ret;

159
	*val = ret & 0xffff;
160

161
	return 0;
162 163
}

164
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
165
					  int addr, int reg, u16 val)
166 167 168
{
	int ret;

169
	/* Wait for the bus to become free. */
170
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the data to write. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
176 177 178
	if (ret < 0)
		return ret;

179
	/* Transmit the write command. */
180
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
181
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
182 183 184
	if (ret < 0)
		return ret;

185
	/* Wait for the write command to complete. */
186
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
187 188 189 190 191 192
	if (ret < 0)
		return ret;

	return 0;
}

193
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
194 195 196 197
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

198
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
199 200 201
{
	int err;

202
	assert_reg_lock(chip);
203

204
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
205 206 207
	if (err)
		return err;

208
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
209 210 211 212 213
		addr, reg, *val);

	return 0;
}

214
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
215
{
216 217
	int err;

218
	assert_reg_lock(chip);
219

220
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
221 222 223
	if (err)
		return err;

224
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
225 226
		addr, reg, val);

227 228 229
	return 0;
}

230
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
231 232 233 234 235 236 237 238 239 240 241
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

258
static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
259 260 261 262 263 264 265 266
{
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
267
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

284 285 286 287 288 289 290
static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;

	return mv88e6xxx_g1_irq_thread_work(chip);
}

291 292 293 294 295 296 297 298 299 300 301 302 303 304
static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

305
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
306 307 308 309 310 311
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

312
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
313 314 315 316 317 318 319
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

320
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

346
/* To be called with reg_lock held */
347
static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
348 349
{
	int irq, virq;
350 351
	u16 mask;

352
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
353
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
354
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
355

356
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
357
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
358 359 360
		irq_dispose_mapping(virq);
	}

361
	irq_domain_remove(chip->g1_irq.domain);
362 363
}

364 365
static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
366 367 368 369
	/*
	 * free_irq must be called without reg_lock taken because the irq
	 * handler takes this lock, too.
	 */
370
	free_irq(chip->irq, chip);
371 372 373 374

	mutex_lock(&chip->reg_lock);
	mv88e6xxx_g1_irq_free_common(chip);
	mutex_unlock(&chip->reg_lock);
375 376 377
}

static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
378
{
379 380
	int err, irq, virq;
	u16 reg, mask;
381 382 383 384 385 386 387 388 389 390 391 392 393 394

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

395
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
396
	if (err)
397
		goto out_mapping;
398

399
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
400

401
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
402
	if (err)
403
		goto out_disable;
404 405

	/* Reading the interrupt status clears (most of) them */
406
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
407
	if (err)
408
		goto out_disable;
409 410 411

	return 0;

412
out_disable:
413
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
414
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
415 416 417 418 419 420 421 422

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
423 424 425 426

	return err;
}

427 428 429 430 431 432 433 434 435 436
static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
437
				   IRQF_ONESHOT | IRQF_SHARED,
438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
				   dev_name(chip->dev), chip);
	if (err)
		mv88e6xxx_g1_irq_free_common(chip);

	return err;
}

static void mv88e6xxx_irq_poll(struct kthread_work *work)
{
	struct mv88e6xxx_chip *chip = container_of(work,
						   struct mv88e6xxx_chip,
						   irq_poll_work.work);
	mv88e6xxx_g1_irq_thread_work(chip);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));
}

static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

	kthread_init_delayed_work(&chip->irq_poll_work,
				  mv88e6xxx_irq_poll);

	chip->kworker = kthread_create_worker(0, dev_name(chip->dev));
	if (IS_ERR(chip->kworker))
		return PTR_ERR(chip->kworker);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));

	return 0;
}

static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
{
	kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
	kthread_destroy_worker(chip->kworker);
481 482 483 484

	mutex_lock(&chip->reg_lock);
	mv88e6xxx_g1_irq_free_common(chip);
	mutex_unlock(&chip->reg_lock);
485 486
}

487
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
488
{
489
	int i;
490

491
	for (i = 0; i < 16; i++) {
492 493 494 495 496 497 498 499 500 501 502 503 504
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

505
	dev_err(chip->dev, "Timeout while waiting for switch\n");
506 507 508
	return -ETIMEDOUT;
}

509
/* Indirect write to single pointer-data register with an Update bit */
510
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
511 512
{
	u16 val;
513
	int err;
514 515

	/* Wait until the previous operation is completed */
516 517 518
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
519 520 521 522 523 524 525

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

526
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
527
				    int link, int speed, int duplex, int pause,
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

546 547 548 549 550 551
	if (chip->info->ops->port_set_pause) {
		err = chip->info->ops->port_set_pause(chip, port, pause);
		if (err)
			goto restore_link;
	}

552 553 554 555 556 557 558 559 560 561 562 563
	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

564 565 566 567 568 569
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

570 571 572
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
573
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
574 575 576 577

	return err;
}

578 579 580 581 582 583 584
static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	return port < chip->info->num_internal_phys;
}

585 586 587 588
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
589 590
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
591
{
V
Vivien Didelot 已提交
592
	struct mv88e6xxx_chip *chip = ds->priv;
593
	int err;
594

595 596
	if (!phy_is_pseudo_fixed_link(phydev) &&
	    mv88e6xxx_phy_is_internal(ds, port))
597 598
		return;

599
	mutex_lock(&chip->reg_lock);
600
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
601 602
				       phydev->duplex, phydev->pause,
				       phydev->interface);
603
	mutex_unlock(&chip->reg_lock);
604 605

	if (err && err != -EOPNOTSUPP)
606
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
607 608
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (!phy_interface_mode_is_8023z(state->interface)) {
		/* 10M and 100M are only supported in non-802.3z mode */
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 10baseT_Full);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 100baseT_Full);
	}
}

static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* FIXME: if the port is in 1000Base-X mode, then it only supports
	 * 1000M FD speeds.  In this case, CMODE will indicate 5.
	 */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (port >= 9)
		phylink_set(mask, 2500baseX_Full);

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
					unsigned long *mask,
					struct phylink_link_state *state)
{
	if (port >= 9) {
		phylink_set(mask, 10000baseT_Full);
		phylink_set(mask, 10000baseKR_Full);
	}

	mv88e6390_phylink_validate(chip, port, mask, state);
}

672 673 674 675
static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
			       unsigned long *supported,
			       struct phylink_link_state *state)
{
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	struct mv88e6xxx_chip *chip = ds->priv;

	/* Allow all the expected bits */
	phylink_set(mask, Autoneg);
	phylink_set(mask, Pause);
	phylink_set_port_modes(mask);

	if (chip->info->ops->phylink_validate)
		chip->info->ops->phylink_validate(chip, port, mask, state);

	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mask,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);

	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
	 * to advertise both, only report advertising at 2500BaseX.
	 */
	phylink_helper_basex_speed(state);
695 696 697 698 699 700 701 702 703
}

static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
				struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
704 705 706 707
	if (chip->info->ops->port_link_state)
		err = chip->info->ops->port_link_state(chip, port, state);
	else
		err = -EOPNOTSUPP;
708 709 710 711 712 713 714 715 716 717
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
				 unsigned int mode,
				 const struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
718
	int speed, duplex, link, pause, err;
719

720
	if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
721 722 723 724 725 726
		return;

	if (mode == MLO_AN_FIXED) {
		link = LINK_FORCED_UP;
		speed = state->speed;
		duplex = state->duplex;
727 728 729 730
	} else if (!mv88e6xxx_phy_is_internal(ds, port)) {
		link = state->link;
		speed = state->speed;
		duplex = state->duplex;
731 732 733 734 735
	} else {
		speed = SPEED_UNFORCED;
		duplex = DUPLEX_UNFORCED;
		link = LINK_UNFORCED;
	}
736
	pause = !!phylink_test(state->advertising, Pause);
737 738

	mutex_lock(&chip->reg_lock);
739
	err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
				       state->interface);
	mutex_unlock(&chip->reg_lock);

	if (err && err != -EOPNOTSUPP)
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
}

static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->port_set_link(chip, port, link);
	mutex_unlock(&chip->reg_lock);

	if (err)
		dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
}

static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
				    unsigned int mode,
				    phy_interface_t interface)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
}

static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
				  unsigned int mode, phy_interface_t interface,
				  struct phy_device *phydev)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
}

776
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
777
{
778 779
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
780

781
	return chip->info->ops->stats_snapshot(chip, port);
782 783
}

784
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
844 845
};

846
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
847
					    struct mv88e6xxx_hw_stat *s,
848 849
					    int port, u16 bank1_select,
					    u16 histogram)
850 851 852
{
	u32 low;
	u32 high = 0;
853
	u16 reg = 0;
854
	int err;
855 856
	u64 value;

857
	switch (s->type) {
858
	case STATS_TYPE_PORT:
859 860
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
861
			return U64_MAX;
862

863
		low = reg;
864
		if (s->size == 4) {
865 866
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
867
				return U64_MAX;
868
			high = reg;
869
		}
870
		break;
871
	case STATS_TYPE_BANK1:
872
		reg = bank1_select;
873 874
		/* fall through */
	case STATS_TYPE_BANK0:
875
		reg |= s->reg | histogram;
876
		mv88e6xxx_g1_stats_read(chip, reg, &low);
877
		if (s->size == 8)
878
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
879 880
		break;
	default:
881
		return U64_MAX;
882 883 884 885 886
	}
	value = (((u64)high) << 16) | low;
	return value;
}

887 888
static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data, int types)
889
{
890 891
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
892

893 894
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
895
		if (stat->type & types) {
896 897 898 899
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
900
	}
901 902

	return j;
903 904
}

905 906
static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
907
{
908 909
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_PORT);
910 911
}

912 913
static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
914
{
915 916
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
917 918
}

919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
	"atu_member_violation",
	"atu_miss_violation",
	"atu_full_violation",
	"vtu_member_violation",
	"vtu_miss_violation",
};

static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
{
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
		strlcpy(data + i * ETH_GSTRING_LEN,
			mv88e6xxx_atu_vtu_stats_strings[i],
			ETH_GSTRING_LEN);
}

937
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
938
				  u32 stringset, uint8_t *data)
939
{
V
Vivien Didelot 已提交
940
	struct mv88e6xxx_chip *chip = ds->priv;
941
	int count = 0;
942

943 944 945
	if (stringset != ETH_SS_STATS)
		return;

946 947
	mutex_lock(&chip->reg_lock);

948
	if (chip->info->ops->stats_get_strings)
949 950 951 952
		count = chip->info->ops->stats_get_strings(chip, data);

	if (chip->info->ops->serdes_get_strings) {
		data += count * ETH_GSTRING_LEN;
953
		count = chip->info->ops->serdes_get_strings(chip, port, data);
954
	}
955

956 957 958
	data += count * ETH_GSTRING_LEN;
	mv88e6xxx_atu_vtu_get_strings(data);

959
	mutex_unlock(&chip->reg_lock);
960 961 962 963 964
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
965 966 967 968 969
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
970
		if (stat->type & types)
971 972 973
			j++;
	}
	return j;
974 975
}

976 977 978 979 980 981 982 983 984 985 986 987
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

988
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
989 990
{
	struct mv88e6xxx_chip *chip = ds->priv;
991 992
	int serdes_count = 0;
	int count = 0;
993

994 995 996
	if (sset != ETH_SS_STATS)
		return 0;

997
	mutex_lock(&chip->reg_lock);
998
	if (chip->info->ops->stats_get_sset_count)
999 1000 1001 1002 1003 1004 1005
		count = chip->info->ops->stats_get_sset_count(chip);
	if (count < 0)
		goto out;

	if (chip->info->ops->serdes_get_sset_count)
		serdes_count = chip->info->ops->serdes_get_sset_count(chip,
								      port);
1006
	if (serdes_count < 0) {
1007
		count = serdes_count;
1008 1009 1010 1011 1012
		goto out;
	}
	count += serdes_count;
	count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);

1013
out:
1014
	mutex_unlock(&chip->reg_lock);
1015

1016
	return count;
1017 1018
}

1019 1020 1021
static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data, int types,
				     u16 bank1_select, u16 histogram)
1022 1023 1024 1025 1026 1027 1028
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
1029
			mutex_lock(&chip->reg_lock);
1030 1031 1032
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
1033 1034
			mutex_unlock(&chip->reg_lock);

1035 1036 1037
			j++;
		}
	}
1038
	return j;
1039 1040
}

1041 1042
static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1043 1044
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1045
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
1046
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1047 1048
}

1049 1050
static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1051 1052
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1053
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1054 1055
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1056 1057
}

1058 1059
static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1060 1061 1062
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1063 1064
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
1065 1066
}

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
					uint64_t *data)
{
	*data++ = chip->ports[port].atu_member_violation;
	*data++ = chip->ports[port].atu_miss_violation;
	*data++ = chip->ports[port].atu_full_violation;
	*data++ = chip->ports[port].vtu_member_violation;
	*data++ = chip->ports[port].vtu_miss_violation;
}

1077 1078 1079
static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
1080 1081
	int count = 0;

1082
	if (chip->info->ops->stats_get_stats)
1083 1084
		count = chip->info->ops->stats_get_stats(chip, port, data);

1085
	mutex_lock(&chip->reg_lock);
1086 1087
	if (chip->info->ops->serdes_get_stats) {
		data += count;
1088
		count = chip->info->ops->serdes_get_stats(chip, port, data);
1089
	}
1090 1091 1092
	data += count;
	mv88e6xxx_atu_vtu_get_stats(chip, port, data);
	mutex_unlock(&chip->reg_lock);
1093 1094
}

1095 1096
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1097
{
V
Vivien Didelot 已提交
1098
	struct mv88e6xxx_chip *chip = ds->priv;
1099 1100
	int ret;

1101
	mutex_lock(&chip->reg_lock);
1102

1103
	ret = mv88e6xxx_stats_snapshot(chip, port);
1104 1105 1106
	mutex_unlock(&chip->reg_lock);

	if (ret < 0)
1107
		return;
1108 1109

	mv88e6xxx_get_stats(chip, port, data);
1110

1111 1112
}

1113
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1114 1115 1116 1117
{
	return 32 * sizeof(u16);
}

1118 1119
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1120
{
V
Vivien Didelot 已提交
1121
	struct mv88e6xxx_chip *chip = ds->priv;
1122 1123
	int err;
	u16 reg;
1124 1125 1126 1127 1128 1129 1130
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1131
	mutex_lock(&chip->reg_lock);
1132

1133 1134
	for (i = 0; i < 32; i++) {

1135 1136 1137
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1138
	}
1139

1140
	mutex_unlock(&chip->reg_lock);
1141 1142
}

V
Vivien Didelot 已提交
1143 1144
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1145
{
1146 1147
	/* Nothing to do on the port's MAC */
	return 0;
1148 1149
}

V
Vivien Didelot 已提交
1150 1151
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1152
{
1153 1154
	/* Nothing to do on the port's MAC */
	return 0;
1155 1156
}

1157
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1158
{
1159 1160 1161
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1162 1163
	int i;

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
V
Vivien Didelot 已提交
1184
		    (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
1185 1186 1187 1188 1189
			pvlan |= BIT(i);

	return pvlan;
}

1190
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1191 1192
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1193 1194 1195

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1196

1197
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1198 1199
}

1200 1201
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1202
{
V
Vivien Didelot 已提交
1203
	struct mv88e6xxx_chip *chip = ds->priv;
1204
	int err;
1205

1206
	mutex_lock(&chip->reg_lock);
1207
	err = mv88e6xxx_port_set_state(chip, port, state);
1208
	mutex_unlock(&chip->reg_lock);
1209 1210

	if (err)
1211
		dev_err(ds->dev, "p%d: failed to update state\n", port);
1212 1213
}

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	if (chip->info->ops->ieee_pri_map) {
		err = chip->info->ops->ieee_pri_map(chip);
		if (err)
			return err;
	}

	if (chip->info->ops->ip_pri_map) {
		err = chip->info->ops->ip_pri_map(chip);
		if (err)
			return err;
	}

	return 0;
}

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
{
	int target, port;
	int err;

	if (!chip->info->global2_addr)
		return 0;

	/* Initialize the routing port to the 32 possible target devices */
	for (target = 0; target < 32; target++) {
		port = 0x1f;
		if (target < DSA_MAX_SWITCHES)
			if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
				port = chip->ds->rtable[target];

		err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
		if (err)
			return err;
	}

1253 1254 1255 1256 1257 1258 1259
	if (chip->info->ops->set_cascade_port) {
		port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
		err = chip->info->ops->set_cascade_port(chip, port);
		if (err)
			return err;
	}

1260 1261 1262 1263
	err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
	if (err)
		return err;

1264 1265 1266
	return 0;
}

1267 1268 1269 1270 1271 1272 1273 1274 1275
static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
{
	/* Clear all trunk masks and mapping */
	if (chip->info->global2_addr)
		return mv88e6xxx_g2_trunk_clear(chip);

	return 0;
}

1276 1277 1278 1279 1280 1281 1282 1283
static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->rmu_disable)
		return chip->info->ops->rmu_disable(chip);

	return 0;
}

1284 1285 1286 1287 1288 1289 1290 1291
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

1292 1293 1294 1295 1296 1297 1298 1299
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

1300 1301
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1302 1303
	int err;

1304 1305 1306 1307
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1308 1309 1310 1311
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1312 1313 1314
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->set_switch_mac) {
		u8 addr[ETH_ALEN];

		eth_random_addr(addr);

		return chip->info->ops->set_switch_mac(chip, addr);
	}

	return 0;
}

1348 1349 1350 1351 1352 1353 1354 1355 1356
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1357
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1358 1359 1360 1361

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1362 1363
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1364 1365 1366
	int dev, port;
	int err;

1367 1368 1369 1370 1371 1372
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1386 1387
}

1388 1389 1390 1391 1392 1393
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1394
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1395 1396 1397
	mutex_unlock(&chip->reg_lock);

	if (err)
1398
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1399 1400
}

1401 1402 1403 1404 1405 1406 1407 1408
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1409 1410 1411 1412 1413 1414 1415 1416 1417
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1418 1419 1420 1421 1422 1423 1424 1425 1426
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1427
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1428 1429
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1430 1431 1432
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1433
	int i, err;
1434 1435 1436

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1437
	/* Set every FID bit used by the (un)bridged ports */
1438
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1439
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1440 1441 1442 1443 1444 1445
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1446 1447
	/* Set every FID bit used by the VLAN entries */
	do {
1448
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1449 1450 1451 1452 1453 1454 1455
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1456
	} while (vlan.vid < chip->info->max_vid);
1457 1458 1459 1460 1461

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1462
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1463 1464 1465
		return -ENOSPC;

	/* Clear the database */
1466
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1467 1468
}

1469 1470
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1471 1472 1473 1474 1475 1476
{
	int err;

	if (!vid)
		return -EINVAL;

1477 1478
	entry->vid = vid - 1;
	entry->valid = false;
1479

1480
	err = mv88e6xxx_vtu_getnext(chip, entry);
1481 1482 1483
	if (err)
		return err;

1484 1485
	if (entry->vid == vid && entry->valid)
		return 0;
1486

1487 1488 1489 1490 1491 1492 1493 1494
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1495
		/* Exclude all ports */
1496
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1497
			entry->member[i] =
1498
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1499 1500

		return mv88e6xxx_atu_new(chip, &entry->fid);
1501 1502
	}

1503 1504
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1505 1506
}

1507 1508 1509
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1510
	struct mv88e6xxx_chip *chip = ds->priv;
1511 1512 1513
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1514 1515
	int i, err;

1516 1517 1518 1519
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1520 1521 1522
	if (!vid_begin)
		return -EOPNOTSUPP;

1523
	mutex_lock(&chip->reg_lock);
1524 1525

	do {
1526
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1527 1528 1529 1530 1531 1532 1533 1534 1535
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1536
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1537 1538 1539
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1540
			if (!ds->ports[i].slave)
1541 1542
				continue;

1543
			if (vlan.member[i] ==
1544
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1545 1546
				continue;

V
Vivien Didelot 已提交
1547
			if (dsa_to_port(ds, i)->bridge_dev ==
1548
			    ds->ports[port].bridge_dev)
1549 1550
				break; /* same bridge, check next VLAN */

V
Vivien Didelot 已提交
1551
			if (!dsa_to_port(ds, i)->bridge_dev)
1552 1553
				continue;

1554 1555
			dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
				port, vlan.vid, i,
V
Vivien Didelot 已提交
1556
				netdev_name(dsa_to_port(ds, i)->bridge_dev));
1557 1558 1559 1560 1561 1562
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1563
	mutex_unlock(&chip->reg_lock);
1564 1565 1566 1567

	return err;
}

1568 1569
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1570
{
V
Vivien Didelot 已提交
1571
	struct mv88e6xxx_chip *chip = ds->priv;
1572 1573
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1574
	int err;
1575

1576
	if (!chip->info->max_vid)
1577 1578
		return -EOPNOTSUPP;

1579
	mutex_lock(&chip->reg_lock);
1580
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1581
	mutex_unlock(&chip->reg_lock);
1582

1583
	return err;
1584 1585
}

1586 1587
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1588
			    const struct switchdev_obj_port_vlan *vlan)
1589
{
V
Vivien Didelot 已提交
1590
	struct mv88e6xxx_chip *chip = ds->priv;
1591 1592
	int err;

1593
	if (!chip->info->max_vid)
1594 1595
		return -EOPNOTSUPP;

1596 1597 1598 1599 1600 1601 1602 1603
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1604 1605 1606 1607 1608 1609
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
{
	struct mv88e6xxx_vtu_entry vlan;
	struct mv88e6xxx_atu_entry entry;
	int err;

	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
	else
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
	if (err)
		return err;

	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
	if (err)
		return err;

	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portvec |= BIT(port);
		entry.state = state;
	}

	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
}

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
					u16 vid)
{
	const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;

	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
}

static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
{
	int port;
	int err;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
		if (err)
			return err;
	}

	return 0;
}

1677
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1678
				    u16 vid, u8 member)
1679
{
1680
	struct mv88e6xxx_vtu_entry vlan;
1681 1682
	int err;

1683
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1684
	if (err)
1685
		return err;
1686

1687
	vlan.member[port] = member;
1688

1689 1690 1691 1692 1693
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
	if (err)
		return err;

	return mv88e6xxx_broadcast_setup(chip, vid);
1694 1695
}

1696
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1697
				    const struct switchdev_obj_port_vlan *vlan)
1698
{
V
Vivien Didelot 已提交
1699
	struct mv88e6xxx_chip *chip = ds->priv;
1700 1701
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1702
	u8 member;
1703 1704
	u16 vid;

1705
	if (!chip->info->max_vid)
1706 1707
		return;

1708
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1709
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1710
	else if (untagged)
1711
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1712
	else
1713
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1714

1715
	mutex_lock(&chip->reg_lock);
1716

1717
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1718
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1719 1720
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1721

1722
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1723 1724
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1725

1726
	mutex_unlock(&chip->reg_lock);
1727 1728
}

1729
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1730
				    int port, u16 vid)
1731
{
1732
	struct mv88e6xxx_vtu_entry vlan;
1733 1734
	int i, err;

1735
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1736
	if (err)
1737
		return err;
1738

1739
	/* Tell switchdev if this VLAN is handled in software */
1740
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1741
		return -EOPNOTSUPP;
1742

1743
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1744 1745

	/* keep the VLAN unless all ports are excluded */
1746
	vlan.valid = false;
1747
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1748 1749
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1750
			vlan.valid = true;
1751 1752 1753 1754
			break;
		}
	}

1755
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1756 1757 1758
	if (err)
		return err;

1759
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1760 1761
}

1762 1763
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1764
{
V
Vivien Didelot 已提交
1765
	struct mv88e6xxx_chip *chip = ds->priv;
1766 1767 1768
	u16 pvid, vid;
	int err = 0;

1769
	if (!chip->info->max_vid)
1770 1771
		return -EOPNOTSUPP;

1772
	mutex_lock(&chip->reg_lock);
1773

1774
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1775 1776 1777
	if (err)
		goto unlock;

1778
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1779
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1780 1781 1782 1783
		if (err)
			goto unlock;

		if (vid == pvid) {
1784
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1785 1786 1787 1788 1789
			if (err)
				goto unlock;
		}
	}

1790
unlock:
1791
	mutex_unlock(&chip->reg_lock);
1792 1793 1794 1795

	return err;
}

1796 1797
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
1798
{
V
Vivien Didelot 已提交
1799
	struct mv88e6xxx_chip *chip = ds->priv;
1800
	int err;
1801

1802
	mutex_lock(&chip->reg_lock);
1803 1804
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1805
	mutex_unlock(&chip->reg_lock);
1806 1807

	return err;
1808 1809
}

1810
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1811
				  const unsigned char *addr, u16 vid)
1812
{
V
Vivien Didelot 已提交
1813
	struct mv88e6xxx_chip *chip = ds->priv;
1814
	int err;
1815

1816
	mutex_lock(&chip->reg_lock);
1817
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1818
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1819
	mutex_unlock(&chip->reg_lock);
1820

1821
	return err;
1822 1823
}

1824 1825
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
1826
				      dsa_fdb_dump_cb_t *cb, void *data)
1827
{
1828
	struct mv88e6xxx_atu_entry addr;
1829
	bool is_static;
1830 1831
	int err;

1832
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1833
	eth_broadcast_addr(addr.mac);
1834 1835

	do {
1836
		mutex_lock(&chip->reg_lock);
1837
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1838
		mutex_unlock(&chip->reg_lock);
1839
		if (err)
1840
			return err;
1841

1842
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1843 1844
			break;

1845
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1846 1847
			continue;

1848 1849
		if (!is_unicast_ether_addr(addr.mac))
			continue;
1850

1851 1852 1853
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
1854 1855
		if (err)
			return err;
1856 1857 1858 1859 1860
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1861
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1862
				  dsa_fdb_dump_cb_t *cb, void *data)
1863
{
1864
	struct mv88e6xxx_vtu_entry vlan = {
1865
		.vid = chip->info->max_vid,
1866
	};
1867
	u16 fid;
1868 1869
	int err;

1870
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1871
	mutex_lock(&chip->reg_lock);
1872
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1873 1874
	mutex_unlock(&chip->reg_lock);

1875
	if (err)
1876
		return err;
1877

1878
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
1879
	if (err)
1880
		return err;
1881

1882
	/* Dump VLANs' Filtering Information Databases */
1883
	do {
1884
		mutex_lock(&chip->reg_lock);
1885
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1886
		mutex_unlock(&chip->reg_lock);
1887
		if (err)
1888
			return err;
1889 1890 1891 1892

		if (!vlan.valid)
			break;

1893
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1894
						 cb, data);
1895
		if (err)
1896
			return err;
1897
	} while (vlan.vid < chip->info->max_vid);
1898

1899 1900 1901 1902
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1903
				   dsa_fdb_dump_cb_t *cb, void *data)
1904
{
V
Vivien Didelot 已提交
1905
	struct mv88e6xxx_chip *chip = ds->priv;
1906

1907
	return mv88e6xxx_port_db_dump(chip, port, cb, data);
1908 1909
}

1910 1911
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1912
{
1913
	struct dsa_switch *ds;
1914
	int port;
1915
	int dev;
1916
	int err;
1917

1918 1919 1920 1921
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1922
			if (err)
1923
				return err;
1924 1925 1926
		}
	}

1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1956
	mutex_unlock(&chip->reg_lock);
1957

1958
	return err;
1959 1960
}

1961 1962
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1963
{
V
Vivien Didelot 已提交
1964
	struct mv88e6xxx_chip *chip = ds->priv;
1965

1966
	mutex_lock(&chip->reg_lock);
1967 1968 1969
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1970
	mutex_unlock(&chip->reg_lock);
1971 1972
}

1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

2003 2004 2005 2006 2007 2008 2009 2010
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2024
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2025
{
2026
	int i, err;
2027

2028
	/* Set all ports to the Disabled state */
2029
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2030
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
2031 2032
		if (err)
			return err;
2033 2034
	}

2035 2036 2037
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2038 2039
	usleep_range(2000, 4000);

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2051
	mv88e6xxx_hardware_reset(chip);
2052

2053
	return mv88e6xxx_software_reset(chip);
2054 2055
}

2056
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2057 2058
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
2059 2060 2061
{
	int err;

2062 2063 2064 2065
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2066 2067 2068
	if (err)
		return err;

2069 2070 2071 2072 2073 2074 2075 2076
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
2077 2078
}

2079
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2080
{
2081
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2082
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2083
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2084
}
2085

2086 2087 2088
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2089
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2090
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2091
}
2092

2093 2094 2095 2096
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
2097 2098
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
2099
}
2100

2101 2102 2103 2104
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2105

2106
	if (dsa_is_user_port(chip->ds, port))
2107
		return mv88e6xxx_set_port_mode_normal(chip, port);
2108

2109 2110 2111
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2112

2113 2114
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2115

2116
	return -EINVAL;
2117 2118
}

2119
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2120
{
2121
	bool message = dsa_is_dsa_port(chip->ds, port);
2122

2123
	return mv88e6xxx_port_set_message_port(chip, port, message);
2124
}
2125

2126
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2127
{
2128 2129
	struct dsa_switch *ds = chip->ds;
	bool flood;
2130

2131
	/* Upstream ports flood frames with unknown unicast or multicast DA */
2132
	flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2133 2134 2135
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2136

2137
	return 0;
2138 2139
}

2140 2141 2142
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
2143 2144
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
2145

2146
	return 0;
2147 2148
}

2149 2150 2151 2152 2153 2154
static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
{
	struct dsa_switch *ds = chip->ds;
	int upstream_port;
	int err;

2155
	upstream_port = dsa_upstream_port(ds, port);
2156 2157 2158 2159 2160 2161 2162
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(chip, port,
							      upstream_port);
		if (err)
			return err;
	}

2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
	if (port == upstream_port) {
		if (chip->info->ops->set_cpu_port) {
			err = chip->info->ops->set_cpu_port(chip,
							    upstream_port);
			if (err)
				return err;
		}

		if (chip->info->ops->set_egress_port) {
			err = chip->info->ops->set_egress_port(chip,
							       upstream_port);
			if (err)
				return err;
		}
	}

2179 2180 2181
	return 0;
}

2182
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2183
{
2184
	struct dsa_switch *ds = chip->ds;
2185
	int err;
2186
	u16 reg;
2187

2188 2189 2190
	chip->ports[port].chip = chip;
	chip->ports[port].port = port;

2191 2192 2193 2194 2195 2196 2197
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
2198
					       PAUSE_OFF,
2199 2200 2201 2202
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
2203
					       PAUSE_ON,
2204 2205 2206
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2222 2223 2224 2225
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
2226 2227
	if (err)
		return err;
2228

2229
	err = mv88e6xxx_setup_port_mode(chip, port);
2230 2231
	if (err)
		return err;
2232

2233
	err = mv88e6xxx_setup_egress_floods(chip, port);
2234 2235 2236
	if (err)
		return err;

2237 2238 2239
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
2240
	 */
2241 2242 2243 2244 2245
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
2246

2247
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2248
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2249 2250 2251
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2252
	 */
2253 2254 2255
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2256

2257 2258 2259
	err = mv88e6xxx_setup_upstream_port(chip, port);
	if (err)
		return err;
2260

2261
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
2262
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
2263 2264 2265
	if (err)
		return err;

2266 2267
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
2268 2269 2270 2271
		if (err)
			return err;
	}

2272 2273 2274 2275 2276
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2277
	reg = 1 << port;
2278 2279
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2280
		reg = 0;
2281

2282 2283
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
2284 2285
	if (err)
		return err;
2286 2287

	/* Egress rate control 2: disable egress rate control. */
2288 2289
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
2290 2291
	if (err)
		return err;
2292

2293 2294
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
2295 2296
		if (err)
			return err;
2297
	}
2298

2299 2300 2301 2302 2303 2304
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2305 2306
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2307 2308
		if (err)
			return err;
2309
	}
2310

2311 2312
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2313 2314
		if (err)
			return err;
2315 2316
	}

2317 2318
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2319 2320
		if (err)
			return err;
2321 2322
	}

2323
	err = mv88e6xxx_setup_message_port(chip, port);
2324 2325
	if (err)
		return err;
2326

2327
	/* Port based VLAN map: give each port the same default address
2328 2329
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2330
	 */
2331
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2332 2333
	if (err)
		return err;
2334

2335
	err = mv88e6xxx_port_vlan_map(chip, port);
2336 2337
	if (err)
		return err;
2338 2339 2340 2341

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2342
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
2343 2344
}

2345 2346 2347 2348
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
2349
	int err;
2350 2351

	mutex_lock(&chip->reg_lock);
2352

2353
	err = mv88e6xxx_serdes_power(chip, port, true);
2354 2355 2356 2357

	if (!err && chip->info->ops->serdes_irq_setup)
		err = chip->info->ops->serdes_irq_setup(chip, port);

2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
2369 2370 2371 2372

	if (chip->info->ops->serdes_irq_free)
		chip->info->ops->serdes_irq_free(chip, port);

2373 2374
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2375

2376 2377 2378
	mutex_unlock(&chip->reg_lock);
}

2379 2380 2381
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2382
	struct mv88e6xxx_chip *chip = ds->priv;
2383 2384 2385
	int err;

	mutex_lock(&chip->reg_lock);
2386
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2387 2388 2389 2390 2391
	mutex_unlock(&chip->reg_lock);

	return err;
}

2392
static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
2393
{
2394
	int err;
2395

2396
	/* Initialize the statistics unit */
2397 2398 2399 2400 2401
	if (chip->info->ops->stats_set_histogram) {
		err = chip->info->ops->stats_set_histogram(chip);
		if (err)
			return err;
	}
2402

2403
	return mv88e6xxx_g1_stats_clear(chip);
2404 2405
}

2406
static int mv88e6xxx_setup(struct dsa_switch *ds)
2407
{
V
Vivien Didelot 已提交
2408
	struct mv88e6xxx_chip *chip = ds->priv;
2409
	u8 cmode;
2410
	int err;
2411 2412
	int i;

2413
	chip->ds = ds;
2414
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2415

2416
	mutex_lock(&chip->reg_lock);
2417

2418 2419 2420 2421 2422
	/* Cache the cmode of each port. */
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
		if (chip->info->ops->port_get_cmode) {
			err = chip->info->ops->port_get_cmode(chip, i, &cmode);
			if (err)
2423
				goto unlock;
2424 2425 2426 2427 2428

			chip->ports[i].cmode = cmode;
		}
	}

2429
	/* Setup Switch Port Registers */
2430
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2431 2432 2433
		if (dsa_is_unused_port(ds, i))
			continue;

2434 2435 2436 2437 2438
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

2439 2440 2441 2442
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2443 2444 2445 2446
	err = mv88e6xxx_mac_setup(chip);
	if (err)
		goto unlock;

2447 2448 2449 2450
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2451 2452 2453 2454
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2455 2456 2457 2458
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2459 2460 2461 2462
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2463 2464 2465 2466
	err = mv88e6xxx_broadcast_setup(chip, 0);
	if (err)
		goto unlock;

2467 2468 2469 2470
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2471 2472 2473 2474
	err = mv88e6xxx_rmu_setup(chip);
	if (err)
		goto unlock;

2475 2476 2477
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2478

2479 2480 2481 2482
	err = mv88e6xxx_trunk_setup(chip);
	if (err)
		goto unlock;

2483 2484 2485 2486
	err = mv88e6xxx_devmap_setup(chip);
	if (err)
		goto unlock;

2487 2488 2489 2490
	err = mv88e6xxx_pri_setup(chip);
	if (err)
		goto unlock;

2491
	/* Setup PTP Hardware Clock and timestamping */
2492 2493 2494 2495
	if (chip->info->ptp_support) {
		err = mv88e6xxx_ptp_setup(chip);
		if (err)
			goto unlock;
2496 2497 2498 2499

		err = mv88e6xxx_hwtstamp_setup(chip);
		if (err)
			goto unlock;
2500 2501
	}

2502 2503 2504 2505
	err = mv88e6xxx_stats_setup(chip);
	if (err)
		goto unlock;

2506
unlock:
2507
	mutex_unlock(&chip->reg_lock);
2508

2509
	return err;
2510 2511
}

2512
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2513
{
2514 2515
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2516 2517
	u16 val;
	int err;
2518

2519 2520 2521
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2522
	mutex_lock(&chip->reg_lock);
2523
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2524
	mutex_unlock(&chip->reg_lock);
2525

2526 2527 2528 2529 2530
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2531
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2532 2533
	}

2534
	return err ? err : val;
2535 2536
}

2537
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2538
{
2539 2540
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2541
	int err;
2542

2543 2544 2545
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2546
	mutex_lock(&chip->reg_lock);
2547
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2548
	mutex_unlock(&chip->reg_lock);
2549 2550

	return err;
2551 2552
}

2553
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2554 2555
				   struct device_node *np,
				   bool external)
2556 2557
{
	static int index;
2558
	struct mv88e6xxx_mdio_bus *mdio_bus;
2559 2560 2561
	struct mii_bus *bus;
	int err;

2562 2563 2564 2565 2566 2567 2568 2569 2570
	if (external) {
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
		mutex_unlock(&chip->reg_lock);

		if (err)
			return err;
	}

2571
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2572 2573 2574
	if (!bus)
		return -ENOMEM;

2575
	mdio_bus = bus->priv;
2576
	mdio_bus->bus = bus;
2577
	mdio_bus->chip = chip;
2578 2579
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2580

2581 2582
	if (np) {
		bus->name = np->full_name;
2583
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2584 2585 2586 2587 2588 2589 2590
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2591
	bus->parent = chip->dev;
2592

2593 2594 2595 2596 2597 2598
	if (!external) {
		err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
		if (err)
			return err;
	}

2599
	err = of_mdiobus_register(bus, np);
2600
	if (err) {
2601
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2602
		mv88e6xxx_g2_irq_mdio_free(chip, bus);
2603
		return err;
2604
	}
2605 2606 2607 2608 2609

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2610 2611

	return 0;
2612
}
2613

2614 2615 2616 2617 2618
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2619

2620 2621 2622 2623 2624 2625 2626 2627 2628
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)

{
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;

	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;

2629 2630 2631
		if (!mdio_bus->external)
			mv88e6xxx_g2_irq_mdio_free(chip, bus);

2632 2633 2634 2635
		mdiobus_unregister(bus);
	}
}

2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
2660 2661
			if (err) {
				mv88e6xxx_mdios_unregister(chip);
2662
				return err;
2663
			}
2664 2665 2666 2667
		}
	}

	return 0;
2668 2669
}

2670 2671
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2672
	struct mv88e6xxx_chip *chip = ds->priv;
2673 2674 2675 2676 2677 2678 2679

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2680
	struct mv88e6xxx_chip *chip = ds->priv;
2681 2682
	int err;

2683 2684
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2685

2686 2687
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2701
	struct mv88e6xxx_chip *chip = ds->priv;
2702 2703
	int err;

2704 2705 2706
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2707 2708 2709 2710
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2711
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2712 2713 2714 2715 2716
	mutex_unlock(&chip->reg_lock);

	return err;
}

2717
static const struct mv88e6xxx_ops mv88e6085_ops = {
2718
	/* MV88E6XXX_FAMILY_6097 */
2719 2720
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2721
	.irl_init_all = mv88e6352_g2_irl_init_all,
2722
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2723 2724
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2725
	.port_set_link = mv88e6xxx_port_set_link,
2726
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2727
	.port_set_speed = mv88e6185_port_set_speed,
2728
	.port_tag_remap = mv88e6095_port_tag_remap,
2729
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2730
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2731
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2732
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2733
	.port_pause_limit = mv88e6097_port_pause_limit,
2734
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2735
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2736
	.port_link_state = mv88e6352_port_link_state,
2737
	.port_get_cmode = mv88e6185_port_get_cmode,
2738
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2739
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2740 2741
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2742
	.stats_get_stats = mv88e6095_stats_get_stats,
2743 2744
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2745
	.watchdog_ops = &mv88e6097_watchdog_ops,
2746
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2747
	.pot_clear = mv88e6xxx_g2_pot_clear,
2748 2749
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2750
	.reset = mv88e6185_g1_reset,
2751
	.rmu_disable = mv88e6085_g1_rmu_disable,
2752
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2753
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2754
	.phylink_validate = mv88e6185_phylink_validate,
2755 2756 2757
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2758
	/* MV88E6XXX_FAMILY_6095 */
2759 2760
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2761
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2762 2763
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2764
	.port_set_link = mv88e6xxx_port_set_link,
2765
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2766
	.port_set_speed = mv88e6185_port_set_speed,
2767
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2768
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2769
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2770
	.port_link_state = mv88e6185_port_link_state,
2771
	.port_get_cmode = mv88e6185_port_get_cmode,
2772
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2773
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2774 2775
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2776
	.stats_get_stats = mv88e6095_stats_get_stats,
2777
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2778 2779
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2780
	.reset = mv88e6185_g1_reset,
2781
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2782
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2783
	.phylink_validate = mv88e6185_phylink_validate,
2784 2785
};

2786
static const struct mv88e6xxx_ops mv88e6097_ops = {
2787
	/* MV88E6XXX_FAMILY_6097 */
2788 2789
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2790
	.irl_init_all = mv88e6352_g2_irl_init_all,
2791 2792 2793 2794 2795 2796
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2797
	.port_tag_remap = mv88e6095_port_tag_remap,
2798
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2799
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2800
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2801
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2802
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2803
	.port_pause_limit = mv88e6097_port_pause_limit,
2804
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2805
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2806
	.port_link_state = mv88e6352_port_link_state,
2807
	.port_get_cmode = mv88e6185_port_get_cmode,
2808
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2809
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2810 2811 2812
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2813 2814
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2815
	.watchdog_ops = &mv88e6097_watchdog_ops,
2816
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2817
	.pot_clear = mv88e6xxx_g2_pot_clear,
2818
	.reset = mv88e6352_g1_reset,
2819
	.rmu_disable = mv88e6085_g1_rmu_disable,
2820
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2821
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2822
	.phylink_validate = mv88e6185_phylink_validate,
2823 2824
};

2825
static const struct mv88e6xxx_ops mv88e6123_ops = {
2826
	/* MV88E6XXX_FAMILY_6165 */
2827 2828
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2829
	.irl_init_all = mv88e6352_g2_irl_init_all,
2830
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2831 2832
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2833
	.port_set_link = mv88e6xxx_port_set_link,
2834
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2835
	.port_set_speed = mv88e6185_port_set_speed,
2836
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2837
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2838
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2839
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2840
	.port_link_state = mv88e6352_port_link_state,
2841
	.port_get_cmode = mv88e6185_port_get_cmode,
2842
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2843
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2844 2845
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2846
	.stats_get_stats = mv88e6095_stats_get_stats,
2847 2848
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2849
	.watchdog_ops = &mv88e6097_watchdog_ops,
2850
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2851
	.pot_clear = mv88e6xxx_g2_pot_clear,
2852
	.reset = mv88e6352_g1_reset,
2853
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2854
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2855
	.phylink_validate = mv88e6185_phylink_validate,
2856 2857 2858
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2859
	/* MV88E6XXX_FAMILY_6185 */
2860 2861
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2862
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2863 2864
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2865
	.port_set_link = mv88e6xxx_port_set_link,
2866
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2867
	.port_set_speed = mv88e6185_port_set_speed,
2868
	.port_tag_remap = mv88e6095_port_tag_remap,
2869
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2870
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2871
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2872
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2873
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2874
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2875
	.port_pause_limit = mv88e6097_port_pause_limit,
2876
	.port_set_pause = mv88e6185_port_set_pause,
2877
	.port_link_state = mv88e6352_port_link_state,
2878
	.port_get_cmode = mv88e6185_port_get_cmode,
2879
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2880
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2881 2882
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2883
	.stats_get_stats = mv88e6095_stats_get_stats,
2884 2885
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2886
	.watchdog_ops = &mv88e6097_watchdog_ops,
2887
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2888
	.ppu_enable = mv88e6185_g1_ppu_enable,
2889
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
2890
	.ppu_disable = mv88e6185_g1_ppu_disable,
2891
	.reset = mv88e6185_g1_reset,
2892
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2893
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2894
	.phylink_validate = mv88e6185_phylink_validate,
2895 2896
};

2897 2898
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2899 2900
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2901
	.irl_init_all = mv88e6352_g2_irl_init_all,
2902 2903 2904 2905 2906 2907 2908 2909
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2910
	.port_set_speed = mv88e6341_port_set_speed,
2911 2912 2913 2914
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2915
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2916
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2917
	.port_pause_limit = mv88e6097_port_pause_limit,
2918 2919
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2920
	.port_link_state = mv88e6352_port_link_state,
2921
	.port_get_cmode = mv88e6352_port_get_cmode,
2922
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2923
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2924 2925 2926
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2927 2928
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2929 2930
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2931
	.pot_clear = mv88e6xxx_g2_pot_clear,
2932
	.reset = mv88e6352_g1_reset,
2933
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2934
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2935
	.serdes_power = mv88e6341_serdes_power,
2936
	.gpio_ops = &mv88e6352_gpio_ops,
2937
	.phylink_validate = mv88e6390_phylink_validate,
2938 2939
};

2940
static const struct mv88e6xxx_ops mv88e6161_ops = {
2941
	/* MV88E6XXX_FAMILY_6165 */
2942 2943
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2944
	.irl_init_all = mv88e6352_g2_irl_init_all,
2945
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2946 2947
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2948
	.port_set_link = mv88e6xxx_port_set_link,
2949
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2950
	.port_set_speed = mv88e6185_port_set_speed,
2951
	.port_tag_remap = mv88e6095_port_tag_remap,
2952
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2953
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2954
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2955
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2956
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2957
	.port_pause_limit = mv88e6097_port_pause_limit,
2958
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2959
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2960
	.port_link_state = mv88e6352_port_link_state,
2961
	.port_get_cmode = mv88e6185_port_get_cmode,
2962
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2963
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2964 2965
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2966
	.stats_get_stats = mv88e6095_stats_get_stats,
2967 2968
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2969
	.watchdog_ops = &mv88e6097_watchdog_ops,
2970
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2971
	.pot_clear = mv88e6xxx_g2_pot_clear,
2972
	.reset = mv88e6352_g1_reset,
2973
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2974
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2975
	.avb_ops = &mv88e6165_avb_ops,
2976
	.ptp_ops = &mv88e6165_ptp_ops,
2977
	.phylink_validate = mv88e6185_phylink_validate,
2978 2979 2980
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2981
	/* MV88E6XXX_FAMILY_6165 */
2982 2983
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2984
	.irl_init_all = mv88e6352_g2_irl_init_all,
2985
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2986 2987
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2988
	.port_set_link = mv88e6xxx_port_set_link,
2989
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2990
	.port_set_speed = mv88e6185_port_set_speed,
2991
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2992
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2993
	.port_link_state = mv88e6352_port_link_state,
2994
	.port_get_cmode = mv88e6185_port_get_cmode,
2995
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2996
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2997 2998
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2999
	.stats_get_stats = mv88e6095_stats_get_stats,
3000 3001
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3002
	.watchdog_ops = &mv88e6097_watchdog_ops,
3003
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3004
	.pot_clear = mv88e6xxx_g2_pot_clear,
3005
	.reset = mv88e6352_g1_reset,
3006
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3007
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3008
	.avb_ops = &mv88e6165_avb_ops,
3009
	.ptp_ops = &mv88e6165_ptp_ops,
3010
	.phylink_validate = mv88e6185_phylink_validate,
3011 3012 3013
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3014
	/* MV88E6XXX_FAMILY_6351 */
3015 3016
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3017
	.irl_init_all = mv88e6352_g2_irl_init_all,
3018
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3019 3020
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3021
	.port_set_link = mv88e6xxx_port_set_link,
3022
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3023
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3024
	.port_set_speed = mv88e6185_port_set_speed,
3025
	.port_tag_remap = mv88e6095_port_tag_remap,
3026
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3027
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3028
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3029
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3030
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3031
	.port_pause_limit = mv88e6097_port_pause_limit,
3032
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3033
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3034
	.port_link_state = mv88e6352_port_link_state,
3035
	.port_get_cmode = mv88e6352_port_get_cmode,
3036
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3037
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3038 3039
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3040
	.stats_get_stats = mv88e6095_stats_get_stats,
3041 3042
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3043
	.watchdog_ops = &mv88e6097_watchdog_ops,
3044
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3045
	.pot_clear = mv88e6xxx_g2_pot_clear,
3046
	.reset = mv88e6352_g1_reset,
3047
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3048
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3049
	.phylink_validate = mv88e6185_phylink_validate,
3050 3051 3052
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3053
	/* MV88E6XXX_FAMILY_6352 */
3054 3055
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3056
	.irl_init_all = mv88e6352_g2_irl_init_all,
3057 3058
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3059
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3060 3061
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3062
	.port_set_link = mv88e6xxx_port_set_link,
3063
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3064
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3065
	.port_set_speed = mv88e6352_port_set_speed,
3066
	.port_tag_remap = mv88e6095_port_tag_remap,
3067
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3068
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3069
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3070
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3071
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3072
	.port_pause_limit = mv88e6097_port_pause_limit,
3073
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3074
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3075
	.port_link_state = mv88e6352_port_link_state,
3076
	.port_get_cmode = mv88e6352_port_get_cmode,
3077
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3078
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3079 3080
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3081
	.stats_get_stats = mv88e6095_stats_get_stats,
3082 3083
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3084
	.watchdog_ops = &mv88e6097_watchdog_ops,
3085
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3086
	.pot_clear = mv88e6xxx_g2_pot_clear,
3087
	.reset = mv88e6352_g1_reset,
3088
	.rmu_disable = mv88e6352_g1_rmu_disable,
3089
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3090
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3091
	.serdes_power = mv88e6352_serdes_power,
3092
	.gpio_ops = &mv88e6352_gpio_ops,
3093
	.phylink_validate = mv88e6352_phylink_validate,
3094 3095 3096
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3097
	/* MV88E6XXX_FAMILY_6351 */
3098 3099
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3100
	.irl_init_all = mv88e6352_g2_irl_init_all,
3101
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3102 3103
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3104
	.port_set_link = mv88e6xxx_port_set_link,
3105
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3106
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3107
	.port_set_speed = mv88e6185_port_set_speed,
3108
	.port_tag_remap = mv88e6095_port_tag_remap,
3109
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3110
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3111
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3112
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3113
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3114
	.port_pause_limit = mv88e6097_port_pause_limit,
3115
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3116
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3117
	.port_link_state = mv88e6352_port_link_state,
3118
	.port_get_cmode = mv88e6352_port_get_cmode,
3119
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3120
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3121 3122
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3123
	.stats_get_stats = mv88e6095_stats_get_stats,
3124 3125
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3126
	.watchdog_ops = &mv88e6097_watchdog_ops,
3127
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3128
	.pot_clear = mv88e6xxx_g2_pot_clear,
3129
	.reset = mv88e6352_g1_reset,
3130
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3131
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3132
	.phylink_validate = mv88e6185_phylink_validate,
3133 3134 3135
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3136
	/* MV88E6XXX_FAMILY_6352 */
3137 3138
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3139
	.irl_init_all = mv88e6352_g2_irl_init_all,
3140 3141
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3142
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3143 3144
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3145
	.port_set_link = mv88e6xxx_port_set_link,
3146
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3147
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3148
	.port_set_speed = mv88e6352_port_set_speed,
3149
	.port_tag_remap = mv88e6095_port_tag_remap,
3150
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3151
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3152
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3153
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3154
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3155
	.port_pause_limit = mv88e6097_port_pause_limit,
3156
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3157
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3158
	.port_link_state = mv88e6352_port_link_state,
3159
	.port_get_cmode = mv88e6352_port_get_cmode,
3160
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3161
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3162 3163
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3164
	.stats_get_stats = mv88e6095_stats_get_stats,
3165 3166
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3167
	.watchdog_ops = &mv88e6097_watchdog_ops,
3168
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3169
	.pot_clear = mv88e6xxx_g2_pot_clear,
3170
	.reset = mv88e6352_g1_reset,
3171
	.rmu_disable = mv88e6352_g1_rmu_disable,
3172
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3173
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3174
	.serdes_power = mv88e6352_serdes_power,
3175 3176
	.serdes_irq_setup = mv88e6352_serdes_irq_setup,
	.serdes_irq_free = mv88e6352_serdes_irq_free,
3177
	.gpio_ops = &mv88e6352_gpio_ops,
3178
	.phylink_validate = mv88e6352_phylink_validate,
3179 3180 3181
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3182
	/* MV88E6XXX_FAMILY_6185 */
3183 3184
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3185
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3186 3187
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3188
	.port_set_link = mv88e6xxx_port_set_link,
3189
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3190
	.port_set_speed = mv88e6185_port_set_speed,
3191
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3192
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3193
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3194
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3195
	.port_set_pause = mv88e6185_port_set_pause,
3196
	.port_link_state = mv88e6185_port_link_state,
3197
	.port_get_cmode = mv88e6185_port_get_cmode,
3198
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3199
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3200 3201
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3202
	.stats_get_stats = mv88e6095_stats_get_stats,
3203 3204
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3205
	.watchdog_ops = &mv88e6097_watchdog_ops,
3206
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3207
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3208 3209
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3210
	.reset = mv88e6185_g1_reset,
3211
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3212
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3213
	.phylink_validate = mv88e6185_phylink_validate,
3214 3215
};

3216
static const struct mv88e6xxx_ops mv88e6190_ops = {
3217
	/* MV88E6XXX_FAMILY_6390 */
3218
	.irl_init_all = mv88e6390_g2_irl_init_all,
3219 3220
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3221 3222 3223 3224 3225 3226 3227
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3228
	.port_tag_remap = mv88e6390_port_tag_remap,
3229
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3230
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3231
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3232
	.port_pause_limit = mv88e6390_port_pause_limit,
3233
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3234
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3235
	.port_link_state = mv88e6352_port_link_state,
3236
	.port_get_cmode = mv88e6352_port_get_cmode,
3237
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3238
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3239 3240
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3241
	.stats_get_stats = mv88e6390_stats_get_stats,
3242 3243
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3244
	.watchdog_ops = &mv88e6390_watchdog_ops,
3245
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3246
	.pot_clear = mv88e6xxx_g2_pot_clear,
3247
	.reset = mv88e6352_g1_reset,
3248
	.rmu_disable = mv88e6390_g1_rmu_disable,
3249 3250
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3251
	.serdes_power = mv88e6390_serdes_power,
3252 3253
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3254
	.gpio_ops = &mv88e6352_gpio_ops,
3255
	.phylink_validate = mv88e6390_phylink_validate,
3256 3257 3258
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3259
	/* MV88E6XXX_FAMILY_6390 */
3260
	.irl_init_all = mv88e6390_g2_irl_init_all,
3261 3262
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3263 3264 3265 3266 3267 3268 3269
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3270
	.port_tag_remap = mv88e6390_port_tag_remap,
3271
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3272
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3273
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3274
	.port_pause_limit = mv88e6390_port_pause_limit,
3275
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3276
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3277
	.port_link_state = mv88e6352_port_link_state,
3278
	.port_get_cmode = mv88e6352_port_get_cmode,
3279
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3280
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3281 3282
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3283
	.stats_get_stats = mv88e6390_stats_get_stats,
3284 3285
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3286
	.watchdog_ops = &mv88e6390_watchdog_ops,
3287
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3288
	.pot_clear = mv88e6xxx_g2_pot_clear,
3289
	.reset = mv88e6352_g1_reset,
3290
	.rmu_disable = mv88e6390_g1_rmu_disable,
3291 3292
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3293
	.serdes_power = mv88e6390x_serdes_power,
3294 3295
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3296
	.gpio_ops = &mv88e6352_gpio_ops,
3297
	.phylink_validate = mv88e6390x_phylink_validate,
3298 3299 3300
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3301
	/* MV88E6XXX_FAMILY_6390 */
3302
	.irl_init_all = mv88e6390_g2_irl_init_all,
3303 3304
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3305 3306 3307 3308 3309 3310 3311
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3312
	.port_tag_remap = mv88e6390_port_tag_remap,
3313
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3314
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3315
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3316
	.port_pause_limit = mv88e6390_port_pause_limit,
3317
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3318
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3319
	.port_link_state = mv88e6352_port_link_state,
3320
	.port_get_cmode = mv88e6352_port_get_cmode,
3321
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3322
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3323 3324
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3325
	.stats_get_stats = mv88e6390_stats_get_stats,
3326 3327
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3328
	.watchdog_ops = &mv88e6390_watchdog_ops,
3329
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3330
	.pot_clear = mv88e6xxx_g2_pot_clear,
3331
	.reset = mv88e6352_g1_reset,
3332
	.rmu_disable = mv88e6390_g1_rmu_disable,
3333 3334
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3335
	.serdes_power = mv88e6390_serdes_power,
3336 3337
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3338 3339
	.avb_ops = &mv88e6390_avb_ops,
	.ptp_ops = &mv88e6352_ptp_ops,
3340
	.phylink_validate = mv88e6390_phylink_validate,
3341 3342
};

3343
static const struct mv88e6xxx_ops mv88e6240_ops = {
3344
	/* MV88E6XXX_FAMILY_6352 */
3345 3346
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3347
	.irl_init_all = mv88e6352_g2_irl_init_all,
3348 3349
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3350
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3351 3352
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3353
	.port_set_link = mv88e6xxx_port_set_link,
3354
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3355
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3356
	.port_set_speed = mv88e6352_port_set_speed,
3357
	.port_tag_remap = mv88e6095_port_tag_remap,
3358
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3359
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3360
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3361
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3362
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3363
	.port_pause_limit = mv88e6097_port_pause_limit,
3364
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3365
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3366
	.port_link_state = mv88e6352_port_link_state,
3367
	.port_get_cmode = mv88e6352_port_get_cmode,
3368
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3369
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3370 3371
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3372
	.stats_get_stats = mv88e6095_stats_get_stats,
3373 3374
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3375
	.watchdog_ops = &mv88e6097_watchdog_ops,
3376
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3377
	.pot_clear = mv88e6xxx_g2_pot_clear,
3378
	.reset = mv88e6352_g1_reset,
3379
	.rmu_disable = mv88e6352_g1_rmu_disable,
3380
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3381
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3382
	.serdes_power = mv88e6352_serdes_power,
3383 3384
	.serdes_irq_setup = mv88e6352_serdes_irq_setup,
	.serdes_irq_free = mv88e6352_serdes_irq_free,
3385
	.gpio_ops = &mv88e6352_gpio_ops,
3386
	.avb_ops = &mv88e6352_avb_ops,
3387
	.ptp_ops = &mv88e6352_ptp_ops,
3388
	.phylink_validate = mv88e6352_phylink_validate,
3389 3390
};

3391
static const struct mv88e6xxx_ops mv88e6290_ops = {
3392
	/* MV88E6XXX_FAMILY_6390 */
3393
	.irl_init_all = mv88e6390_g2_irl_init_all,
3394 3395
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3396 3397 3398 3399 3400 3401 3402
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3403
	.port_tag_remap = mv88e6390_port_tag_remap,
3404
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3405
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3406
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3407
	.port_pause_limit = mv88e6390_port_pause_limit,
3408
	.port_set_cmode = mv88e6390x_port_set_cmode,
3409
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3410
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3411
	.port_link_state = mv88e6352_port_link_state,
3412
	.port_get_cmode = mv88e6352_port_get_cmode,
3413
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3414
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3415 3416
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3417
	.stats_get_stats = mv88e6390_stats_get_stats,
3418 3419
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3420
	.watchdog_ops = &mv88e6390_watchdog_ops,
3421
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3422
	.pot_clear = mv88e6xxx_g2_pot_clear,
3423
	.reset = mv88e6352_g1_reset,
3424
	.rmu_disable = mv88e6390_g1_rmu_disable,
3425 3426
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3427
	.serdes_power = mv88e6390_serdes_power,
3428 3429
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3430
	.gpio_ops = &mv88e6352_gpio_ops,
3431
	.avb_ops = &mv88e6390_avb_ops,
3432
	.ptp_ops = &mv88e6352_ptp_ops,
3433
	.phylink_validate = mv88e6390_phylink_validate,
3434 3435
};

3436
static const struct mv88e6xxx_ops mv88e6320_ops = {
3437
	/* MV88E6XXX_FAMILY_6320 */
3438 3439
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3440
	.irl_init_all = mv88e6352_g2_irl_init_all,
3441 3442
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3443
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3444 3445
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3446
	.port_set_link = mv88e6xxx_port_set_link,
3447
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3448
	.port_set_speed = mv88e6185_port_set_speed,
3449
	.port_tag_remap = mv88e6095_port_tag_remap,
3450
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3451
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3452
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3453
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3454
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3455
	.port_pause_limit = mv88e6097_port_pause_limit,
3456
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3457
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3458
	.port_link_state = mv88e6352_port_link_state,
3459
	.port_get_cmode = mv88e6352_port_get_cmode,
3460
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3461
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3462 3463
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3464
	.stats_get_stats = mv88e6320_stats_get_stats,
3465 3466
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3467
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3468
	.pot_clear = mv88e6xxx_g2_pot_clear,
3469
	.reset = mv88e6352_g1_reset,
3470
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3471
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3472
	.gpio_ops = &mv88e6352_gpio_ops,
3473
	.avb_ops = &mv88e6352_avb_ops,
3474
	.ptp_ops = &mv88e6352_ptp_ops,
3475
	.phylink_validate = mv88e6185_phylink_validate,
3476 3477 3478
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3479
	/* MV88E6XXX_FAMILY_6320 */
3480 3481
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3482
	.irl_init_all = mv88e6352_g2_irl_init_all,
3483 3484
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3485
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3486 3487
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3488
	.port_set_link = mv88e6xxx_port_set_link,
3489
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3490
	.port_set_speed = mv88e6185_port_set_speed,
3491
	.port_tag_remap = mv88e6095_port_tag_remap,
3492
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3493
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3494
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3495
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3496
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3497
	.port_pause_limit = mv88e6097_port_pause_limit,
3498
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3499
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3500
	.port_link_state = mv88e6352_port_link_state,
3501
	.port_get_cmode = mv88e6352_port_get_cmode,
3502
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3503
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3504 3505
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3506
	.stats_get_stats = mv88e6320_stats_get_stats,
3507 3508
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3509
	.reset = mv88e6352_g1_reset,
3510
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3511
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3512
	.gpio_ops = &mv88e6352_gpio_ops,
3513
	.avb_ops = &mv88e6352_avb_ops,
3514
	.ptp_ops = &mv88e6352_ptp_ops,
3515
	.phylink_validate = mv88e6185_phylink_validate,
3516 3517
};

3518 3519
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3520 3521
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3522
	.irl_init_all = mv88e6352_g2_irl_init_all,
3523 3524 3525 3526 3527 3528 3529 3530
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3531
	.port_set_speed = mv88e6341_port_set_speed,
3532 3533 3534 3535
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3536
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3537
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3538
	.port_pause_limit = mv88e6097_port_pause_limit,
3539 3540
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3541
	.port_link_state = mv88e6352_port_link_state,
3542
	.port_get_cmode = mv88e6352_port_get_cmode,
3543
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3544
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3545 3546 3547
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3548 3549
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3550 3551
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3552
	.pot_clear = mv88e6xxx_g2_pot_clear,
3553
	.reset = mv88e6352_g1_reset,
3554
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3555
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3556
	.serdes_power = mv88e6341_serdes_power,
3557
	.gpio_ops = &mv88e6352_gpio_ops,
3558
	.avb_ops = &mv88e6390_avb_ops,
3559
	.ptp_ops = &mv88e6352_ptp_ops,
3560
	.phylink_validate = mv88e6390_phylink_validate,
3561 3562
};

3563
static const struct mv88e6xxx_ops mv88e6350_ops = {
3564
	/* MV88E6XXX_FAMILY_6351 */
3565 3566
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3567
	.irl_init_all = mv88e6352_g2_irl_init_all,
3568
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3569 3570
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3571
	.port_set_link = mv88e6xxx_port_set_link,
3572
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3573
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3574
	.port_set_speed = mv88e6185_port_set_speed,
3575
	.port_tag_remap = mv88e6095_port_tag_remap,
3576
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3577
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3578
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3579
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3580
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3581
	.port_pause_limit = mv88e6097_port_pause_limit,
3582
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3583
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3584
	.port_link_state = mv88e6352_port_link_state,
3585
	.port_get_cmode = mv88e6352_port_get_cmode,
3586
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3587
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3588 3589
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3590
	.stats_get_stats = mv88e6095_stats_get_stats,
3591 3592
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3593
	.watchdog_ops = &mv88e6097_watchdog_ops,
3594
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3595
	.pot_clear = mv88e6xxx_g2_pot_clear,
3596
	.reset = mv88e6352_g1_reset,
3597
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3598
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3599
	.phylink_validate = mv88e6185_phylink_validate,
3600 3601 3602
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3603
	/* MV88E6XXX_FAMILY_6351 */
3604 3605
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3606
	.irl_init_all = mv88e6352_g2_irl_init_all,
3607
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3608 3609
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3610
	.port_set_link = mv88e6xxx_port_set_link,
3611
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3612
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3613
	.port_set_speed = mv88e6185_port_set_speed,
3614
	.port_tag_remap = mv88e6095_port_tag_remap,
3615
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3616
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3617
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3618
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3619
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3620
	.port_pause_limit = mv88e6097_port_pause_limit,
3621
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3622
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3623
	.port_link_state = mv88e6352_port_link_state,
3624
	.port_get_cmode = mv88e6352_port_get_cmode,
3625
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3626
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3627 3628
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3629
	.stats_get_stats = mv88e6095_stats_get_stats,
3630 3631
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3632
	.watchdog_ops = &mv88e6097_watchdog_ops,
3633
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3634
	.pot_clear = mv88e6xxx_g2_pot_clear,
3635
	.reset = mv88e6352_g1_reset,
3636
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3637
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3638
	.avb_ops = &mv88e6352_avb_ops,
3639
	.ptp_ops = &mv88e6352_ptp_ops,
3640
	.phylink_validate = mv88e6185_phylink_validate,
3641 3642 3643
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3644
	/* MV88E6XXX_FAMILY_6352 */
3645 3646
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3647
	.irl_init_all = mv88e6352_g2_irl_init_all,
3648 3649
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3650
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3651 3652
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3653
	.port_set_link = mv88e6xxx_port_set_link,
3654
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3655
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3656
	.port_set_speed = mv88e6352_port_set_speed,
3657
	.port_tag_remap = mv88e6095_port_tag_remap,
3658
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3659
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3660
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3661
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3662
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3663
	.port_pause_limit = mv88e6097_port_pause_limit,
3664
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3665
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3666
	.port_link_state = mv88e6352_port_link_state,
3667
	.port_get_cmode = mv88e6352_port_get_cmode,
3668
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3669
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3670 3671
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3672
	.stats_get_stats = mv88e6095_stats_get_stats,
3673 3674
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3675
	.watchdog_ops = &mv88e6097_watchdog_ops,
3676
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3677
	.pot_clear = mv88e6xxx_g2_pot_clear,
3678
	.reset = mv88e6352_g1_reset,
3679
	.rmu_disable = mv88e6352_g1_rmu_disable,
3680
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3681
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3682
	.serdes_power = mv88e6352_serdes_power,
3683 3684
	.serdes_irq_setup = mv88e6352_serdes_irq_setup,
	.serdes_irq_free = mv88e6352_serdes_irq_free,
3685
	.gpio_ops = &mv88e6352_gpio_ops,
3686
	.avb_ops = &mv88e6352_avb_ops,
3687
	.ptp_ops = &mv88e6352_ptp_ops,
3688 3689 3690
	.serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
	.serdes_get_strings = mv88e6352_serdes_get_strings,
	.serdes_get_stats = mv88e6352_serdes_get_stats,
3691
	.phylink_validate = mv88e6352_phylink_validate,
3692 3693
};

3694
static const struct mv88e6xxx_ops mv88e6390_ops = {
3695
	/* MV88E6XXX_FAMILY_6390 */
3696
	.irl_init_all = mv88e6390_g2_irl_init_all,
3697 3698
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3699 3700 3701 3702 3703 3704 3705
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3706
	.port_tag_remap = mv88e6390_port_tag_remap,
3707
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3708
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3709
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3710
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3711
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3712
	.port_pause_limit = mv88e6390_port_pause_limit,
3713
	.port_set_cmode = mv88e6390x_port_set_cmode,
3714
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3715
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3716
	.port_link_state = mv88e6352_port_link_state,
3717
	.port_get_cmode = mv88e6352_port_get_cmode,
3718
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3719
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3720 3721
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3722
	.stats_get_stats = mv88e6390_stats_get_stats,
3723 3724
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3725
	.watchdog_ops = &mv88e6390_watchdog_ops,
3726
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3727
	.pot_clear = mv88e6xxx_g2_pot_clear,
3728
	.reset = mv88e6352_g1_reset,
3729
	.rmu_disable = mv88e6390_g1_rmu_disable,
3730 3731
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3732
	.serdes_power = mv88e6390_serdes_power,
3733 3734
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3735
	.gpio_ops = &mv88e6352_gpio_ops,
3736
	.avb_ops = &mv88e6390_avb_ops,
3737
	.ptp_ops = &mv88e6352_ptp_ops,
3738
	.phylink_validate = mv88e6390_phylink_validate,
3739 3740 3741
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3742
	/* MV88E6XXX_FAMILY_6390 */
3743
	.irl_init_all = mv88e6390_g2_irl_init_all,
3744 3745
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3746 3747 3748 3749 3750 3751 3752
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3753
	.port_tag_remap = mv88e6390_port_tag_remap,
3754
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3755
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3756
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3757
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3758
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3759
	.port_pause_limit = mv88e6390_port_pause_limit,
3760
	.port_set_cmode = mv88e6390x_port_set_cmode,
3761
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3762
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3763
	.port_link_state = mv88e6352_port_link_state,
3764
	.port_get_cmode = mv88e6352_port_get_cmode,
3765
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3766
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3767 3768
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3769
	.stats_get_stats = mv88e6390_stats_get_stats,
3770 3771
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3772
	.watchdog_ops = &mv88e6390_watchdog_ops,
3773
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3774
	.pot_clear = mv88e6xxx_g2_pot_clear,
3775
	.reset = mv88e6352_g1_reset,
3776
	.rmu_disable = mv88e6390_g1_rmu_disable,
3777 3778
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3779
	.serdes_power = mv88e6390x_serdes_power,
3780 3781
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3782
	.gpio_ops = &mv88e6352_gpio_ops,
3783
	.avb_ops = &mv88e6390_avb_ops,
3784
	.ptp_ops = &mv88e6352_ptp_ops,
3785
	.phylink_validate = mv88e6390x_phylink_validate,
3786 3787
};

3788 3789
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3790
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3791 3792 3793 3794
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3795
		.num_internal_phys = 5,
3796
		.max_vid = 4095,
3797
		.port_base_addr = 0x10,
3798
		.phy_base_addr = 0x0,
3799
		.global1_addr = 0x1b,
3800
		.global2_addr = 0x1c,
3801
		.age_time_coeff = 15000,
3802
		.g1_irqs = 8,
3803
		.g2_irqs = 10,
3804
		.atu_move_port_mask = 0xf,
3805
		.pvt = true,
3806
		.multi_chip = true,
3807
		.tag_protocol = DSA_TAG_PROTO_DSA,
3808
		.ops = &mv88e6085_ops,
3809 3810 3811
	},

	[MV88E6095] = {
3812
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3813 3814 3815 3816
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3817
		.num_internal_phys = 0,
3818
		.max_vid = 4095,
3819
		.port_base_addr = 0x10,
3820
		.phy_base_addr = 0x0,
3821
		.global1_addr = 0x1b,
3822
		.global2_addr = 0x1c,
3823
		.age_time_coeff = 15000,
3824
		.g1_irqs = 8,
3825
		.atu_move_port_mask = 0xf,
3826
		.multi_chip = true,
3827
		.tag_protocol = DSA_TAG_PROTO_DSA,
3828
		.ops = &mv88e6095_ops,
3829 3830
	},

3831
	[MV88E6097] = {
3832
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3833 3834 3835 3836
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3837
		.num_internal_phys = 8,
3838
		.max_vid = 4095,
3839
		.port_base_addr = 0x10,
3840
		.phy_base_addr = 0x0,
3841
		.global1_addr = 0x1b,
3842
		.global2_addr = 0x1c,
3843
		.age_time_coeff = 15000,
3844
		.g1_irqs = 8,
3845
		.g2_irqs = 10,
3846
		.atu_move_port_mask = 0xf,
3847
		.pvt = true,
3848
		.multi_chip = true,
3849
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3850 3851 3852
		.ops = &mv88e6097_ops,
	},

3853
	[MV88E6123] = {
3854
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3855 3856 3857 3858
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3859
		.num_internal_phys = 5,
3860
		.max_vid = 4095,
3861
		.port_base_addr = 0x10,
3862
		.phy_base_addr = 0x0,
3863
		.global1_addr = 0x1b,
3864
		.global2_addr = 0x1c,
3865
		.age_time_coeff = 15000,
3866
		.g1_irqs = 9,
3867
		.g2_irqs = 10,
3868
		.atu_move_port_mask = 0xf,
3869
		.pvt = true,
3870
		.multi_chip = true,
3871
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3872
		.ops = &mv88e6123_ops,
3873 3874 3875
	},

	[MV88E6131] = {
3876
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3877 3878 3879 3880
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3881
		.num_internal_phys = 0,
3882
		.max_vid = 4095,
3883
		.port_base_addr = 0x10,
3884
		.phy_base_addr = 0x0,
3885
		.global1_addr = 0x1b,
3886
		.global2_addr = 0x1c,
3887
		.age_time_coeff = 15000,
3888
		.g1_irqs = 9,
3889
		.atu_move_port_mask = 0xf,
3890
		.multi_chip = true,
3891
		.tag_protocol = DSA_TAG_PROTO_DSA,
3892
		.ops = &mv88e6131_ops,
3893 3894
	},

3895
	[MV88E6141] = {
3896
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3897
		.family = MV88E6XXX_FAMILY_6341,
3898
		.name = "Marvell 88E6141",
3899 3900
		.num_databases = 4096,
		.num_ports = 6,
3901
		.num_internal_phys = 5,
3902
		.num_gpio = 11,
3903
		.max_vid = 4095,
3904
		.port_base_addr = 0x10,
3905
		.phy_base_addr = 0x10,
3906
		.global1_addr = 0x1b,
3907
		.global2_addr = 0x1c,
3908 3909
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3910
		.g1_irqs = 9,
3911
		.g2_irqs = 10,
3912
		.pvt = true,
3913
		.multi_chip = true,
3914 3915 3916 3917
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

3918
	[MV88E6161] = {
3919
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3920 3921 3922 3923
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3924
		.num_internal_phys = 5,
3925
		.max_vid = 4095,
3926
		.port_base_addr = 0x10,
3927
		.phy_base_addr = 0x0,
3928
		.global1_addr = 0x1b,
3929
		.global2_addr = 0x1c,
3930
		.age_time_coeff = 15000,
3931
		.g1_irqs = 9,
3932
		.g2_irqs = 10,
3933
		.atu_move_port_mask = 0xf,
3934
		.pvt = true,
3935
		.multi_chip = true,
3936
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3937
		.ptp_support = true,
3938
		.ops = &mv88e6161_ops,
3939 3940 3941
	},

	[MV88E6165] = {
3942
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3943 3944 3945 3946
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3947
		.num_internal_phys = 0,
3948
		.max_vid = 4095,
3949
		.port_base_addr = 0x10,
3950
		.phy_base_addr = 0x0,
3951
		.global1_addr = 0x1b,
3952
		.global2_addr = 0x1c,
3953
		.age_time_coeff = 15000,
3954
		.g1_irqs = 9,
3955
		.g2_irqs = 10,
3956
		.atu_move_port_mask = 0xf,
3957
		.pvt = true,
3958
		.multi_chip = true,
3959
		.tag_protocol = DSA_TAG_PROTO_DSA,
3960
		.ptp_support = true,
3961
		.ops = &mv88e6165_ops,
3962 3963 3964
	},

	[MV88E6171] = {
3965
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3966 3967 3968 3969
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3970
		.num_internal_phys = 5,
3971
		.max_vid = 4095,
3972
		.port_base_addr = 0x10,
3973
		.phy_base_addr = 0x0,
3974
		.global1_addr = 0x1b,
3975
		.global2_addr = 0x1c,
3976
		.age_time_coeff = 15000,
3977
		.g1_irqs = 9,
3978
		.g2_irqs = 10,
3979
		.atu_move_port_mask = 0xf,
3980
		.pvt = true,
3981
		.multi_chip = true,
3982
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3983
		.ops = &mv88e6171_ops,
3984 3985 3986
	},

	[MV88E6172] = {
3987
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3988 3989 3990 3991
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3992
		.num_internal_phys = 5,
3993
		.num_gpio = 15,
3994
		.max_vid = 4095,
3995
		.port_base_addr = 0x10,
3996
		.phy_base_addr = 0x0,
3997
		.global1_addr = 0x1b,
3998
		.global2_addr = 0x1c,
3999
		.age_time_coeff = 15000,
4000
		.g1_irqs = 9,
4001
		.g2_irqs = 10,
4002
		.atu_move_port_mask = 0xf,
4003
		.pvt = true,
4004
		.multi_chip = true,
4005
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4006
		.ops = &mv88e6172_ops,
4007 4008 4009
	},

	[MV88E6175] = {
4010
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
4011 4012 4013 4014
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
4015
		.num_internal_phys = 5,
4016
		.max_vid = 4095,
4017
		.port_base_addr = 0x10,
4018
		.phy_base_addr = 0x0,
4019
		.global1_addr = 0x1b,
4020
		.global2_addr = 0x1c,
4021
		.age_time_coeff = 15000,
4022
		.g1_irqs = 9,
4023
		.g2_irqs = 10,
4024
		.atu_move_port_mask = 0xf,
4025
		.pvt = true,
4026
		.multi_chip = true,
4027
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4028
		.ops = &mv88e6175_ops,
4029 4030 4031
	},

	[MV88E6176] = {
4032
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
4033 4034 4035 4036
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
4037
		.num_internal_phys = 5,
4038
		.num_gpio = 15,
4039
		.max_vid = 4095,
4040
		.port_base_addr = 0x10,
4041
		.phy_base_addr = 0x0,
4042
		.global1_addr = 0x1b,
4043
		.global2_addr = 0x1c,
4044
		.age_time_coeff = 15000,
4045
		.g1_irqs = 9,
4046
		.g2_irqs = 10,
4047
		.atu_move_port_mask = 0xf,
4048
		.pvt = true,
4049
		.multi_chip = true,
4050
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4051
		.ops = &mv88e6176_ops,
4052 4053 4054
	},

	[MV88E6185] = {
4055
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
4056 4057 4058 4059
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
4060
		.num_internal_phys = 0,
4061
		.max_vid = 4095,
4062
		.port_base_addr = 0x10,
4063
		.phy_base_addr = 0x0,
4064
		.global1_addr = 0x1b,
4065
		.global2_addr = 0x1c,
4066
		.age_time_coeff = 15000,
4067
		.g1_irqs = 8,
4068
		.atu_move_port_mask = 0xf,
4069
		.multi_chip = true,
4070
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4071
		.ops = &mv88e6185_ops,
4072 4073
	},

4074
	[MV88E6190] = {
4075
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
4076 4077 4078 4079
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4080
		.num_internal_phys = 11,
4081
		.num_gpio = 16,
4082
		.max_vid = 8191,
4083
		.port_base_addr = 0x0,
4084
		.phy_base_addr = 0x0,
4085
		.global1_addr = 0x1b,
4086
		.global2_addr = 0x1c,
4087
		.tag_protocol = DSA_TAG_PROTO_DSA,
4088
		.age_time_coeff = 3750,
4089
		.g1_irqs = 9,
4090
		.g2_irqs = 14,
4091
		.pvt = true,
4092
		.multi_chip = true,
4093
		.atu_move_port_mask = 0x1f,
4094 4095 4096 4097
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
4098
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
4099 4100 4101 4102
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4103
		.num_internal_phys = 11,
4104
		.num_gpio = 16,
4105
		.max_vid = 8191,
4106
		.port_base_addr = 0x0,
4107
		.phy_base_addr = 0x0,
4108
		.global1_addr = 0x1b,
4109
		.global2_addr = 0x1c,
4110
		.age_time_coeff = 3750,
4111
		.g1_irqs = 9,
4112
		.g2_irqs = 14,
4113
		.atu_move_port_mask = 0x1f,
4114
		.pvt = true,
4115
		.multi_chip = true,
4116
		.tag_protocol = DSA_TAG_PROTO_DSA,
4117 4118 4119 4120
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
4121
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
4122 4123 4124 4125
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4126
		.num_internal_phys = 11,
4127
		.max_vid = 8191,
4128
		.port_base_addr = 0x0,
4129
		.phy_base_addr = 0x0,
4130
		.global1_addr = 0x1b,
4131
		.global2_addr = 0x1c,
4132
		.age_time_coeff = 3750,
4133
		.g1_irqs = 9,
4134
		.g2_irqs = 14,
4135
		.atu_move_port_mask = 0x1f,
4136
		.pvt = true,
4137
		.multi_chip = true,
4138
		.tag_protocol = DSA_TAG_PROTO_DSA,
4139
		.ptp_support = true,
4140
		.ops = &mv88e6191_ops,
4141 4142
	},

4143
	[MV88E6240] = {
4144
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
4145 4146 4147 4148
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
4149
		.num_internal_phys = 5,
4150
		.num_gpio = 15,
4151
		.max_vid = 4095,
4152
		.port_base_addr = 0x10,
4153
		.phy_base_addr = 0x0,
4154
		.global1_addr = 0x1b,
4155
		.global2_addr = 0x1c,
4156
		.age_time_coeff = 15000,
4157
		.g1_irqs = 9,
4158
		.g2_irqs = 10,
4159
		.atu_move_port_mask = 0xf,
4160
		.pvt = true,
4161
		.multi_chip = true,
4162
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4163
		.ptp_support = true,
4164
		.ops = &mv88e6240_ops,
4165 4166
	},

4167
	[MV88E6290] = {
4168
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
4169 4170 4171 4172
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4173
		.num_internal_phys = 11,
4174
		.num_gpio = 16,
4175
		.max_vid = 8191,
4176
		.port_base_addr = 0x0,
4177
		.phy_base_addr = 0x0,
4178
		.global1_addr = 0x1b,
4179
		.global2_addr = 0x1c,
4180
		.age_time_coeff = 3750,
4181
		.g1_irqs = 9,
4182
		.g2_irqs = 14,
4183
		.atu_move_port_mask = 0x1f,
4184
		.pvt = true,
4185
		.multi_chip = true,
4186
		.tag_protocol = DSA_TAG_PROTO_DSA,
4187
		.ptp_support = true,
4188 4189 4190
		.ops = &mv88e6290_ops,
	},

4191
	[MV88E6320] = {
4192
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
4193 4194 4195 4196
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4197
		.num_internal_phys = 5,
4198
		.num_gpio = 15,
4199
		.max_vid = 4095,
4200
		.port_base_addr = 0x10,
4201
		.phy_base_addr = 0x0,
4202
		.global1_addr = 0x1b,
4203
		.global2_addr = 0x1c,
4204
		.age_time_coeff = 15000,
4205
		.g1_irqs = 8,
4206
		.g2_irqs = 10,
4207
		.atu_move_port_mask = 0xf,
4208
		.pvt = true,
4209
		.multi_chip = true,
4210
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4211
		.ptp_support = true,
4212
		.ops = &mv88e6320_ops,
4213 4214 4215
	},

	[MV88E6321] = {
4216
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
4217 4218 4219 4220
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4221
		.num_internal_phys = 5,
4222
		.num_gpio = 15,
4223
		.max_vid = 4095,
4224
		.port_base_addr = 0x10,
4225
		.phy_base_addr = 0x0,
4226
		.global1_addr = 0x1b,
4227
		.global2_addr = 0x1c,
4228
		.age_time_coeff = 15000,
4229
		.g1_irqs = 8,
4230
		.g2_irqs = 10,
4231
		.atu_move_port_mask = 0xf,
4232
		.multi_chip = true,
4233
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4234
		.ptp_support = true,
4235
		.ops = &mv88e6321_ops,
4236 4237
	},

4238
	[MV88E6341] = {
4239
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
4240 4241 4242
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
4243
		.num_internal_phys = 5,
4244
		.num_ports = 6,
4245
		.num_gpio = 11,
4246
		.max_vid = 4095,
4247
		.port_base_addr = 0x10,
4248
		.phy_base_addr = 0x10,
4249
		.global1_addr = 0x1b,
4250
		.global2_addr = 0x1c,
4251
		.age_time_coeff = 3750,
4252
		.atu_move_port_mask = 0x1f,
4253
		.g1_irqs = 9,
4254
		.g2_irqs = 10,
4255
		.pvt = true,
4256
		.multi_chip = true,
4257
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4258
		.ptp_support = true,
4259 4260 4261
		.ops = &mv88e6341_ops,
	},

4262
	[MV88E6350] = {
4263
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
4264 4265 4266 4267
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4268
		.num_internal_phys = 5,
4269
		.max_vid = 4095,
4270
		.port_base_addr = 0x10,
4271
		.phy_base_addr = 0x0,
4272
		.global1_addr = 0x1b,
4273
		.global2_addr = 0x1c,
4274
		.age_time_coeff = 15000,
4275
		.g1_irqs = 9,
4276
		.g2_irqs = 10,
4277
		.atu_move_port_mask = 0xf,
4278
		.pvt = true,
4279
		.multi_chip = true,
4280
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4281
		.ops = &mv88e6350_ops,
4282 4283 4284
	},

	[MV88E6351] = {
4285
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
4286 4287 4288 4289
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4290
		.num_internal_phys = 5,
4291
		.max_vid = 4095,
4292
		.port_base_addr = 0x10,
4293
		.phy_base_addr = 0x0,
4294
		.global1_addr = 0x1b,
4295
		.global2_addr = 0x1c,
4296
		.age_time_coeff = 15000,
4297
		.g1_irqs = 9,
4298
		.g2_irqs = 10,
4299
		.atu_move_port_mask = 0xf,
4300
		.pvt = true,
4301
		.multi_chip = true,
4302
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4303
		.ops = &mv88e6351_ops,
4304 4305 4306
	},

	[MV88E6352] = {
4307
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
4308 4309 4310 4311
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4312
		.num_internal_phys = 5,
4313
		.num_gpio = 15,
4314
		.max_vid = 4095,
4315
		.port_base_addr = 0x10,
4316
		.phy_base_addr = 0x0,
4317
		.global1_addr = 0x1b,
4318
		.global2_addr = 0x1c,
4319
		.age_time_coeff = 15000,
4320
		.g1_irqs = 9,
4321
		.g2_irqs = 10,
4322
		.atu_move_port_mask = 0xf,
4323
		.pvt = true,
4324
		.multi_chip = true,
4325
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4326
		.ptp_support = true,
4327
		.ops = &mv88e6352_ops,
4328
	},
4329
	[MV88E6390] = {
4330
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
4331 4332 4333 4334
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4335
		.num_internal_phys = 11,
4336
		.num_gpio = 16,
4337
		.max_vid = 8191,
4338
		.port_base_addr = 0x0,
4339
		.phy_base_addr = 0x0,
4340
		.global1_addr = 0x1b,
4341
		.global2_addr = 0x1c,
4342
		.age_time_coeff = 3750,
4343
		.g1_irqs = 9,
4344
		.g2_irqs = 14,
4345
		.atu_move_port_mask = 0x1f,
4346
		.pvt = true,
4347
		.multi_chip = true,
4348
		.tag_protocol = DSA_TAG_PROTO_DSA,
4349
		.ptp_support = true,
4350 4351 4352
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
4353
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
4354 4355 4356 4357
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4358
		.num_internal_phys = 11,
4359
		.num_gpio = 16,
4360
		.max_vid = 8191,
4361
		.port_base_addr = 0x0,
4362
		.phy_base_addr = 0x0,
4363
		.global1_addr = 0x1b,
4364
		.global2_addr = 0x1c,
4365
		.age_time_coeff = 3750,
4366
		.g1_irqs = 9,
4367
		.g2_irqs = 14,
4368
		.atu_move_port_mask = 0x1f,
4369
		.pvt = true,
4370
		.multi_chip = true,
4371
		.tag_protocol = DSA_TAG_PROTO_DSA,
4372
		.ptp_support = true,
4373 4374
		.ops = &mv88e6390x_ops,
	},
4375 4376
};

4377
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4378
{
4379
	int i;
4380

4381 4382 4383
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4384 4385 4386 4387

	return NULL;
}

4388
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4389 4390
{
	const struct mv88e6xxx_info *info;
4391 4392 4393
	unsigned int prod_num, rev;
	u16 id;
	int err;
4394

4395
	mutex_lock(&chip->reg_lock);
4396
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
4397 4398 4399
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4400

4401 4402
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
4403 4404 4405 4406 4407

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4408
	/* Update the compatible info with the probed one */
4409
	chip->info = info;
4410

4411 4412 4413 4414
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4415 4416
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4417 4418 4419 4420

	return 0;
}

4421
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4422
{
4423
	struct mv88e6xxx_chip *chip;
4424

4425 4426
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4427 4428
		return NULL;

4429
	chip->dev = dev;
4430

4431
	mutex_init(&chip->reg_lock);
4432
	INIT_LIST_HEAD(&chip->mdios);
4433

4434
	return chip;
4435 4436
}

4437
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4438 4439
			      struct mii_bus *bus, int sw_addr)
{
4440
	if (sw_addr == 0)
4441
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4442
	else if (chip->info->multi_chip)
4443
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4444 4445 4446
	else
		return -EINVAL;

4447 4448
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4449 4450 4451 4452

	return 0;
}

4453 4454
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
							int port)
4455
{
V
Vivien Didelot 已提交
4456
	struct mv88e6xxx_chip *chip = ds->priv;
4457

4458
	return chip->info->tag_protocol;
4459 4460
}

4461
#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
4462 4463 4464
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4465
{
4466
	struct mv88e6xxx_chip *chip;
4467
	struct mii_bus *bus;
4468
	int err;
4469

4470
	bus = dsa_host_dev_to_mii_bus(host_dev);
4471 4472 4473
	if (!bus)
		return NULL;

4474 4475
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4476 4477
		return NULL;

4478
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4479
	chip->info = &mv88e6xxx_table[MV88E6085];
4480

4481
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4482 4483 4484
	if (err)
		goto free;

4485
	err = mv88e6xxx_detect(chip);
4486
	if (err)
4487
		goto free;
4488

4489 4490 4491 4492 4493 4494
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4495 4496
	mv88e6xxx_phy_init(chip);

4497
	err = mv88e6xxx_mdios_register(chip, NULL);
4498
	if (err)
4499
		goto free;
4500

4501
	*priv = chip;
4502

4503
	return chip->info->name;
4504
free:
4505
	devm_kfree(dsa_dev, chip);
4506 4507

	return NULL;
4508
}
4509
#endif
4510

4511
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4512
				      const struct switchdev_obj_port_mdb *mdb)
4513 4514 4515 4516 4517 4518 4519 4520 4521
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4522
				   const struct switchdev_obj_port_mdb *mdb)
4523
{
V
Vivien Didelot 已提交
4524
	struct mv88e6xxx_chip *chip = ds->priv;
4525 4526 4527

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4528
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
4529 4530
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
4531 4532 4533 4534 4535 4536
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4537
	struct mv88e6xxx_chip *chip = ds->priv;
4538 4539 4540 4541
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4542
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
4543 4544 4545 4546 4547
	mutex_unlock(&chip->reg_lock);

	return err;
}

4548
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4549
#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
4550
	.probe			= mv88e6xxx_drv_probe,
4551
#endif
4552
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4553 4554
	.setup			= mv88e6xxx_setup,
	.adjust_link		= mv88e6xxx_adjust_link,
4555 4556 4557 4558 4559
	.phylink_validate	= mv88e6xxx_validate,
	.phylink_mac_link_state	= mv88e6xxx_link_state,
	.phylink_mac_config	= mv88e6xxx_mac_config,
	.phylink_mac_link_down	= mv88e6xxx_mac_link_down,
	.phylink_mac_link_up	= mv88e6xxx_mac_link_up,
4560 4561 4562
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
4563 4564
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
V
Vivien Didelot 已提交
4565 4566
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
4567
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4568 4569 4570 4571
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4572
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4573 4574 4575
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4576
	.port_fast_age		= mv88e6xxx_port_fast_age,
4577 4578 4579 4580 4581 4582 4583
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4584 4585 4586
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
4587 4588
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4589 4590 4591 4592 4593
	.port_hwtstamp_set	= mv88e6xxx_port_hwtstamp_set,
	.port_hwtstamp_get	= mv88e6xxx_port_hwtstamp_get,
	.port_txtstamp		= mv88e6xxx_port_txtstamp,
	.port_rxtstamp		= mv88e6xxx_port_rxtstamp,
	.get_ts_info		= mv88e6xxx_get_ts_info,
4594 4595
};

4596 4597 4598 4599
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4600
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4601
{
4602
	struct device *dev = chip->dev;
4603 4604
	struct dsa_switch *ds;

4605
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4606 4607 4608
	if (!ds)
		return -ENOMEM;

4609
	ds->priv = chip;
4610
	ds->dev = dev;
4611
	ds->ops = &mv88e6xxx_switch_ops;
4612 4613
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4614 4615 4616

	dev_set_drvdata(dev, ds);

4617
	return dsa_register_switch(ds);
4618 4619
}

4620
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4621
{
4622
	dsa_unregister_switch(chip->ds);
4623 4624
}

4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637
static const void *pdata_device_get_match_data(struct device *dev)
{
	const struct of_device_id *matches = dev->driver->of_match_table;
	const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;

	for (; matches->name[0] || matches->type[0] || matches->compatible[0];
	     matches++) {
		if (!strcmp(pdata->compatible, matches->compatible))
			return matches->data;
	}
	return NULL;
}

4638
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4639
{
4640
	struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
4641
	const struct mv88e6xxx_info *compat_info = NULL;
4642
	struct device *dev = &mdiodev->dev;
4643
	struct device_node *np = dev->of_node;
4644
	struct mv88e6xxx_chip *chip;
4645
	int port;
4646
	int err;
4647

4648 4649 4650
	if (!np && !pdata)
		return -EINVAL;

4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669
	if (np)
		compat_info = of_device_get_match_data(dev);

	if (pdata) {
		compat_info = pdata_device_get_match_data(dev);

		if (!pdata->netdev)
			return -EINVAL;

		for (port = 0; port < DSA_MAX_PORTS; port++) {
			if (!(pdata->enabled_ports & (1 << port)))
				continue;
			if (strcmp(pdata->cd.port_names[port], "cpu"))
				continue;
			pdata->cd.netdev[port] = &pdata->netdev->dev;
			break;
		}
	}

4670 4671 4672
	if (!compat_info)
		return -EINVAL;

4673
	chip = mv88e6xxx_alloc_chip(dev);
4674 4675 4676 4677
	if (!chip) {
		err = -ENOMEM;
		goto out;
	}
4678

4679
	chip->info = compat_info;
4680

4681
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4682
	if (err)
4683
		goto out;
4684

4685
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4686 4687 4688 4689
	if (IS_ERR(chip->reset)) {
		err = PTR_ERR(chip->reset);
		goto out;
	}
4690

4691
	err = mv88e6xxx_detect(chip);
4692
	if (err)
4693
		goto out;
4694

4695 4696
	mv88e6xxx_phy_init(chip);

4697 4698 4699 4700 4701 4702 4703
	if (chip->info->ops->get_eeprom) {
		if (np)
			of_property_read_u32(np, "eeprom-length",
					     &chip->eeprom_len);
		else
			chip->eeprom_len = pdata->eeprom_len;
	}
4704

4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

4717
	/* Has to be performed before the MDIO bus is created, because
4718
	 * the PHYs will link their interrupts to these interrupt
4719 4720 4721 4722
	 * controllers
	 */
	mutex_lock(&chip->reg_lock);
	if (chip->irq > 0)
4723
		err = mv88e6xxx_g1_irq_setup(chip);
4724 4725 4726
	else
		err = mv88e6xxx_irq_poll_setup(chip);
	mutex_unlock(&chip->reg_lock);
4727

4728 4729
	if (err)
		goto out;
4730

4731 4732
	if (chip->info->g2_irqs > 0) {
		err = mv88e6xxx_g2_irq_setup(chip);
4733
		if (err)
4734
			goto out_g1_irq;
4735 4736
	}

4737 4738 4739 4740 4741 4742 4743 4744
	err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
	if (err)
		goto out_g2_irq;

	err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
	if (err)
		goto out_g1_atu_prob_irq;

4745
	err = mv88e6xxx_mdios_register(chip, np);
4746
	if (err)
4747
		goto out_g1_vtu_prob_irq;
4748

4749
	err = mv88e6xxx_register_switch(chip);
4750 4751
	if (err)
		goto out_mdio;
4752

4753
	return 0;
4754 4755

out_mdio:
4756
	mv88e6xxx_mdios_unregister(chip);
4757
out_g1_vtu_prob_irq:
4758
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
4759
out_g1_atu_prob_irq:
4760
	mv88e6xxx_g1_atu_prob_irq_free(chip);
4761
out_g2_irq:
4762
	if (chip->info->g2_irqs > 0)
4763 4764
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4765
	if (chip->irq > 0)
4766
		mv88e6xxx_g1_irq_free(chip);
4767 4768
	else
		mv88e6xxx_irq_poll_free(chip);
4769
out:
4770 4771 4772
	if (pdata)
		dev_put(pdata->netdev);

4773
	return err;
4774
}
4775 4776 4777 4778

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4779
	struct mv88e6xxx_chip *chip = ds->priv;
4780

4781 4782
	if (chip->info->ptp_support) {
		mv88e6xxx_hwtstamp_free(chip);
4783
		mv88e6xxx_ptp_free(chip);
4784
	}
4785

4786
	mv88e6xxx_phy_destroy(chip);
4787
	mv88e6xxx_unregister_switch(chip);
4788
	mv88e6xxx_mdios_unregister(chip);
4789

4790 4791 4792 4793 4794 4795 4796
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
	mv88e6xxx_g1_atu_prob_irq_free(chip);

	if (chip->info->g2_irqs > 0)
		mv88e6xxx_g2_irq_free(chip);

	if (chip->irq > 0)
4797
		mv88e6xxx_g1_irq_free(chip);
4798 4799
	else
		mv88e6xxx_irq_poll_free(chip);
4800 4801 4802
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4803 4804 4805 4806
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4807 4808 4809 4810
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4827
	register_switch_driver(&mv88e6xxx_switch_drv);
4828 4829
	return mdio_driver_register(&mv88e6xxx_driver);
}
4830 4831 4832 4833
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4834
	mdio_driver_unregister(&mv88e6xxx_driver);
4835
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4836 4837
}
module_exit(mv88e6xxx_cleanup);
4838 4839 4840 4841

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");