chip.c 112.8 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340 341 342 343 344 345
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
380
	if (err)
381
		goto out_disable;
382 383 384 385

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398 399 400 401 402 403 404 405 406 407
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727 728
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735 736 737 738 739 740 741 742 743 744 745
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
746 747 748 749 750 751 752 753 754
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

755 756
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
757
{
V
Vivien Didelot 已提交
758
	struct mv88e6xxx_chip *chip = ds->priv;
759 760
	int ret;

761
	mutex_lock(&chip->reg_lock);
762

763
	ret = mv88e6xxx_stats_snapshot(chip, port);
764
	if (ret < 0) {
765
		mutex_unlock(&chip->reg_lock);
766 767
		return;
	}
768 769

	mv88e6xxx_get_stats(chip, port, data);
770

771
	mutex_unlock(&chip->reg_lock);
772 773
}

774 775 776 777 778 779 780 781
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

782
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
783 784 785 786
{
	return 32 * sizeof(u16);
}

787 788
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
789
{
V
Vivien Didelot 已提交
790
	struct mv88e6xxx_chip *chip = ds->priv;
791 792
	int err;
	u16 reg;
793 794 795 796 797 798 799
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

800
	mutex_lock(&chip->reg_lock);
801

802 803
	for (i = 0; i < 32; i++) {

804 805 806
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
807
	}
808

809
	mutex_unlock(&chip->reg_lock);
810 811
}

812 813
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
814
{
V
Vivien Didelot 已提交
815
	struct mv88e6xxx_chip *chip = ds->priv;
816 817
	u16 reg;
	int err;
818

819
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
820 821
		return -EOPNOTSUPP;

822
	mutex_lock(&chip->reg_lock);
823

824 825
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
826
		goto out;
827 828 829 830

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

831
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
832
	if (err)
833
		goto out;
834

835
	e->eee_active = !!(reg & PORT_STATUS_EEE);
836
out:
837
	mutex_unlock(&chip->reg_lock);
838 839

	return err;
840 841
}

842 843
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
844
{
V
Vivien Didelot 已提交
845
	struct mv88e6xxx_chip *chip = ds->priv;
846 847
	u16 reg;
	int err;
848

849
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
850 851
		return -EOPNOTSUPP;

852
	mutex_lock(&chip->reg_lock);
853

854 855
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
856 857
		goto out;

858
	reg &= ~0x0300;
859 860 861 862 863
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

864
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
865
out:
866
	mutex_unlock(&chip->reg_lock);
867

868
	return err;
869 870
}

871
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
872
{
873 874 875
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
876 877
	int i;

878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

904
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
905 906
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
907 908 909

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
910

911
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
912 913
}

914 915
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
916
{
V
Vivien Didelot 已提交
917
	struct mv88e6xxx_chip *chip = ds->priv;
918
	int stp_state;
919
	int err;
920 921 922

	switch (state) {
	case BR_STATE_DISABLED:
923
		stp_state = PORT_CONTROL_STATE_DISABLED;
924 925 926
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
927
		stp_state = PORT_CONTROL_STATE_BLOCKING;
928 929
		break;
	case BR_STATE_LEARNING:
930
		stp_state = PORT_CONTROL_STATE_LEARNING;
931 932 933
		break;
	case BR_STATE_FORWARDING:
	default:
934
		stp_state = PORT_CONTROL_STATE_FORWARDING;
935 936 937
		break;
	}

938
	mutex_lock(&chip->reg_lock);
939
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
940
	mutex_unlock(&chip->reg_lock);
941 942

	if (err)
943
		dev_err(ds->dev, "p%d: failed to update state\n", port);
944 945
}

946 947
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
948 949
	int err;

950 951 952 953
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

954 955 956 957
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

958 959 960
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

961 962 963 964 965 966 967 968 969
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
970
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
971 972 973 974

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

975 976
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
977 978 979
	int dev, port;
	int err;

980 981 982 983 984 985
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
986 987 988 989 990 991 992 993 994 995 996 997 998
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
999 1000
}

1001 1002 1003 1004 1005 1006
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1007
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1008 1009 1010
	mutex_unlock(&chip->reg_lock);

	if (err)
1011
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1012 1013
}

1014 1015 1016 1017 1018 1019 1020 1021
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1022 1023 1024 1025 1026 1027 1028 1029 1030
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1031 1032 1033 1034 1035 1036 1037 1038 1039
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1040 1041
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1042
				    switchdev_obj_dump_cb_t *cb)
1043
{
V
Vivien Didelot 已提交
1044
	struct mv88e6xxx_chip *chip = ds->priv;
1045 1046 1047
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1048 1049 1050
	u16 pvid;
	int err;

1051
	if (!chip->info->max_vid)
1052 1053
		return -EOPNOTSUPP;

1054
	mutex_lock(&chip->reg_lock);
1055

1056
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1057 1058 1059 1060
	if (err)
		goto unlock;

	do {
1061
		err = mv88e6xxx_vtu_getnext(chip, &next);
1062 1063 1064 1065 1066 1067
		if (err)
			break;

		if (!next.valid)
			break;

1068
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1069 1070 1071
			continue;

		/* reinit and dump this VLAN obj */
1072 1073
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1074 1075
		vlan->flags = 0;

1076
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1077 1078 1079 1080 1081 1082 1083 1084
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1085
	} while (next.vid < chip->info->max_vid);
1086 1087

unlock:
1088
	mutex_unlock(&chip->reg_lock);
1089 1090 1091 1092

	return err;
}

1093
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1094 1095
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1096 1097 1098
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1099
	int i, err;
1100 1101 1102

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1103
	/* Set every FID bit used by the (un)bridged ports */
1104
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1105
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1106 1107 1108 1109 1110 1111
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1112 1113
	/* Set every FID bit used by the VLAN entries */
	do {
1114
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1115 1116 1117 1118 1119 1120 1121
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1122
	} while (vlan.vid < chip->info->max_vid);
1123 1124 1125 1126 1127

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1128
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1129 1130 1131
		return -ENOSPC;

	/* Clear the database */
1132
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1133 1134
}

1135 1136
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1137 1138 1139 1140 1141 1142
{
	int err;

	if (!vid)
		return -EINVAL;

1143 1144
	entry->vid = vid - 1;
	entry->valid = false;
1145

1146
	err = mv88e6xxx_vtu_getnext(chip, entry);
1147 1148 1149
	if (err)
		return err;

1150 1151
	if (entry->vid == vid && entry->valid)
		return 0;
1152

1153 1154 1155 1156 1157 1158 1159 1160
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1161
		/* Exclude all ports */
1162
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1163 1164
			entry->member[i] =
				GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1165 1166

		return mv88e6xxx_atu_new(chip, &entry->fid);
1167 1168
	}

1169 1170
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1171 1172
}

1173 1174 1175
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1176
	struct mv88e6xxx_chip *chip = ds->priv;
1177 1178 1179
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1180 1181 1182 1183 1184
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1185
	mutex_lock(&chip->reg_lock);
1186 1187

	do {
1188
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1189 1190 1191 1192 1193 1194 1195 1196 1197
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1198
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1199 1200 1201
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1202 1203 1204
			if (!ds->ports[port].netdev)
				continue;

1205
			if (vlan.member[i] ==
1206 1207 1208
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1209 1210
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1211 1212
				break; /* same bridge, check next VLAN */

1213
			if (!ds->ports[i].bridge_dev)
1214 1215
				continue;

1216 1217 1218
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1219 1220 1221 1222 1223 1224
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1225
	mutex_unlock(&chip->reg_lock);
1226 1227 1228 1229

	return err;
}

1230 1231
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1232
{
V
Vivien Didelot 已提交
1233
	struct mv88e6xxx_chip *chip = ds->priv;
1234
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1235
		PORT_CONTROL_2_8021Q_DISABLED;
1236
	int err;
1237

1238
	if (!chip->info->max_vid)
1239 1240
		return -EOPNOTSUPP;

1241
	mutex_lock(&chip->reg_lock);
1242
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1243
	mutex_unlock(&chip->reg_lock);
1244

1245
	return err;
1246 1247
}

1248 1249 1250 1251
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1252
{
V
Vivien Didelot 已提交
1253
	struct mv88e6xxx_chip *chip = ds->priv;
1254 1255
	int err;

1256
	if (!chip->info->max_vid)
1257 1258
		return -EOPNOTSUPP;

1259 1260 1261 1262 1263 1264 1265 1266
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1267 1268 1269 1270 1271 1272
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1273
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1274
				    u16 vid, u8 member)
1275
{
1276
	struct mv88e6xxx_vtu_entry vlan;
1277 1278
	int err;

1279
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1280
	if (err)
1281
		return err;
1282

1283
	vlan.member[port] = member;
1284

1285
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1286 1287
}

1288 1289 1290
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1291
{
V
Vivien Didelot 已提交
1292
	struct mv88e6xxx_chip *chip = ds->priv;
1293 1294
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1295
	u8 member;
1296 1297
	u16 vid;

1298
	if (!chip->info->max_vid)
1299 1300
		return;

1301 1302 1303 1304 1305 1306 1307
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		member = GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
	else if (untagged)
		member = GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED;
	else
		member = GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1308
	mutex_lock(&chip->reg_lock);
1309

1310
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1311
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1312 1313
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1314

1315
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1316 1317
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1318

1319
	mutex_unlock(&chip->reg_lock);
1320 1321
}

1322
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1323
				    int port, u16 vid)
1324
{
1325
	struct mv88e6xxx_vtu_entry vlan;
1326 1327
	int i, err;

1328
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1329
	if (err)
1330
		return err;
1331

1332
	/* Tell switchdev if this VLAN is handled in software */
1333
	if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1334
		return -EOPNOTSUPP;
1335

1336
	vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1337 1338

	/* keep the VLAN unless all ports are excluded */
1339
	vlan.valid = false;
1340
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1341
		if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1342
			vlan.valid = true;
1343 1344 1345 1346
			break;
		}
	}

1347
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1348 1349 1350
	if (err)
		return err;

1351
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1352 1353
}

1354 1355
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1356
{
V
Vivien Didelot 已提交
1357
	struct mv88e6xxx_chip *chip = ds->priv;
1358 1359 1360
	u16 pvid, vid;
	int err = 0;

1361
	if (!chip->info->max_vid)
1362 1363
		return -EOPNOTSUPP;

1364
	mutex_lock(&chip->reg_lock);
1365

1366
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1367 1368 1369
	if (err)
		goto unlock;

1370
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1371
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1372 1373 1374 1375
		if (err)
			goto unlock;

		if (vid == pvid) {
1376
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1377 1378 1379 1380 1381
			if (err)
				goto unlock;
		}
	}

1382
unlock:
1383
	mutex_unlock(&chip->reg_lock);
1384 1385 1386 1387

	return err;
}

1388 1389 1390
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1391
{
1392
	struct mv88e6xxx_vtu_entry vlan;
1393
	struct mv88e6xxx_atu_entry entry;
1394 1395
	int err;

1396 1397
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1398
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1399
	else
1400
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1401 1402
	if (err)
		return err;
1403

1404 1405 1406 1407 1408
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1409 1410 1411
	if (err)
		return err;

1412 1413 1414 1415 1416 1417 1418
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1419 1420
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1421 1422
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1423 1424
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1425
		entry.portvec |= BIT(port);
1426
		entry.state = state;
1427 1428
	}

1429
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1430 1431
}

1432 1433 1434
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1435 1436 1437 1438 1439 1440 1441
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1442 1443 1444
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1445
{
V
Vivien Didelot 已提交
1446
	struct mv88e6xxx_chip *chip = ds->priv;
1447

1448
	mutex_lock(&chip->reg_lock);
1449 1450
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1451 1452
		dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
			port);
1453
	mutex_unlock(&chip->reg_lock);
1454 1455
}

1456 1457
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1458
{
V
Vivien Didelot 已提交
1459
	struct mv88e6xxx_chip *chip = ds->priv;
1460
	int err;
1461

1462
	mutex_lock(&chip->reg_lock);
1463 1464
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1465
	mutex_unlock(&chip->reg_lock);
1466

1467
	return err;
1468 1469
}

1470 1471 1472
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1473
				      switchdev_obj_dump_cb_t *cb)
1474
{
1475
	struct mv88e6xxx_atu_entry addr;
1476 1477
	int err;

1478 1479
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1480 1481

	do {
1482
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1483
		if (err)
1484
			return err;
1485 1486 1487 1488

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1489
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1490 1491 1492 1493
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1494

1495 1496 1497 1498
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1499 1500
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1501 1502 1503 1504
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1505 1506 1507 1508 1509 1510 1511 1512 1513
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1514 1515
		} else {
			return -EOPNOTSUPP;
1516
		}
1517 1518 1519 1520

		err = cb(obj);
		if (err)
			return err;
1521 1522 1523 1524 1525
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1526 1527
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1528
				  switchdev_obj_dump_cb_t *cb)
1529
{
1530
	struct mv88e6xxx_vtu_entry vlan = {
1531
		.vid = chip->info->max_vid,
1532
	};
1533
	u16 fid;
1534 1535
	int err;

1536
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1537
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1538
	if (err)
1539
		return err;
1540

1541
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1542
	if (err)
1543
		return err;
1544

1545
	/* Dump VLANs' Filtering Information Databases */
1546
	do {
1547
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1548
		if (err)
1549
			return err;
1550 1551 1552 1553

		if (!vlan.valid)
			break;

1554 1555
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1556
		if (err)
1557
			return err;
1558
	} while (vlan.vid < chip->info->max_vid);
1559

1560 1561 1562 1563 1564
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1565
				   switchdev_obj_dump_cb_t *cb)
1566
{
V
Vivien Didelot 已提交
1567
	struct mv88e6xxx_chip *chip = ds->priv;
1568 1569 1570 1571
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1572
	mutex_unlock(&chip->reg_lock);
1573 1574 1575 1576

	return err;
}

1577 1578
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1579
{
1580
	struct dsa_switch *ds;
1581
	int port;
1582
	int dev;
1583
	int err;
1584

1585 1586 1587 1588
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1589
			if (err)
1590
				return err;
1591 1592 1593
		}
	}

1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1623
	mutex_unlock(&chip->reg_lock);
1624

1625
	return err;
1626 1627
}

1628 1629
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1630
{
V
Vivien Didelot 已提交
1631
	struct mv88e6xxx_chip *chip = ds->priv;
1632

1633
	mutex_lock(&chip->reg_lock);
1634 1635 1636
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1637
	mutex_unlock(&chip->reg_lock);
1638 1639
}

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1670 1671 1672 1673 1674 1675 1676 1677
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1691
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1692
{
1693
	int i, err;
1694

1695
	/* Set all ports to the Disabled state */
1696
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1697 1698
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
1699 1700
		if (err)
			return err;
1701 1702
	}

1703 1704 1705
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1706 1707
	usleep_range(2000, 4000);

1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1719
	mv88e6xxx_hardware_reset(chip);
1720

1721
	return mv88e6xxx_software_reset(chip);
1722 1723
}

1724
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1725 1726
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1727 1728 1729
{
	int err;

1730 1731 1732 1733
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1734 1735 1736
	if (err)
		return err;

1737 1738 1739 1740 1741 1742 1743 1744
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1745 1746
}

1747
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1748
{
1749
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1750
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1751 1752
				       PORT_ETH_TYPE_DEFAULT);
}
1753

1754 1755 1756
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1757
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1758 1759
				       PORT_ETH_TYPE_DEFAULT);
}
1760

1761 1762 1763 1764
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1765 1766
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1767
}
1768

1769 1770 1771 1772
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1773

1774 1775
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1776

1777 1778 1779
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1780

1781 1782
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1783

1784
	return -EINVAL;
1785 1786
}

1787
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1788
{
1789
	bool message = dsa_is_dsa_port(chip->ds, port);
1790

1791
	return mv88e6xxx_port_set_message_port(chip, port, message);
1792
}
1793

1794
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1795
{
1796
	bool flood = port == dsa_upstream_port(chip->ds);
1797

1798 1799 1800 1801
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1802

1803
	return 0;
1804 1805
}

1806 1807 1808
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1809 1810
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1811

1812
	return 0;
1813 1814
}

1815
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1816
{
1817
	struct dsa_switch *ds = chip->ds;
1818
	int err;
1819
	u16 reg;
1820

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1850
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
1851 1852
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
1853 1854 1855
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
1856

1857
	err = mv88e6xxx_setup_port_mode(chip, port);
1858 1859
	if (err)
		return err;
1860

1861
	err = mv88e6xxx_setup_egress_floods(chip, port);
1862 1863 1864
	if (err)
		return err;

1865 1866 1867
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1868
	 */
1869 1870 1871 1872 1873
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1874

1875
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1876
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1877 1878 1879
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1880
	 */
1881 1882 1883
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1884

1885 1886 1887 1888
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1889 1890
		if (err)
			return err;
1891 1892
	}

1893 1894 1895 1896 1897
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

1898 1899 1900 1901 1902 1903
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

1904 1905 1906 1907 1908
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1909
	reg = 1 << port;
1910 1911
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1912
		reg = 0;
1913

1914 1915 1916
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
1917 1918

	/* Egress rate control 2: disable egress rate control. */
1919 1920 1921
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
1922

1923 1924
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
1925 1926
		if (err)
			return err;
1927
	}
1928

1929 1930 1931 1932 1933 1934
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1935 1936
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1937 1938
		if (err)
			return err;
1939
	}
1940

1941 1942
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1943 1944
		if (err)
			return err;
1945 1946
	}

1947 1948
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1949 1950
		if (err)
			return err;
1951 1952
	}

1953
	err = mv88e6xxx_setup_message_port(chip, port);
1954 1955
	if (err)
		return err;
1956

1957
	/* Port based VLAN map: give each port the same default address
1958 1959
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1960
	 */
1961
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1962 1963
	if (err)
		return err;
1964

1965
	err = mv88e6xxx_port_vlan_map(chip, port);
1966 1967
	if (err)
		return err;
1968 1969 1970 1971

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1972
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
1973 1974
}

1975 1976 1977 1978
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1979
	int err;
1980 1981

	mutex_lock(&chip->reg_lock);
1982
	err = mv88e6xxx_serdes_power(chip, port, true);
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1994 1995
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1996 1997 1998
	mutex_unlock(&chip->reg_lock);
}

1999
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2000 2001 2002
{
	int err;

2003
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2004 2005 2006
	if (err)
		return err;

2007
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2008 2009 2010
	if (err)
		return err;

2011 2012 2013 2014 2015
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2016 2017
}

2018 2019 2020
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2021
	struct mv88e6xxx_chip *chip = ds->priv;
2022 2023 2024
	int err;

	mutex_lock(&chip->reg_lock);
2025
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2026 2027 2028 2029 2030
	mutex_unlock(&chip->reg_lock);

	return err;
}

2031
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2032
{
2033
	struct dsa_switch *ds = chip->ds;
2034
	u32 upstream_port = dsa_upstream_port(ds);
2035
	int err;
2036

2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2048

2049
	/* Disable remote management, and set the switch's DSA device number. */
2050 2051 2052
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2053 2054 2055
	if (err)
		return err;

2056
	/* Configure the IP ToS mapping registers. */
2057
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2058
	if (err)
2059
		return err;
2060
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2061
	if (err)
2062
		return err;
2063
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2064
	if (err)
2065
		return err;
2066
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2067
	if (err)
2068
		return err;
2069
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2070
	if (err)
2071
		return err;
2072
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2073
	if (err)
2074
		return err;
2075
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2076
	if (err)
2077
		return err;
2078
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2079
	if (err)
2080
		return err;
2081 2082

	/* Configure the IEEE 802.1p priority mapping register. */
2083
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2084
	if (err)
2085
		return err;
2086

2087 2088 2089 2090 2091
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2092
	/* Clear the statistics counters for all ports */
2093 2094
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2095 2096 2097 2098
	if (err)
		return err;

	/* Wait for the flush to complete. */
2099
	err = mv88e6xxx_g1_stats_wait(chip);
2100 2101 2102 2103 2104 2105
	if (err)
		return err;

	return 0;
}

2106
static int mv88e6xxx_setup(struct dsa_switch *ds)
2107
{
V
Vivien Didelot 已提交
2108
	struct mv88e6xxx_chip *chip = ds->priv;
2109
	int err;
2110 2111
	int i;

2112
	chip->ds = ds;
2113
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2114

2115
	mutex_lock(&chip->reg_lock);
2116

2117
	/* Setup Switch Port Registers */
2118
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2119 2120 2121 2122 2123 2124 2125
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2126 2127 2128
	if (err)
		goto unlock;

2129 2130 2131
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2132 2133 2134
		if (err)
			goto unlock;
	}
2135

2136 2137 2138 2139
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2140 2141 2142 2143
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2144 2145 2146 2147
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2148 2149 2150 2151
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2163
unlock:
2164
	mutex_unlock(&chip->reg_lock);
2165

2166
	return err;
2167 2168
}

2169 2170
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2171
	struct mv88e6xxx_chip *chip = ds->priv;
2172 2173
	int err;

2174 2175
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2176

2177 2178
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2179 2180 2181 2182 2183
	mutex_unlock(&chip->reg_lock);

	return err;
}

2184
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2185
{
2186 2187
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2188 2189
	u16 val;
	int err;
2190

2191 2192 2193
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2194
	mutex_lock(&chip->reg_lock);
2195
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2196
	mutex_unlock(&chip->reg_lock);
2197

2198 2199 2200 2201 2202 2203 2204 2205
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2206
	return err ? err : val;
2207 2208
}

2209
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2210
{
2211 2212
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2213
	int err;
2214

2215 2216 2217
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2218
	mutex_lock(&chip->reg_lock);
2219
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2220
	mutex_unlock(&chip->reg_lock);
2221 2222

	return err;
2223 2224
}

2225
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2226 2227
				   struct device_node *np,
				   bool external)
2228 2229
{
	static int index;
2230
	struct mv88e6xxx_mdio_bus *mdio_bus;
2231 2232 2233
	struct mii_bus *bus;
	int err;

2234
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2235 2236 2237
	if (!bus)
		return -ENOMEM;

2238
	mdio_bus = bus->priv;
2239
	mdio_bus->bus = bus;
2240
	mdio_bus->chip = chip;
2241 2242
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2243

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2254
	bus->parent = chip->dev;
2255

2256 2257
	if (np)
		err = of_mdiobus_register(bus, np);
2258 2259 2260
	else
		err = mdiobus_register(bus);
	if (err) {
2261
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2262
		return err;
2263
	}
2264 2265 2266 2267 2268

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2269 2270

	return 0;
2271
}
2272

2273 2274 2275 2276 2277
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2278

2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2309 2310
}

2311
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2312 2313

{
2314 2315
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2316

2317 2318
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2319

2320 2321
		mdiobus_unregister(bus);
	}
2322 2323
}

2324 2325
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2326
	struct mv88e6xxx_chip *chip = ds->priv;
2327 2328 2329 2330 2331 2332 2333

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2334
	struct mv88e6xxx_chip *chip = ds->priv;
2335 2336
	int err;

2337 2338
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2339

2340 2341
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2355
	struct mv88e6xxx_chip *chip = ds->priv;
2356 2357
	int err;

2358 2359 2360
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2361 2362 2363 2364
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2365
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2366 2367 2368 2369 2370
	mutex_unlock(&chip->reg_lock);

	return err;
}

2371
static const struct mv88e6xxx_ops mv88e6085_ops = {
2372
	/* MV88E6XXX_FAMILY_6097 */
2373
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2374 2375
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2376
	.port_set_link = mv88e6xxx_port_set_link,
2377
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2378
	.port_set_speed = mv88e6185_port_set_speed,
2379
	.port_tag_remap = mv88e6095_port_tag_remap,
2380
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2381
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2382
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2383
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2384
	.port_pause_config = mv88e6097_port_pause_config,
2385
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2386
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2387
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2388 2389
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2390
	.stats_get_stats = mv88e6095_stats_get_stats,
2391 2392
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2393
	.watchdog_ops = &mv88e6097_watchdog_ops,
2394
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2395 2396
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2397
	.reset = mv88e6185_g1_reset,
2398
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2399
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2400 2401 2402
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2403
	/* MV88E6XXX_FAMILY_6095 */
2404
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2405 2406
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2407
	.port_set_link = mv88e6xxx_port_set_link,
2408
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2409
	.port_set_speed = mv88e6185_port_set_speed,
2410
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2411
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2412
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2413
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2414 2415
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2416
	.stats_get_stats = mv88e6095_stats_get_stats,
2417
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2418 2419
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2420
	.reset = mv88e6185_g1_reset,
2421
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2422
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2423 2424
};

2425
static const struct mv88e6xxx_ops mv88e6097_ops = {
2426
	/* MV88E6XXX_FAMILY_6097 */
2427 2428 2429 2430 2431 2432
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2433
	.port_tag_remap = mv88e6095_port_tag_remap,
2434
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2435
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2436
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2437
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2438
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2439
	.port_pause_config = mv88e6097_port_pause_config,
2440
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2441
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2442 2443 2444 2445
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2446 2447
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2448
	.watchdog_ops = &mv88e6097_watchdog_ops,
2449
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2450
	.reset = mv88e6352_g1_reset,
2451
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2452
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2453 2454
};

2455
static const struct mv88e6xxx_ops mv88e6123_ops = {
2456
	/* MV88E6XXX_FAMILY_6165 */
2457
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2458 2459
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2460
	.port_set_link = mv88e6xxx_port_set_link,
2461
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2462
	.port_set_speed = mv88e6185_port_set_speed,
2463
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2464
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2465
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2466
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2467
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2468 2469
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2470
	.stats_get_stats = mv88e6095_stats_get_stats,
2471 2472
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2473
	.watchdog_ops = &mv88e6097_watchdog_ops,
2474
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2475
	.reset = mv88e6352_g1_reset,
2476
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2477
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2478 2479 2480
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2481
	/* MV88E6XXX_FAMILY_6185 */
2482
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2483 2484
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2485
	.port_set_link = mv88e6xxx_port_set_link,
2486
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2487
	.port_set_speed = mv88e6185_port_set_speed,
2488
	.port_tag_remap = mv88e6095_port_tag_remap,
2489
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2490
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2491
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2492
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2493
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2494
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2495
	.port_pause_config = mv88e6097_port_pause_config,
2496
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2497 2498
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2499
	.stats_get_stats = mv88e6095_stats_get_stats,
2500 2501
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2502
	.watchdog_ops = &mv88e6097_watchdog_ops,
2503
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2504 2505
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2506
	.reset = mv88e6185_g1_reset,
2507
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2508
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2509 2510
};

2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2540
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2541
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2542 2543
};

2544
static const struct mv88e6xxx_ops mv88e6161_ops = {
2545
	/* MV88E6XXX_FAMILY_6165 */
2546
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2547 2548
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2549
	.port_set_link = mv88e6xxx_port_set_link,
2550
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2551
	.port_set_speed = mv88e6185_port_set_speed,
2552
	.port_tag_remap = mv88e6095_port_tag_remap,
2553
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2554
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2555
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2556
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2557
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2558
	.port_pause_config = mv88e6097_port_pause_config,
2559
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2560
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2561
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2562 2563
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2564
	.stats_get_stats = mv88e6095_stats_get_stats,
2565 2566
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2567
	.watchdog_ops = &mv88e6097_watchdog_ops,
2568
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2569
	.reset = mv88e6352_g1_reset,
2570
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2571
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2572 2573 2574
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2575
	/* MV88E6XXX_FAMILY_6165 */
2576
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2577 2578
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2579
	.port_set_link = mv88e6xxx_port_set_link,
2580
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2581
	.port_set_speed = mv88e6185_port_set_speed,
2582
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2583
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2584
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2585 2586
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2587
	.stats_get_stats = mv88e6095_stats_get_stats,
2588 2589
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2590
	.watchdog_ops = &mv88e6097_watchdog_ops,
2591
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2592
	.reset = mv88e6352_g1_reset,
2593
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2594
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2595 2596 2597
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2598
	/* MV88E6XXX_FAMILY_6351 */
2599
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2600 2601
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2602
	.port_set_link = mv88e6xxx_port_set_link,
2603
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2604
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2605
	.port_set_speed = mv88e6185_port_set_speed,
2606
	.port_tag_remap = mv88e6095_port_tag_remap,
2607
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2608
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2609
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2610
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2611
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2612
	.port_pause_config = mv88e6097_port_pause_config,
2613
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2614
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2615
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2616 2617
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2618
	.stats_get_stats = mv88e6095_stats_get_stats,
2619 2620
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2621
	.watchdog_ops = &mv88e6097_watchdog_ops,
2622
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2623
	.reset = mv88e6352_g1_reset,
2624
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2625
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2626 2627 2628
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2629
	/* MV88E6XXX_FAMILY_6352 */
2630 2631
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2632
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2633 2634
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2635
	.port_set_link = mv88e6xxx_port_set_link,
2636
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2637
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2638
	.port_set_speed = mv88e6352_port_set_speed,
2639
	.port_tag_remap = mv88e6095_port_tag_remap,
2640
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2641
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2642
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2643
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2644
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2645
	.port_pause_config = mv88e6097_port_pause_config,
2646
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2647
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2648
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2649 2650
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2651
	.stats_get_stats = mv88e6095_stats_get_stats,
2652 2653
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2654
	.watchdog_ops = &mv88e6097_watchdog_ops,
2655
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2656
	.reset = mv88e6352_g1_reset,
2657
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2658
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2659
	.serdes_power = mv88e6352_serdes_power,
2660 2661 2662
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2663
	/* MV88E6XXX_FAMILY_6351 */
2664
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2665 2666
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2667
	.port_set_link = mv88e6xxx_port_set_link,
2668
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2669
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2670
	.port_set_speed = mv88e6185_port_set_speed,
2671
	.port_tag_remap = mv88e6095_port_tag_remap,
2672
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2673
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2674
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2675
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2676
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2677
	.port_pause_config = mv88e6097_port_pause_config,
2678
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2679
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2680
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2681 2682
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2683
	.stats_get_stats = mv88e6095_stats_get_stats,
2684 2685
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2686
	.watchdog_ops = &mv88e6097_watchdog_ops,
2687
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2688
	.reset = mv88e6352_g1_reset,
2689
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2690
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2691 2692 2693
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2694
	/* MV88E6XXX_FAMILY_6352 */
2695 2696
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2697
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2698 2699
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2700
	.port_set_link = mv88e6xxx_port_set_link,
2701
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2702
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2703
	.port_set_speed = mv88e6352_port_set_speed,
2704
	.port_tag_remap = mv88e6095_port_tag_remap,
2705
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2706
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2707
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2708
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2709
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2710
	.port_pause_config = mv88e6097_port_pause_config,
2711
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2712
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2713
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2714 2715
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2716
	.stats_get_stats = mv88e6095_stats_get_stats,
2717 2718
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2719
	.watchdog_ops = &mv88e6097_watchdog_ops,
2720
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2721
	.reset = mv88e6352_g1_reset,
2722
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2723
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2724
	.serdes_power = mv88e6352_serdes_power,
2725 2726 2727
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2728
	/* MV88E6XXX_FAMILY_6185 */
2729
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2730 2731
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2732
	.port_set_link = mv88e6xxx_port_set_link,
2733
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2734
	.port_set_speed = mv88e6185_port_set_speed,
2735
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2736
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2737
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2738
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2739
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2740 2741
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2742
	.stats_get_stats = mv88e6095_stats_get_stats,
2743 2744
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2745
	.watchdog_ops = &mv88e6097_watchdog_ops,
2746
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2747 2748
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2749
	.reset = mv88e6185_g1_reset,
2750
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2751
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2752 2753
};

2754
static const struct mv88e6xxx_ops mv88e6190_ops = {
2755
	/* MV88E6XXX_FAMILY_6390 */
2756 2757
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2758 2759 2760 2761 2762 2763 2764
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2765
	.port_tag_remap = mv88e6390_port_tag_remap,
2766
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2767
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2768
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2769
	.port_pause_config = mv88e6390_port_pause_config,
2770
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2771
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2772
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2773
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2774 2775
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2776
	.stats_get_stats = mv88e6390_stats_get_stats,
2777 2778
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2779
	.watchdog_ops = &mv88e6390_watchdog_ops,
2780
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2781
	.reset = mv88e6352_g1_reset,
2782 2783
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2784
	.serdes_power = mv88e6390_serdes_power,
2785 2786 2787
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2788
	/* MV88E6XXX_FAMILY_6390 */
2789 2790
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2791 2792 2793 2794 2795 2796 2797
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2798
	.port_tag_remap = mv88e6390_port_tag_remap,
2799
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2800
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2801
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2802
	.port_pause_config = mv88e6390_port_pause_config,
2803
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2804
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2805
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2806
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2807 2808
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2809
	.stats_get_stats = mv88e6390_stats_get_stats,
2810 2811
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2812
	.watchdog_ops = &mv88e6390_watchdog_ops,
2813
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2814
	.reset = mv88e6352_g1_reset,
2815 2816
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2817
	.serdes_power = mv88e6390_serdes_power,
2818 2819 2820
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2821
	/* MV88E6XXX_FAMILY_6390 */
2822 2823
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2824 2825 2826 2827 2828 2829 2830
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2831
	.port_tag_remap = mv88e6390_port_tag_remap,
2832
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2833
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2834
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2835
	.port_pause_config = mv88e6390_port_pause_config,
2836
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2837
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2838
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2839
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2840 2841
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2842
	.stats_get_stats = mv88e6390_stats_get_stats,
2843 2844
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2845
	.watchdog_ops = &mv88e6390_watchdog_ops,
2846
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2847
	.reset = mv88e6352_g1_reset,
2848 2849
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2850
	.serdes_power = mv88e6390_serdes_power,
2851 2852
};

2853
static const struct mv88e6xxx_ops mv88e6240_ops = {
2854
	/* MV88E6XXX_FAMILY_6352 */
2855 2856
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2857
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2858 2859
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2860
	.port_set_link = mv88e6xxx_port_set_link,
2861
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2862
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2863
	.port_set_speed = mv88e6352_port_set_speed,
2864
	.port_tag_remap = mv88e6095_port_tag_remap,
2865
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2866
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2867
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2868
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2869
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2870
	.port_pause_config = mv88e6097_port_pause_config,
2871
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2872
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2873
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2874 2875
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2876
	.stats_get_stats = mv88e6095_stats_get_stats,
2877 2878
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2879
	.watchdog_ops = &mv88e6097_watchdog_ops,
2880
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2881
	.reset = mv88e6352_g1_reset,
2882
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2883
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2884
	.serdes_power = mv88e6352_serdes_power,
2885 2886
};

2887
static const struct mv88e6xxx_ops mv88e6290_ops = {
2888
	/* MV88E6XXX_FAMILY_6390 */
2889 2890
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2891 2892 2893 2894 2895 2896 2897
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2898
	.port_tag_remap = mv88e6390_port_tag_remap,
2899
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2900
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2901
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2902
	.port_pause_config = mv88e6390_port_pause_config,
2903
	.port_set_cmode = mv88e6390x_port_set_cmode,
2904
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2905
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2906
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2907
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2908 2909
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2910
	.stats_get_stats = mv88e6390_stats_get_stats,
2911 2912
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2913
	.watchdog_ops = &mv88e6390_watchdog_ops,
2914
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2915
	.reset = mv88e6352_g1_reset,
2916 2917
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2918
	.serdes_power = mv88e6390_serdes_power,
2919 2920
};

2921
static const struct mv88e6xxx_ops mv88e6320_ops = {
2922
	/* MV88E6XXX_FAMILY_6320 */
2923 2924
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2925
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2926 2927
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2928
	.port_set_link = mv88e6xxx_port_set_link,
2929
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2930
	.port_set_speed = mv88e6185_port_set_speed,
2931
	.port_tag_remap = mv88e6095_port_tag_remap,
2932
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2933
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2934
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2935
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2936
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2937
	.port_pause_config = mv88e6097_port_pause_config,
2938
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2939
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2940
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2941 2942
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2943
	.stats_get_stats = mv88e6320_stats_get_stats,
2944 2945
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2946
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2947
	.reset = mv88e6352_g1_reset,
2948
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2949
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2950 2951 2952
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2953
	/* MV88E6XXX_FAMILY_6321 */
2954 2955
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2956
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2957 2958
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2959
	.port_set_link = mv88e6xxx_port_set_link,
2960
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2961
	.port_set_speed = mv88e6185_port_set_speed,
2962
	.port_tag_remap = mv88e6095_port_tag_remap,
2963
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2964
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2965
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2966
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2967
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2968
	.port_pause_config = mv88e6097_port_pause_config,
2969
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2970
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2971
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2972 2973
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2974
	.stats_get_stats = mv88e6320_stats_get_stats,
2975 2976
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2977
	.reset = mv88e6352_g1_reset,
2978
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2979
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2980 2981
};

2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
3011
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3012
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3013 3014
};

3015
static const struct mv88e6xxx_ops mv88e6350_ops = {
3016
	/* MV88E6XXX_FAMILY_6351 */
3017
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3018 3019
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3020
	.port_set_link = mv88e6xxx_port_set_link,
3021
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3022
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3023
	.port_set_speed = mv88e6185_port_set_speed,
3024
	.port_tag_remap = mv88e6095_port_tag_remap,
3025
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3026
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3027
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3028
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3029
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3030
	.port_pause_config = mv88e6097_port_pause_config,
3031
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3032
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3033
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3034 3035
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3036
	.stats_get_stats = mv88e6095_stats_get_stats,
3037 3038
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3039
	.watchdog_ops = &mv88e6097_watchdog_ops,
3040
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3041
	.reset = mv88e6352_g1_reset,
3042
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3043
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3044 3045 3046
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3047
	/* MV88E6XXX_FAMILY_6351 */
3048
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3049 3050
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3051
	.port_set_link = mv88e6xxx_port_set_link,
3052
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3053
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3054
	.port_set_speed = mv88e6185_port_set_speed,
3055
	.port_tag_remap = mv88e6095_port_tag_remap,
3056
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3057
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3058
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3059
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3060
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3061
	.port_pause_config = mv88e6097_port_pause_config,
3062
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3063
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3064
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3065 3066
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3067
	.stats_get_stats = mv88e6095_stats_get_stats,
3068 3069
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3070
	.watchdog_ops = &mv88e6097_watchdog_ops,
3071
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3072
	.reset = mv88e6352_g1_reset,
3073
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3074
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3075 3076 3077
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3078
	/* MV88E6XXX_FAMILY_6352 */
3079 3080
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3081
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3082 3083
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3084
	.port_set_link = mv88e6xxx_port_set_link,
3085
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3086
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3087
	.port_set_speed = mv88e6352_port_set_speed,
3088
	.port_tag_remap = mv88e6095_port_tag_remap,
3089
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3090
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3091
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3092
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3093
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3094
	.port_pause_config = mv88e6097_port_pause_config,
3095
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3096
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3097
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3098 3099
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3100
	.stats_get_stats = mv88e6095_stats_get_stats,
3101 3102
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3103
	.watchdog_ops = &mv88e6097_watchdog_ops,
3104
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3105
	.reset = mv88e6352_g1_reset,
3106
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3107
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3108
	.serdes_power = mv88e6352_serdes_power,
3109 3110
};

3111
static const struct mv88e6xxx_ops mv88e6390_ops = {
3112
	/* MV88E6XXX_FAMILY_6390 */
3113 3114
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3115 3116 3117 3118 3119 3120 3121
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3122
	.port_tag_remap = mv88e6390_port_tag_remap,
3123
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3124
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3125
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3126
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3127
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3128
	.port_pause_config = mv88e6390_port_pause_config,
3129
	.port_set_cmode = mv88e6390x_port_set_cmode,
3130
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3131
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3132
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3133
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3134 3135
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3136
	.stats_get_stats = mv88e6390_stats_get_stats,
3137 3138
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3139
	.watchdog_ops = &mv88e6390_watchdog_ops,
3140
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3141
	.reset = mv88e6352_g1_reset,
3142 3143
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3144
	.serdes_power = mv88e6390_serdes_power,
3145 3146 3147
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3148
	/* MV88E6XXX_FAMILY_6390 */
3149 3150
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3151 3152 3153 3154 3155 3156 3157
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3158
	.port_tag_remap = mv88e6390_port_tag_remap,
3159
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3160
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3161
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3162
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3163
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3164
	.port_pause_config = mv88e6390_port_pause_config,
3165
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3166
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3167
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3168
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3169 3170
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3171
	.stats_get_stats = mv88e6390_stats_get_stats,
3172 3173
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3174
	.watchdog_ops = &mv88e6390_watchdog_ops,
3175
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3176
	.reset = mv88e6352_g1_reset,
3177 3178
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3179
	.serdes_power = mv88e6390_serdes_power,
3180 3181
};

3182 3183 3184 3185 3186 3187 3188
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3189
		.max_vid = 4095,
3190
		.port_base_addr = 0x10,
3191
		.global1_addr = 0x1b,
3192
		.age_time_coeff = 15000,
3193
		.g1_irqs = 8,
3194
		.atu_move_port_mask = 0xf,
3195
		.pvt = true,
3196
		.tag_protocol = DSA_TAG_PROTO_DSA,
3197
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3198
		.ops = &mv88e6085_ops,
3199 3200 3201 3202 3203 3204 3205 3206
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3207
		.max_vid = 4095,
3208
		.port_base_addr = 0x10,
3209
		.global1_addr = 0x1b,
3210
		.age_time_coeff = 15000,
3211
		.g1_irqs = 8,
3212
		.atu_move_port_mask = 0xf,
3213
		.tag_protocol = DSA_TAG_PROTO_DSA,
3214
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3215
		.ops = &mv88e6095_ops,
3216 3217
	},

3218 3219 3220 3221 3222 3223
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3224
		.max_vid = 4095,
3225 3226 3227
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3228
		.g1_irqs = 8,
3229
		.atu_move_port_mask = 0xf,
3230
		.pvt = true,
3231
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3232 3233 3234 3235
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3236 3237 3238 3239 3240 3241
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3242
		.max_vid = 4095,
3243
		.port_base_addr = 0x10,
3244
		.global1_addr = 0x1b,
3245
		.age_time_coeff = 15000,
3246
		.g1_irqs = 9,
3247
		.atu_move_port_mask = 0xf,
3248
		.pvt = true,
3249
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3250
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3251
		.ops = &mv88e6123_ops,
3252 3253 3254 3255 3256 3257 3258 3259
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3260
		.max_vid = 4095,
3261
		.port_base_addr = 0x10,
3262
		.global1_addr = 0x1b,
3263
		.age_time_coeff = 15000,
3264
		.g1_irqs = 9,
3265
		.atu_move_port_mask = 0xf,
3266
		.tag_protocol = DSA_TAG_PROTO_DSA,
3267
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3268
		.ops = &mv88e6131_ops,
3269 3270
	},

3271 3272 3273 3274 3275 3276
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3277
		.max_vid = 4095,
3278 3279 3280 3281
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3282
		.pvt = true,
3283 3284 3285 3286 3287
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3288 3289 3290 3291 3292 3293
	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3294
		.max_vid = 4095,
3295
		.port_base_addr = 0x10,
3296
		.global1_addr = 0x1b,
3297
		.age_time_coeff = 15000,
3298
		.g1_irqs = 9,
3299
		.atu_move_port_mask = 0xf,
3300
		.pvt = true,
3301
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3302
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3303
		.ops = &mv88e6161_ops,
3304 3305 3306 3307 3308 3309 3310 3311
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3312
		.max_vid = 4095,
3313
		.port_base_addr = 0x10,
3314
		.global1_addr = 0x1b,
3315
		.age_time_coeff = 15000,
3316
		.g1_irqs = 9,
3317
		.atu_move_port_mask = 0xf,
3318
		.pvt = true,
3319
		.tag_protocol = DSA_TAG_PROTO_DSA,
3320
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3321
		.ops = &mv88e6165_ops,
3322 3323 3324 3325 3326 3327 3328 3329
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3330
		.max_vid = 4095,
3331
		.port_base_addr = 0x10,
3332
		.global1_addr = 0x1b,
3333
		.age_time_coeff = 15000,
3334
		.g1_irqs = 9,
3335
		.atu_move_port_mask = 0xf,
3336
		.pvt = true,
3337
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3338
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3339
		.ops = &mv88e6171_ops,
3340 3341 3342 3343 3344 3345 3346 3347
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3348
		.max_vid = 4095,
3349
		.port_base_addr = 0x10,
3350
		.global1_addr = 0x1b,
3351
		.age_time_coeff = 15000,
3352
		.g1_irqs = 9,
3353
		.atu_move_port_mask = 0xf,
3354
		.pvt = true,
3355
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3356
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3357
		.ops = &mv88e6172_ops,
3358 3359 3360 3361 3362 3363 3364 3365
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3366
		.max_vid = 4095,
3367
		.port_base_addr = 0x10,
3368
		.global1_addr = 0x1b,
3369
		.age_time_coeff = 15000,
3370
		.g1_irqs = 9,
3371
		.atu_move_port_mask = 0xf,
3372
		.pvt = true,
3373
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3374
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3375
		.ops = &mv88e6175_ops,
3376 3377 3378 3379 3380 3381 3382 3383
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3384
		.max_vid = 4095,
3385
		.port_base_addr = 0x10,
3386
		.global1_addr = 0x1b,
3387
		.age_time_coeff = 15000,
3388
		.g1_irqs = 9,
3389
		.atu_move_port_mask = 0xf,
3390
		.pvt = true,
3391
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3392
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3393
		.ops = &mv88e6176_ops,
3394 3395 3396 3397 3398 3399 3400 3401
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3402
		.max_vid = 4095,
3403
		.port_base_addr = 0x10,
3404
		.global1_addr = 0x1b,
3405
		.age_time_coeff = 15000,
3406
		.g1_irqs = 8,
3407
		.atu_move_port_mask = 0xf,
3408
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3409
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3410
		.ops = &mv88e6185_ops,
3411 3412
	},

3413 3414 3415 3416 3417 3418
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3419
		.max_vid = 8191,
3420 3421
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3422
		.tag_protocol = DSA_TAG_PROTO_DSA,
3423
		.age_time_coeff = 3750,
3424
		.g1_irqs = 9,
3425
		.pvt = true,
3426
		.atu_move_port_mask = 0x1f,
3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3437
		.max_vid = 8191,
3438 3439
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3440
		.age_time_coeff = 3750,
3441
		.g1_irqs = 9,
3442
		.atu_move_port_mask = 0x1f,
3443
		.pvt = true,
3444
		.tag_protocol = DSA_TAG_PROTO_DSA,
3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3455
		.max_vid = 8191,
3456 3457
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3458
		.age_time_coeff = 3750,
3459
		.g1_irqs = 9,
3460
		.atu_move_port_mask = 0x1f,
3461
		.pvt = true,
3462
		.tag_protocol = DSA_TAG_PROTO_DSA,
3463
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3464
		.ops = &mv88e6191_ops,
3465 3466
	},

3467 3468 3469 3470 3471 3472
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3473
		.max_vid = 4095,
3474
		.port_base_addr = 0x10,
3475
		.global1_addr = 0x1b,
3476
		.age_time_coeff = 15000,
3477
		.g1_irqs = 9,
3478
		.atu_move_port_mask = 0xf,
3479
		.pvt = true,
3480
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3481
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3482
		.ops = &mv88e6240_ops,
3483 3484
	},

3485 3486 3487 3488 3489 3490
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3491
		.max_vid = 8191,
3492 3493
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3494
		.age_time_coeff = 3750,
3495
		.g1_irqs = 9,
3496
		.atu_move_port_mask = 0x1f,
3497
		.pvt = true,
3498
		.tag_protocol = DSA_TAG_PROTO_DSA,
3499 3500 3501 3502
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3503 3504 3505 3506 3507 3508
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3509
		.max_vid = 4095,
3510
		.port_base_addr = 0x10,
3511
		.global1_addr = 0x1b,
3512
		.age_time_coeff = 15000,
3513
		.g1_irqs = 8,
3514
		.atu_move_port_mask = 0xf,
3515
		.pvt = true,
3516
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3517
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3518
		.ops = &mv88e6320_ops,
3519 3520 3521 3522 3523 3524 3525 3526
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3527
		.max_vid = 4095,
3528
		.port_base_addr = 0x10,
3529
		.global1_addr = 0x1b,
3530
		.age_time_coeff = 15000,
3531
		.g1_irqs = 8,
3532
		.atu_move_port_mask = 0xf,
3533
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3534
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3535
		.ops = &mv88e6321_ops,
3536 3537
	},

3538 3539 3540 3541 3542 3543
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3544
		.max_vid = 4095,
3545 3546 3547
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3548
		.atu_move_port_mask = 0x1f,
3549
		.pvt = true,
3550 3551 3552 3553 3554
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3555 3556 3557 3558 3559 3560
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3561
		.max_vid = 4095,
3562
		.port_base_addr = 0x10,
3563
		.global1_addr = 0x1b,
3564
		.age_time_coeff = 15000,
3565
		.g1_irqs = 9,
3566
		.atu_move_port_mask = 0xf,
3567
		.pvt = true,
3568
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3569
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3570
		.ops = &mv88e6350_ops,
3571 3572 3573 3574 3575 3576 3577 3578
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3579
		.max_vid = 4095,
3580
		.port_base_addr = 0x10,
3581
		.global1_addr = 0x1b,
3582
		.age_time_coeff = 15000,
3583
		.g1_irqs = 9,
3584
		.atu_move_port_mask = 0xf,
3585
		.pvt = true,
3586
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3587
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3588
		.ops = &mv88e6351_ops,
3589 3590 3591 3592 3593 3594 3595 3596
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3597
		.max_vid = 4095,
3598
		.port_base_addr = 0x10,
3599
		.global1_addr = 0x1b,
3600
		.age_time_coeff = 15000,
3601
		.g1_irqs = 9,
3602
		.atu_move_port_mask = 0xf,
3603
		.pvt = true,
3604
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3605
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3606
		.ops = &mv88e6352_ops,
3607
	},
3608 3609 3610 3611 3612 3613
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3614
		.max_vid = 8191,
3615 3616
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3617
		.age_time_coeff = 3750,
3618
		.g1_irqs = 9,
3619
		.atu_move_port_mask = 0x1f,
3620
		.pvt = true,
3621
		.tag_protocol = DSA_TAG_PROTO_DSA,
3622 3623 3624 3625 3626 3627 3628 3629 3630
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3631
		.max_vid = 8191,
3632 3633
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3634
		.age_time_coeff = 3750,
3635
		.g1_irqs = 9,
3636
		.atu_move_port_mask = 0x1f,
3637
		.pvt = true,
3638
		.tag_protocol = DSA_TAG_PROTO_DSA,
3639 3640 3641
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3642 3643
};

3644
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3645
{
3646
	int i;
3647

3648 3649 3650
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3651 3652 3653 3654

	return NULL;
}

3655
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3656 3657
{
	const struct mv88e6xxx_info *info;
3658 3659 3660
	unsigned int prod_num, rev;
	u16 id;
	int err;
3661

3662 3663 3664 3665 3666
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3667 3668 3669 3670 3671 3672 3673 3674

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3675
	/* Update the compatible info with the probed one */
3676
	chip->info = info;
3677

3678 3679 3680 3681
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3682 3683
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3684 3685 3686 3687

	return 0;
}

3688
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3689
{
3690
	struct mv88e6xxx_chip *chip;
3691

3692 3693
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3694 3695
		return NULL;

3696
	chip->dev = dev;
3697

3698
	mutex_init(&chip->reg_lock);
3699
	INIT_LIST_HEAD(&chip->mdios);
3700

3701
	return chip;
3702 3703
}

3704
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3705 3706
			      struct mii_bus *bus, int sw_addr)
{
3707
	if (sw_addr == 0)
3708
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3709
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3710
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3711 3712 3713
	else
		return -EINVAL;

3714 3715
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3716 3717 3718 3719

	return 0;
}

3720 3721
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3722
	struct mv88e6xxx_chip *chip = ds->priv;
3723

3724
	return chip->info->tag_protocol;
3725 3726
}

3727 3728 3729
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3730
{
3731
	struct mv88e6xxx_chip *chip;
3732
	struct mii_bus *bus;
3733
	int err;
3734

3735
	bus = dsa_host_dev_to_mii_bus(host_dev);
3736 3737 3738
	if (!bus)
		return NULL;

3739 3740
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3741 3742
		return NULL;

3743
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3744
	chip->info = &mv88e6xxx_table[MV88E6085];
3745

3746
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3747 3748 3749
	if (err)
		goto free;

3750
	err = mv88e6xxx_detect(chip);
3751
	if (err)
3752
		goto free;
3753

3754 3755 3756 3757 3758 3759
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3760 3761
	mv88e6xxx_phy_init(chip);

3762
	err = mv88e6xxx_mdios_register(chip, NULL);
3763
	if (err)
3764
		goto free;
3765

3766
	*priv = chip;
3767

3768
	return chip->info->name;
3769
free:
3770
	devm_kfree(dsa_dev, chip);
3771 3772

	return NULL;
3773 3774
}

3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3790
	struct mv88e6xxx_chip *chip = ds->priv;
3791 3792 3793 3794

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3795 3796
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3797 3798 3799 3800 3801 3802
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3803
	struct mv88e6xxx_chip *chip = ds->priv;
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3816
				   switchdev_obj_dump_cb_t *cb)
3817
{
V
Vivien Didelot 已提交
3818
	struct mv88e6xxx_chip *chip = ds->priv;
3819 3820 3821 3822 3823 3824 3825 3826 3827
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3828
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3829
	.probe			= mv88e6xxx_drv_probe,
3830
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3831 3832 3833 3834 3835 3836
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3837 3838
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3839 3840
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3841
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3842 3843 3844 3845
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3846
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3847 3848 3849
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3850
	.port_fast_age		= mv88e6xxx_port_fast_age,
3851 3852 3853 3854 3855 3856 3857 3858 3859
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3860 3861 3862 3863
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3864 3865
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3866 3867
};

3868 3869 3870 3871
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3872
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3873
{
3874
	struct device *dev = chip->dev;
3875 3876
	struct dsa_switch *ds;

3877
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3878 3879 3880
	if (!ds)
		return -ENOMEM;

3881
	ds->priv = chip;
3882
	ds->ops = &mv88e6xxx_switch_ops;
3883 3884
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3885 3886 3887

	dev_set_drvdata(dev, ds);

3888
	return dsa_register_switch(ds);
3889 3890
}

3891
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3892
{
3893
	dsa_unregister_switch(chip->ds);
3894 3895
}

3896
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3897
{
3898
	struct device *dev = &mdiodev->dev;
3899
	struct device_node *np = dev->of_node;
3900
	const struct mv88e6xxx_info *compat_info;
3901
	struct mv88e6xxx_chip *chip;
3902
	u32 eeprom_len;
3903
	int err;
3904

3905 3906 3907 3908
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3909 3910
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3911 3912
		return -ENOMEM;

3913
	chip->info = compat_info;
3914

3915
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3916 3917
	if (err)
		return err;
3918

3919 3920 3921 3922
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3923
	err = mv88e6xxx_detect(chip);
3924 3925
	if (err)
		return err;
3926

3927 3928
	mv88e6xxx_phy_init(chip);

3929
	if (chip->info->ops->get_eeprom &&
3930
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3931
		chip->eeprom_len = eeprom_len;
3932

3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3964
	err = mv88e6xxx_mdios_register(chip, np);
3965
	if (err)
3966
		goto out_g2_irq;
3967

3968
	err = mv88e6xxx_register_switch(chip);
3969 3970
	if (err)
		goto out_mdio;
3971

3972
	return 0;
3973 3974

out_mdio:
3975
	mv88e6xxx_mdios_unregister(chip);
3976
out_g2_irq:
3977
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
3978 3979
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3980 3981
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3982
		mv88e6xxx_g1_irq_free(chip);
3983 3984
		mutex_unlock(&chip->reg_lock);
	}
3985 3986
out:
	return err;
3987
}
3988 3989 3990 3991

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3992
	struct mv88e6xxx_chip *chip = ds->priv;
3993

3994
	mv88e6xxx_phy_destroy(chip);
3995
	mv88e6xxx_unregister_switch(chip);
3996
	mv88e6xxx_mdios_unregister(chip);
3997

3998 3999 4000 4001 4002
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4003 4004 4005
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4006 4007 4008 4009
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4010 4011 4012 4013
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4030
	register_switch_driver(&mv88e6xxx_switch_drv);
4031 4032
	return mdio_driver_register(&mv88e6xxx_driver);
}
4033 4034 4035 4036
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4037
	mdio_driver_unregister(&mv88e6xxx_driver);
4038
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4039 4040
}
module_exit(mv88e6xxx_cleanup);
4041 4042 4043 4044

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");