chip.c 112.2 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
296 297 298 299 300 301
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
303 304 305 306 307 308 309
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

310
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340
	u16 mask;

341
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
342
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
343
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
344 345

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
399
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
400 401 402 403 404 405 406 407

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 737
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
738 739 740 741 742 743 744
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 746
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

V
Vivien Didelot 已提交
813 814
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
815
{
816 817
	/* Nothing to do on the port's MAC */
	return 0;
818 819
}

V
Vivien Didelot 已提交
820 821
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
822
{
823 824
	/* Nothing to do on the port's MAC */
	return 0;
825 826
}

827
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
828
{
829 830 831
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
832 833
	int i;

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

860
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
861 862
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
863 864 865

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
866

867
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
868 869
}

870 871
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
872
{
V
Vivien Didelot 已提交
873
	struct mv88e6xxx_chip *chip = ds->priv;
874
	int err;
875

876
	mutex_lock(&chip->reg_lock);
877
	err = mv88e6xxx_port_set_state(chip, port, state);
878
	mutex_unlock(&chip->reg_lock);
879 880

	if (err)
881
		dev_err(ds->dev, "p%d: failed to update state\n", port);
882 883
}

884 885 886 887 888 889 890 891
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

892 893 894 895 896 897 898 899
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

900 901
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
902 903
	int err;

904 905 906 907
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

908 909 910 911
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

912 913 914
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

935 936 937 938 939 940 941 942 943 944 945 946 947
static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->set_switch_mac) {
		u8 addr[ETH_ALEN];

		eth_random_addr(addr);

		return chip->info->ops->set_switch_mac(chip, addr);
	}

	return 0;
}

948 949 950 951 952 953 954 955 956
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
957
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
958 959 960 961

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

962 963
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
964 965 966
	int dev, port;
	int err;

967 968 969 970 971 972
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
973 974 975 976 977 978 979 980 981 982 983 984 985
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
986 987
}

988 989 990 991 992 993
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
994
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
995 996 997
	mutex_unlock(&chip->reg_lock);

	if (err)
998
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
999 1000
}

1001 1002 1003 1004 1005 1006 1007 1008
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1009 1010 1011 1012 1013 1014 1015 1016 1017
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1018 1019 1020 1021 1022 1023 1024 1025 1026
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1027
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1028 1029
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1030 1031 1032
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1033
	int i, err;
1034 1035 1036

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1037
	/* Set every FID bit used by the (un)bridged ports */
1038
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1039
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1040 1041 1042 1043 1044 1045
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1046 1047
	/* Set every FID bit used by the VLAN entries */
	do {
1048
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1049 1050 1051 1052 1053 1054 1055
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1056
	} while (vlan.vid < chip->info->max_vid);
1057 1058 1059 1060 1061

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1062
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1063 1064 1065
		return -ENOSPC;

	/* Clear the database */
1066
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1067 1068
}

1069 1070
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1071 1072 1073 1074 1075 1076
{
	int err;

	if (!vid)
		return -EINVAL;

1077 1078
	entry->vid = vid - 1;
	entry->valid = false;
1079

1080
	err = mv88e6xxx_vtu_getnext(chip, entry);
1081 1082 1083
	if (err)
		return err;

1084 1085
	if (entry->vid == vid && entry->valid)
		return 0;
1086

1087 1088 1089 1090 1091 1092 1093 1094
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1095
		/* Exclude all ports */
1096
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1097
			entry->member[i] =
1098
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1099 1100

		return mv88e6xxx_atu_new(chip, &entry->fid);
1101 1102
	}

1103 1104
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1105 1106
}

1107 1108 1109
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1110
	struct mv88e6xxx_chip *chip = ds->priv;
1111 1112 1113
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1114 1115
	int i, err;

1116 1117 1118 1119
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1120 1121 1122
	if (!vid_begin)
		return -EOPNOTSUPP;

1123
	mutex_lock(&chip->reg_lock);
1124 1125

	do {
1126
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1127 1128 1129 1130 1131 1132 1133 1134 1135
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1136
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1137 1138 1139
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1140
			if (!ds->ports[port].slave)
1141 1142
				continue;

1143
			if (vlan.member[i] ==
1144
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1145 1146
				continue;

1147 1148
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1149 1150
				break; /* same bridge, check next VLAN */

1151
			if (!ds->ports[i].bridge_dev)
1152 1153
				continue;

1154 1155 1156
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1157 1158 1159 1160 1161 1162
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1163
	mutex_unlock(&chip->reg_lock);
1164 1165 1166 1167

	return err;
}

1168 1169
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1170
{
V
Vivien Didelot 已提交
1171
	struct mv88e6xxx_chip *chip = ds->priv;
1172 1173
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1174
	int err;
1175

1176
	if (!chip->info->max_vid)
1177 1178
		return -EOPNOTSUPP;

1179
	mutex_lock(&chip->reg_lock);
1180
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1181
	mutex_unlock(&chip->reg_lock);
1182

1183
	return err;
1184 1185
}

1186 1187 1188 1189
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1190
{
V
Vivien Didelot 已提交
1191
	struct mv88e6xxx_chip *chip = ds->priv;
1192 1193
	int err;

1194
	if (!chip->info->max_vid)
1195 1196
		return -EOPNOTSUPP;

1197 1198 1199 1200 1201 1202 1203 1204
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1205 1206 1207 1208 1209 1210
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1211
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1212
				    u16 vid, u8 member)
1213
{
1214
	struct mv88e6xxx_vtu_entry vlan;
1215 1216
	int err;

1217
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1218
	if (err)
1219
		return err;
1220

1221
	vlan.member[port] = member;
1222

1223
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1224 1225
}

1226 1227 1228
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1229
{
V
Vivien Didelot 已提交
1230
	struct mv88e6xxx_chip *chip = ds->priv;
1231 1232
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1233
	u8 member;
1234 1235
	u16 vid;

1236
	if (!chip->info->max_vid)
1237 1238
		return;

1239
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1240
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1241
	else if (untagged)
1242
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1243
	else
1244
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1245

1246
	mutex_lock(&chip->reg_lock);
1247

1248
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1249
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1250 1251
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1252

1253
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1254 1255
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1256

1257
	mutex_unlock(&chip->reg_lock);
1258 1259
}

1260
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1261
				    int port, u16 vid)
1262
{
1263
	struct mv88e6xxx_vtu_entry vlan;
1264 1265
	int i, err;

1266
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1267
	if (err)
1268
		return err;
1269

1270
	/* Tell switchdev if this VLAN is handled in software */
1271
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1272
		return -EOPNOTSUPP;
1273

1274
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1275 1276

	/* keep the VLAN unless all ports are excluded */
1277
	vlan.valid = false;
1278
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1279 1280
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1281
			vlan.valid = true;
1282 1283 1284 1285
			break;
		}
	}

1286
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1287 1288 1289
	if (err)
		return err;

1290
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1291 1292
}

1293 1294
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1295
{
V
Vivien Didelot 已提交
1296
	struct mv88e6xxx_chip *chip = ds->priv;
1297 1298 1299
	u16 pvid, vid;
	int err = 0;

1300
	if (!chip->info->max_vid)
1301 1302
		return -EOPNOTSUPP;

1303
	mutex_lock(&chip->reg_lock);
1304

1305
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1306 1307 1308
	if (err)
		goto unlock;

1309
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1310
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1311 1312 1313 1314
		if (err)
			goto unlock;

		if (vid == pvid) {
1315
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1316 1317 1318 1319 1320
			if (err)
				goto unlock;
		}
	}

1321
unlock:
1322
	mutex_unlock(&chip->reg_lock);
1323 1324 1325 1326

	return err;
}

1327 1328 1329
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1330
{
1331
	struct mv88e6xxx_vtu_entry vlan;
1332
	struct mv88e6xxx_atu_entry entry;
1333 1334
	int err;

1335 1336
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1337
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1338
	else
1339
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1340 1341
	if (err)
		return err;
1342

1343
	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1344 1345 1346 1347
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1348 1349 1350
	if (err)
		return err;

1351
	/* Initialize a fresh ATU entry if it isn't found */
1352
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1353 1354 1355 1356 1357
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1358
	/* Purge the ATU entry only if no port is using it anymore */
1359
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1360 1361
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1362
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1363
	} else {
1364
		entry.portvec |= BIT(port);
1365
		entry.state = state;
1366 1367
	}

1368
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1369 1370
}

1371 1372
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
1373
{
V
Vivien Didelot 已提交
1374
	struct mv88e6xxx_chip *chip = ds->priv;
1375
	int err;
1376

1377
	mutex_lock(&chip->reg_lock);
1378 1379
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1380
	mutex_unlock(&chip->reg_lock);
1381 1382

	return err;
1383 1384
}

1385
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1386
				  const unsigned char *addr, u16 vid)
1387
{
V
Vivien Didelot 已提交
1388
	struct mv88e6xxx_chip *chip = ds->priv;
1389
	int err;
1390

1391
	mutex_lock(&chip->reg_lock);
1392
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1393
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1394
	mutex_unlock(&chip->reg_lock);
1395

1396
	return err;
1397 1398
}

1399 1400
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
1401
				      dsa_fdb_dump_cb_t *cb, void *data)
1402
{
1403
	struct mv88e6xxx_atu_entry addr;
1404
	bool is_static;
1405 1406
	int err;

1407
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1408
	eth_broadcast_addr(addr.mac);
1409 1410

	do {
1411
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1412
		if (err)
1413
			return err;
1414

1415
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1416 1417
			break;

1418
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1419 1420
			continue;

1421 1422
		if (!is_unicast_ether_addr(addr.mac))
			continue;
1423

1424 1425 1426
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
1427 1428
		if (err)
			return err;
1429 1430 1431 1432 1433
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1434
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1435
				  dsa_fdb_dump_cb_t *cb, void *data)
1436
{
1437
	struct mv88e6xxx_vtu_entry vlan = {
1438
		.vid = chip->info->max_vid,
1439
	};
1440
	u16 fid;
1441 1442
	int err;

1443
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1444
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1445
	if (err)
1446
		return err;
1447

1448
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
1449
	if (err)
1450
		return err;
1451

1452
	/* Dump VLANs' Filtering Information Databases */
1453
	do {
1454
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1455
		if (err)
1456
			return err;
1457 1458 1459 1460

		if (!vlan.valid)
			break;

1461
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1462
						 cb, data);
1463
		if (err)
1464
			return err;
1465
	} while (vlan.vid < chip->info->max_vid);
1466

1467 1468 1469 1470
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1471
				   dsa_fdb_dump_cb_t *cb, void *data)
1472
{
V
Vivien Didelot 已提交
1473
	struct mv88e6xxx_chip *chip = ds->priv;
1474 1475 1476
	int err;

	mutex_lock(&chip->reg_lock);
1477
	err = mv88e6xxx_port_db_dump(chip, port, cb, data);
1478
	mutex_unlock(&chip->reg_lock);
1479 1480 1481 1482

	return err;
}

1483 1484
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1485
{
1486
	struct dsa_switch *ds;
1487
	int port;
1488
	int dev;
1489
	int err;
1490

1491 1492 1493 1494
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1495
			if (err)
1496
				return err;
1497 1498 1499
		}
	}

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1529
	mutex_unlock(&chip->reg_lock);
1530

1531
	return err;
1532 1533
}

1534 1535
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1536
{
V
Vivien Didelot 已提交
1537
	struct mv88e6xxx_chip *chip = ds->priv;
1538

1539
	mutex_lock(&chip->reg_lock);
1540 1541 1542
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1543
	mutex_unlock(&chip->reg_lock);
1544 1545
}

1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1576 1577 1578 1579 1580 1581 1582 1583
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1597
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1598
{
1599
	int i, err;
1600

1601
	/* Set all ports to the Disabled state */
1602
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1603
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1604 1605
		if (err)
			return err;
1606 1607
	}

1608 1609 1610
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1611 1612
	usleep_range(2000, 4000);

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1624
	mv88e6xxx_hardware_reset(chip);
1625

1626
	return mv88e6xxx_software_reset(chip);
1627 1628
}

1629
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1630 1631
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1632 1633 1634
{
	int err;

1635 1636 1637 1638
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1639 1640 1641
	if (err)
		return err;

1642 1643 1644 1645 1646 1647 1648 1649
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1650 1651
}

1652
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1653
{
1654
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1655
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1656
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1657
}
1658

1659 1660 1661
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1662
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1663
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1664
}
1665

1666 1667 1668 1669
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1670 1671
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1672
}
1673

1674 1675 1676 1677
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1678

1679 1680
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1681

1682 1683 1684
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1685

1686 1687
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1688

1689
	return -EINVAL;
1690 1691
}

1692
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1693
{
1694
	bool message = dsa_is_dsa_port(chip->ds, port);
1695

1696
	return mv88e6xxx_port_set_message_port(chip, port, message);
1697
}
1698

1699
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1700
{
1701
	bool flood = port == dsa_upstream_port(chip->ds);
1702

1703 1704 1705 1706
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1707

1708
	return 0;
1709 1710
}

1711 1712 1713
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1714 1715
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1716

1717
	return 0;
1718 1719
}

1720
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1721
{
1722
	struct dsa_switch *ds = chip->ds;
1723
	int err;
1724
	u16 reg;
1725

1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1755 1756 1757 1758
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1759 1760
	if (err)
		return err;
1761

1762
	err = mv88e6xxx_setup_port_mode(chip, port);
1763 1764
	if (err)
		return err;
1765

1766
	err = mv88e6xxx_setup_egress_floods(chip, port);
1767 1768 1769
	if (err)
		return err;

1770 1771 1772
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1773
	 */
1774 1775 1776 1777 1778
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1779

1780
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1781
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1782 1783 1784
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1785
	 */
1786 1787 1788
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1789

1790 1791 1792 1793
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1794 1795
		if (err)
			return err;
1796 1797
	}

1798
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1799
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1800 1801 1802
	if (err)
		return err;

1803 1804
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1805 1806 1807 1808
		if (err)
			return err;
	}

1809 1810 1811 1812 1813
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1814
	reg = 1 << port;
1815 1816
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1817
		reg = 0;
1818

1819 1820
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1821 1822
	if (err)
		return err;
1823 1824

	/* Egress rate control 2: disable egress rate control. */
1825 1826
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1827 1828
	if (err)
		return err;
1829

1830 1831
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1832 1833
		if (err)
			return err;
1834
	}
1835

1836 1837 1838 1839 1840 1841
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1842 1843
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1844 1845
		if (err)
			return err;
1846
	}
1847

1848 1849
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1850 1851
		if (err)
			return err;
1852 1853
	}

1854 1855
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1856 1857
		if (err)
			return err;
1858 1859
	}

1860
	err = mv88e6xxx_setup_message_port(chip, port);
1861 1862
	if (err)
		return err;
1863

1864
	/* Port based VLAN map: give each port the same default address
1865 1866
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1867
	 */
1868
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1869 1870
	if (err)
		return err;
1871

1872
	err = mv88e6xxx_port_vlan_map(chip, port);
1873 1874
	if (err)
		return err;
1875 1876 1877 1878

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1879
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1880 1881
}

1882 1883 1884 1885
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1886
	int err;
1887 1888

	mutex_lock(&chip->reg_lock);
1889
	err = mv88e6xxx_serdes_power(chip, port, true);
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1901 1902
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1903 1904 1905
	mutex_unlock(&chip->reg_lock);
}

1906 1907 1908
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
1909
	struct mv88e6xxx_chip *chip = ds->priv;
1910 1911 1912
	int err;

	mutex_lock(&chip->reg_lock);
1913
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
1914 1915 1916 1917 1918
	mutex_unlock(&chip->reg_lock);

	return err;
}

1919
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
1920
{
1921
	struct dsa_switch *ds = chip->ds;
1922
	u32 upstream_port = dsa_upstream_port(ds);
1923
	int err;
1924

1925 1926
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
1927 1928 1929 1930
		if (err)
			return err;
	}

1931 1932
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
1933 1934 1935
		if (err)
			return err;
	}
1936

1937
	/* Disable remote management, and set the switch's DSA device number. */
1938 1939
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
				 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
1940
				 (ds->index & 0x1f));
1941 1942 1943
	if (err)
		return err;

1944
	/* Configure the IP ToS mapping registers. */
1945
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
1946
	if (err)
1947
		return err;
1948
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
1949
	if (err)
1950
		return err;
1951
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
1952
	if (err)
1953
		return err;
1954
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
1955
	if (err)
1956
		return err;
1957
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
1958
	if (err)
1959
		return err;
1960
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
1961
	if (err)
1962
		return err;
1963
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
1964
	if (err)
1965
		return err;
1966
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
1967
	if (err)
1968
		return err;
1969 1970

	/* Configure the IEEE 802.1p priority mapping register. */
1971
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
1972
	if (err)
1973
		return err;
1974

1975 1976 1977 1978 1979
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

1980
	/* Clear the statistics counters for all ports */
1981 1982 1983
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
				 MV88E6XXX_G1_STATS_OP_BUSY |
				 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
1984 1985 1986 1987
	if (err)
		return err;

	/* Wait for the flush to complete. */
1988
	err = mv88e6xxx_g1_stats_wait(chip);
1989 1990 1991 1992 1993 1994
	if (err)
		return err;

	return 0;
}

1995
static int mv88e6xxx_setup(struct dsa_switch *ds)
1996
{
V
Vivien Didelot 已提交
1997
	struct mv88e6xxx_chip *chip = ds->priv;
1998
	int err;
1999 2000
	int i;

2001
	chip->ds = ds;
2002
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2003

2004
	mutex_lock(&chip->reg_lock);
2005

2006
	/* Setup Switch Port Registers */
2007
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2008 2009 2010 2011 2012 2013 2014
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2015 2016 2017
	if (err)
		goto unlock;

2018
	/* Setup Switch Global 2 Registers */
2019
	if (chip->info->global2_addr) {
2020
		err = mv88e6xxx_g2_setup(chip);
2021 2022 2023
		if (err)
			goto unlock;
	}
2024

2025 2026 2027 2028
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2029 2030 2031 2032
	err = mv88e6xxx_mac_setup(chip);
	if (err)
		goto unlock;

2033 2034 2035 2036
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2037 2038 2039 2040
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2041 2042 2043 2044
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2045 2046 2047 2048
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2049 2050 2051 2052
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2053 2054 2055
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2056

2057
unlock:
2058
	mutex_unlock(&chip->reg_lock);
2059

2060
	return err;
2061 2062
}

2063
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2064
{
2065 2066
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2067 2068
	u16 val;
	int err;
2069

2070 2071 2072
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2073
	mutex_lock(&chip->reg_lock);
2074
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2075
	mutex_unlock(&chip->reg_lock);
2076

2077 2078 2079 2080 2081
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2082
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2083 2084
	}

2085
	return err ? err : val;
2086 2087
}

2088
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2089
{
2090 2091
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2092
	int err;
2093

2094 2095 2096
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2097
	mutex_lock(&chip->reg_lock);
2098
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2099
	mutex_unlock(&chip->reg_lock);
2100 2101

	return err;
2102 2103
}

2104
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2105 2106
				   struct device_node *np,
				   bool external)
2107 2108
{
	static int index;
2109
	struct mv88e6xxx_mdio_bus *mdio_bus;
2110 2111 2112
	struct mii_bus *bus;
	int err;

2113
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2114 2115 2116
	if (!bus)
		return -ENOMEM;

2117
	mdio_bus = bus->priv;
2118
	mdio_bus->bus = bus;
2119
	mdio_bus->chip = chip;
2120 2121
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2122

2123 2124
	if (np) {
		bus->name = np->full_name;
2125
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2126 2127 2128 2129 2130 2131 2132
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2133
	bus->parent = chip->dev;
2134

2135 2136
	if (np)
		err = of_mdiobus_register(bus, np);
2137 2138 2139
	else
		err = mdiobus_register(bus);
	if (err) {
2140
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2141
		return err;
2142
	}
2143 2144 2145 2146 2147

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2148 2149

	return 0;
2150
}
2151

2152 2153 2154 2155 2156
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2157

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2188 2189
}

2190
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2191 2192

{
2193 2194
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2195

2196 2197
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2198

2199 2200
		mdiobus_unregister(bus);
	}
2201 2202
}

2203 2204
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2205
	struct mv88e6xxx_chip *chip = ds->priv;
2206 2207 2208 2209 2210 2211 2212

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2213
	struct mv88e6xxx_chip *chip = ds->priv;
2214 2215
	int err;

2216 2217
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2218

2219 2220
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2234
	struct mv88e6xxx_chip *chip = ds->priv;
2235 2236
	int err;

2237 2238 2239
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2240 2241 2242 2243
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2244
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2245 2246 2247 2248 2249
	mutex_unlock(&chip->reg_lock);

	return err;
}

2250
static const struct mv88e6xxx_ops mv88e6085_ops = {
2251
	/* MV88E6XXX_FAMILY_6097 */
2252
	.irl_init_all = mv88e6352_g2_irl_init_all,
2253
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2254 2255
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2256
	.port_set_link = mv88e6xxx_port_set_link,
2257
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2258
	.port_set_speed = mv88e6185_port_set_speed,
2259
	.port_tag_remap = mv88e6095_port_tag_remap,
2260
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2261
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2262
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2263
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2264
	.port_pause_limit = mv88e6097_port_pause_limit,
2265
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2266
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2267
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2268 2269
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2270
	.stats_get_stats = mv88e6095_stats_get_stats,
2271 2272
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2273
	.watchdog_ops = &mv88e6097_watchdog_ops,
2274
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2275
	.pot_clear = mv88e6xxx_g2_pot_clear,
2276 2277
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2278
	.reset = mv88e6185_g1_reset,
2279
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2280
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2281 2282 2283
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2284
	/* MV88E6XXX_FAMILY_6095 */
2285
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2286 2287
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2288
	.port_set_link = mv88e6xxx_port_set_link,
2289
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2290
	.port_set_speed = mv88e6185_port_set_speed,
2291
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2292
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2293
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2294
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2295 2296
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2297
	.stats_get_stats = mv88e6095_stats_get_stats,
2298
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2299 2300
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2301
	.reset = mv88e6185_g1_reset,
2302
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2303
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2304 2305
};

2306
static const struct mv88e6xxx_ops mv88e6097_ops = {
2307
	/* MV88E6XXX_FAMILY_6097 */
2308
	.irl_init_all = mv88e6352_g2_irl_init_all,
2309 2310 2311 2312 2313 2314
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2315
	.port_tag_remap = mv88e6095_port_tag_remap,
2316
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2317
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2318
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2319
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2320
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2321
	.port_pause_limit = mv88e6097_port_pause_limit,
2322
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2323
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2324 2325 2326 2327
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2328 2329
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2330
	.watchdog_ops = &mv88e6097_watchdog_ops,
2331
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2332
	.pot_clear = mv88e6xxx_g2_pot_clear,
2333
	.reset = mv88e6352_g1_reset,
2334
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2335
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2336 2337
};

2338
static const struct mv88e6xxx_ops mv88e6123_ops = {
2339
	/* MV88E6XXX_FAMILY_6165 */
2340
	.irl_init_all = mv88e6352_g2_irl_init_all,
2341
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2342 2343
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2344
	.port_set_link = mv88e6xxx_port_set_link,
2345
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2346
	.port_set_speed = mv88e6185_port_set_speed,
2347
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2348
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2349
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2350
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2351
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2352 2353
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2354
	.stats_get_stats = mv88e6095_stats_get_stats,
2355 2356
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2357
	.watchdog_ops = &mv88e6097_watchdog_ops,
2358
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2359
	.pot_clear = mv88e6xxx_g2_pot_clear,
2360
	.reset = mv88e6352_g1_reset,
2361
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2362
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2363 2364 2365
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2366
	/* MV88E6XXX_FAMILY_6185 */
2367
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2368 2369
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2370
	.port_set_link = mv88e6xxx_port_set_link,
2371
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2372
	.port_set_speed = mv88e6185_port_set_speed,
2373
	.port_tag_remap = mv88e6095_port_tag_remap,
2374
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2375
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2376
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2377
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2378
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2379
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2380
	.port_pause_limit = mv88e6097_port_pause_limit,
2381
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2382 2383
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2384
	.stats_get_stats = mv88e6095_stats_get_stats,
2385 2386
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2387
	.watchdog_ops = &mv88e6097_watchdog_ops,
2388
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2389 2390
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2391
	.reset = mv88e6185_g1_reset,
2392
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2393
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2394 2395
};

2396 2397
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2398
	.irl_init_all = mv88e6352_g2_irl_init_all,
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2412
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2413
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2414
	.port_pause_limit = mv88e6097_port_pause_limit,
2415 2416 2417 2418 2419 2420
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2421 2422
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2423 2424
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2425
	.pot_clear = mv88e6xxx_g2_pot_clear,
2426
	.reset = mv88e6352_g1_reset,
2427
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2428
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2429 2430
};

2431
static const struct mv88e6xxx_ops mv88e6161_ops = {
2432
	/* MV88E6XXX_FAMILY_6165 */
2433
	.irl_init_all = mv88e6352_g2_irl_init_all,
2434
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2435 2436
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2437
	.port_set_link = mv88e6xxx_port_set_link,
2438
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2439
	.port_set_speed = mv88e6185_port_set_speed,
2440
	.port_tag_remap = mv88e6095_port_tag_remap,
2441
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2442
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2443
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2444
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2445
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2446
	.port_pause_limit = mv88e6097_port_pause_limit,
2447
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2448
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2449
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2450 2451
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2452
	.stats_get_stats = mv88e6095_stats_get_stats,
2453 2454
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2455
	.watchdog_ops = &mv88e6097_watchdog_ops,
2456
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2457
	.pot_clear = mv88e6xxx_g2_pot_clear,
2458
	.reset = mv88e6352_g1_reset,
2459
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2460
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2461 2462 2463
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2464
	/* MV88E6XXX_FAMILY_6165 */
2465
	.irl_init_all = mv88e6352_g2_irl_init_all,
2466
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2467 2468
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2469
	.port_set_link = mv88e6xxx_port_set_link,
2470
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2471
	.port_set_speed = mv88e6185_port_set_speed,
2472
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2473
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2474
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2475 2476
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2477
	.stats_get_stats = mv88e6095_stats_get_stats,
2478 2479
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2480
	.watchdog_ops = &mv88e6097_watchdog_ops,
2481
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2482
	.pot_clear = mv88e6xxx_g2_pot_clear,
2483
	.reset = mv88e6352_g1_reset,
2484
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2485
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2486 2487 2488
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2489
	/* MV88E6XXX_FAMILY_6351 */
2490
	.irl_init_all = mv88e6352_g2_irl_init_all,
2491
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2492 2493
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2494
	.port_set_link = mv88e6xxx_port_set_link,
2495
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2496
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2497
	.port_set_speed = mv88e6185_port_set_speed,
2498
	.port_tag_remap = mv88e6095_port_tag_remap,
2499
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2500
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2501
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2502
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2503
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2504
	.port_pause_limit = mv88e6097_port_pause_limit,
2505
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2506
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2507
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2508 2509
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2510
	.stats_get_stats = mv88e6095_stats_get_stats,
2511 2512
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2513
	.watchdog_ops = &mv88e6097_watchdog_ops,
2514
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2515
	.pot_clear = mv88e6xxx_g2_pot_clear,
2516
	.reset = mv88e6352_g1_reset,
2517
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2518
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2519 2520 2521
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2522
	/* MV88E6XXX_FAMILY_6352 */
2523
	.irl_init_all = mv88e6352_g2_irl_init_all,
2524 2525
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2526
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2527 2528
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2529
	.port_set_link = mv88e6xxx_port_set_link,
2530
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2531
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2532
	.port_set_speed = mv88e6352_port_set_speed,
2533
	.port_tag_remap = mv88e6095_port_tag_remap,
2534
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2535
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2536
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2537
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2538
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2539
	.port_pause_limit = mv88e6097_port_pause_limit,
2540
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2541
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2542
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2543 2544
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2545
	.stats_get_stats = mv88e6095_stats_get_stats,
2546 2547
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2548
	.watchdog_ops = &mv88e6097_watchdog_ops,
2549
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2550
	.pot_clear = mv88e6xxx_g2_pot_clear,
2551
	.reset = mv88e6352_g1_reset,
2552
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2553
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2554
	.serdes_power = mv88e6352_serdes_power,
2555 2556 2557
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2558
	/* MV88E6XXX_FAMILY_6351 */
2559
	.irl_init_all = mv88e6352_g2_irl_init_all,
2560
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2561 2562
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2563
	.port_set_link = mv88e6xxx_port_set_link,
2564
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2565
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2566
	.port_set_speed = mv88e6185_port_set_speed,
2567
	.port_tag_remap = mv88e6095_port_tag_remap,
2568
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2569
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2570
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2571
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2572
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2573
	.port_pause_limit = mv88e6097_port_pause_limit,
2574
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2575
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2576
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2577 2578
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2579
	.stats_get_stats = mv88e6095_stats_get_stats,
2580 2581
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2582
	.watchdog_ops = &mv88e6097_watchdog_ops,
2583
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2584
	.pot_clear = mv88e6xxx_g2_pot_clear,
2585
	.reset = mv88e6352_g1_reset,
2586
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2587
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2588 2589 2590
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2591
	/* MV88E6XXX_FAMILY_6352 */
2592
	.irl_init_all = mv88e6352_g2_irl_init_all,
2593 2594
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2595
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2596 2597
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2598
	.port_set_link = mv88e6xxx_port_set_link,
2599
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2600
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2601
	.port_set_speed = mv88e6352_port_set_speed,
2602
	.port_tag_remap = mv88e6095_port_tag_remap,
2603
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2604
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2605
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2606
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2607
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2608
	.port_pause_limit = mv88e6097_port_pause_limit,
2609
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2610
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2611
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2612 2613
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2614
	.stats_get_stats = mv88e6095_stats_get_stats,
2615 2616
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2617
	.watchdog_ops = &mv88e6097_watchdog_ops,
2618
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2619
	.pot_clear = mv88e6xxx_g2_pot_clear,
2620
	.reset = mv88e6352_g1_reset,
2621
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2622
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2623
	.serdes_power = mv88e6352_serdes_power,
2624 2625 2626
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2627
	/* MV88E6XXX_FAMILY_6185 */
2628
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2629 2630
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2631
	.port_set_link = mv88e6xxx_port_set_link,
2632
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2633
	.port_set_speed = mv88e6185_port_set_speed,
2634
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2635
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2636
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2637
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2638
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2639 2640
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2641
	.stats_get_stats = mv88e6095_stats_get_stats,
2642 2643
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2644
	.watchdog_ops = &mv88e6097_watchdog_ops,
2645
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2646 2647
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2648
	.reset = mv88e6185_g1_reset,
2649
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2650
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2651 2652
};

2653
static const struct mv88e6xxx_ops mv88e6190_ops = {
2654
	/* MV88E6XXX_FAMILY_6390 */
2655
	.irl_init_all = mv88e6390_g2_irl_init_all,
2656 2657
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2658 2659 2660 2661 2662 2663 2664
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2665
	.port_tag_remap = mv88e6390_port_tag_remap,
2666
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2667
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2668
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2669
	.port_pause_limit = mv88e6390_port_pause_limit,
2670
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2671
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2672
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2673
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2674 2675
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2676
	.stats_get_stats = mv88e6390_stats_get_stats,
2677 2678
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2679
	.watchdog_ops = &mv88e6390_watchdog_ops,
2680
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2681
	.pot_clear = mv88e6xxx_g2_pot_clear,
2682
	.reset = mv88e6352_g1_reset,
2683 2684
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2685
	.serdes_power = mv88e6390_serdes_power,
2686 2687 2688
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2689
	/* MV88E6XXX_FAMILY_6390 */
2690
	.irl_init_all = mv88e6390_g2_irl_init_all,
2691 2692
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2693 2694 2695 2696 2697 2698 2699
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2700
	.port_tag_remap = mv88e6390_port_tag_remap,
2701
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2702
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2703
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2704
	.port_pause_limit = mv88e6390_port_pause_limit,
2705
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2706
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2707
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2708
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2709 2710
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2711
	.stats_get_stats = mv88e6390_stats_get_stats,
2712 2713
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2714
	.watchdog_ops = &mv88e6390_watchdog_ops,
2715
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2716
	.pot_clear = mv88e6xxx_g2_pot_clear,
2717
	.reset = mv88e6352_g1_reset,
2718 2719
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2720
	.serdes_power = mv88e6390_serdes_power,
2721 2722 2723
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2724
	/* MV88E6XXX_FAMILY_6390 */
2725
	.irl_init_all = mv88e6390_g2_irl_init_all,
2726 2727
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2728 2729 2730 2731 2732 2733 2734
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2735
	.port_tag_remap = mv88e6390_port_tag_remap,
2736
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2737
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2738
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2739
	.port_pause_limit = mv88e6390_port_pause_limit,
2740
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2741
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2742
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2743
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2744 2745
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2746
	.stats_get_stats = mv88e6390_stats_get_stats,
2747 2748
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2749
	.watchdog_ops = &mv88e6390_watchdog_ops,
2750
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2751
	.pot_clear = mv88e6xxx_g2_pot_clear,
2752
	.reset = mv88e6352_g1_reset,
2753 2754
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2755
	.serdes_power = mv88e6390_serdes_power,
2756 2757
};

2758
static const struct mv88e6xxx_ops mv88e6240_ops = {
2759
	/* MV88E6XXX_FAMILY_6352 */
2760
	.irl_init_all = mv88e6352_g2_irl_init_all,
2761 2762
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2763
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2764 2765
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2766
	.port_set_link = mv88e6xxx_port_set_link,
2767
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2768
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2769
	.port_set_speed = mv88e6352_port_set_speed,
2770
	.port_tag_remap = mv88e6095_port_tag_remap,
2771
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2772
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2773
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2774
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2775
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2776
	.port_pause_limit = mv88e6097_port_pause_limit,
2777
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2778
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2779
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2780 2781
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2782
	.stats_get_stats = mv88e6095_stats_get_stats,
2783 2784
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2785
	.watchdog_ops = &mv88e6097_watchdog_ops,
2786
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2787
	.pot_clear = mv88e6xxx_g2_pot_clear,
2788
	.reset = mv88e6352_g1_reset,
2789
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2790
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2791
	.serdes_power = mv88e6352_serdes_power,
2792 2793
};

2794
static const struct mv88e6xxx_ops mv88e6290_ops = {
2795
	/* MV88E6XXX_FAMILY_6390 */
2796
	.irl_init_all = mv88e6390_g2_irl_init_all,
2797 2798
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2799 2800 2801 2802 2803 2804 2805
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2806
	.port_tag_remap = mv88e6390_port_tag_remap,
2807
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2808
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2809
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2810
	.port_pause_limit = mv88e6390_port_pause_limit,
2811
	.port_set_cmode = mv88e6390x_port_set_cmode,
2812
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2813
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2814
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2815
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2816 2817
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2818
	.stats_get_stats = mv88e6390_stats_get_stats,
2819 2820
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2821
	.watchdog_ops = &mv88e6390_watchdog_ops,
2822
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2823
	.pot_clear = mv88e6xxx_g2_pot_clear,
2824
	.reset = mv88e6352_g1_reset,
2825 2826
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2827
	.serdes_power = mv88e6390_serdes_power,
2828 2829
};

2830
static const struct mv88e6xxx_ops mv88e6320_ops = {
2831
	/* MV88E6XXX_FAMILY_6320 */
2832
	.irl_init_all = mv88e6352_g2_irl_init_all,
2833 2834
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2835
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2836 2837
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2838
	.port_set_link = mv88e6xxx_port_set_link,
2839
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2840
	.port_set_speed = mv88e6185_port_set_speed,
2841
	.port_tag_remap = mv88e6095_port_tag_remap,
2842
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2843
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2844
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2845
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2846
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2847
	.port_pause_limit = mv88e6097_port_pause_limit,
2848
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2849
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2850
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2851 2852
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2853
	.stats_get_stats = mv88e6320_stats_get_stats,
2854 2855
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2856
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2857
	.pot_clear = mv88e6xxx_g2_pot_clear,
2858
	.reset = mv88e6352_g1_reset,
2859
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2860
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2861 2862 2863
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2864
	/* MV88E6XXX_FAMILY_6320 */
2865
	.irl_init_all = mv88e6352_g2_irl_init_all,
2866 2867
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2868
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2869 2870
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2871
	.port_set_link = mv88e6xxx_port_set_link,
2872
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2873
	.port_set_speed = mv88e6185_port_set_speed,
2874
	.port_tag_remap = mv88e6095_port_tag_remap,
2875
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2876
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2877
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2878
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2879
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2880
	.port_pause_limit = mv88e6097_port_pause_limit,
2881
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2882
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2883
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2884 2885
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2886
	.stats_get_stats = mv88e6320_stats_get_stats,
2887 2888
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2889
	.reset = mv88e6352_g1_reset,
2890
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2891
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2892 2893
};

2894 2895
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2896
	.irl_init_all = mv88e6352_g2_irl_init_all,
2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2910
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2911
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2912
	.port_pause_limit = mv88e6097_port_pause_limit,
2913 2914 2915 2916 2917 2918
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2919 2920
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2921 2922
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2923
	.pot_clear = mv88e6xxx_g2_pot_clear,
2924
	.reset = mv88e6352_g1_reset,
2925
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2926
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2927 2928
};

2929
static const struct mv88e6xxx_ops mv88e6350_ops = {
2930
	/* MV88E6XXX_FAMILY_6351 */
2931
	.irl_init_all = mv88e6352_g2_irl_init_all,
2932
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2933 2934
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2935
	.port_set_link = mv88e6xxx_port_set_link,
2936
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2937
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2938
	.port_set_speed = mv88e6185_port_set_speed,
2939
	.port_tag_remap = mv88e6095_port_tag_remap,
2940
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2941
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2942
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2943
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2944
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2945
	.port_pause_limit = mv88e6097_port_pause_limit,
2946
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2947
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2948
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2949 2950
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2951
	.stats_get_stats = mv88e6095_stats_get_stats,
2952 2953
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2954
	.watchdog_ops = &mv88e6097_watchdog_ops,
2955
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2956
	.pot_clear = mv88e6xxx_g2_pot_clear,
2957
	.reset = mv88e6352_g1_reset,
2958
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2959
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2960 2961 2962
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
2963
	/* MV88E6XXX_FAMILY_6351 */
2964
	.irl_init_all = mv88e6352_g2_irl_init_all,
2965
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2966 2967
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2968
	.port_set_link = mv88e6xxx_port_set_link,
2969
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2970
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2971
	.port_set_speed = mv88e6185_port_set_speed,
2972
	.port_tag_remap = mv88e6095_port_tag_remap,
2973
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2974
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2975
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2976
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2977
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2978
	.port_pause_limit = mv88e6097_port_pause_limit,
2979
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2980
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2981
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2982 2983
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2984
	.stats_get_stats = mv88e6095_stats_get_stats,
2985 2986
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2987
	.watchdog_ops = &mv88e6097_watchdog_ops,
2988
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2989
	.pot_clear = mv88e6xxx_g2_pot_clear,
2990
	.reset = mv88e6352_g1_reset,
2991
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2992
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2993 2994 2995
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
2996
	/* MV88E6XXX_FAMILY_6352 */
2997
	.irl_init_all = mv88e6352_g2_irl_init_all,
2998 2999
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3000
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3001 3002
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3003
	.port_set_link = mv88e6xxx_port_set_link,
3004
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3005
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3006
	.port_set_speed = mv88e6352_port_set_speed,
3007
	.port_tag_remap = mv88e6095_port_tag_remap,
3008
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3009
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3010
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3011
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3012
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3013
	.port_pause_limit = mv88e6097_port_pause_limit,
3014
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3015
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3016
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3017 3018
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3019
	.stats_get_stats = mv88e6095_stats_get_stats,
3020 3021
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3022
	.watchdog_ops = &mv88e6097_watchdog_ops,
3023
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3024
	.pot_clear = mv88e6xxx_g2_pot_clear,
3025
	.reset = mv88e6352_g1_reset,
3026
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3027
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3028
	.serdes_power = mv88e6352_serdes_power,
3029 3030
};

3031
static const struct mv88e6xxx_ops mv88e6390_ops = {
3032
	/* MV88E6XXX_FAMILY_6390 */
3033
	.irl_init_all = mv88e6390_g2_irl_init_all,
3034 3035
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3036 3037 3038 3039 3040 3041 3042
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3043
	.port_tag_remap = mv88e6390_port_tag_remap,
3044
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3045
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3046
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3047
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3048
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3049
	.port_pause_limit = mv88e6390_port_pause_limit,
3050
	.port_set_cmode = mv88e6390x_port_set_cmode,
3051
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3052
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3053
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3054
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3055 3056
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3057
	.stats_get_stats = mv88e6390_stats_get_stats,
3058 3059
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3060
	.watchdog_ops = &mv88e6390_watchdog_ops,
3061
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3062
	.pot_clear = mv88e6xxx_g2_pot_clear,
3063
	.reset = mv88e6352_g1_reset,
3064 3065
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3066
	.serdes_power = mv88e6390_serdes_power,
3067 3068 3069
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3070
	/* MV88E6XXX_FAMILY_6390 */
3071
	.irl_init_all = mv88e6390_g2_irl_init_all,
3072 3073
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3074 3075 3076 3077 3078 3079 3080
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3081
	.port_tag_remap = mv88e6390_port_tag_remap,
3082
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3083
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3084
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3085
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3086
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3087
	.port_pause_limit = mv88e6390_port_pause_limit,
3088
	.port_set_cmode = mv88e6390x_port_set_cmode,
3089
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3090
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3091
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3092
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3093 3094
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3095
	.stats_get_stats = mv88e6390_stats_get_stats,
3096 3097
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3098
	.watchdog_ops = &mv88e6390_watchdog_ops,
3099
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3100
	.pot_clear = mv88e6xxx_g2_pot_clear,
3101
	.reset = mv88e6352_g1_reset,
3102 3103
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3104
	.serdes_power = mv88e6390_serdes_power,
3105 3106
};

3107 3108
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3109
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3110 3111 3112 3113
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3114
		.max_vid = 4095,
3115
		.port_base_addr = 0x10,
3116
		.global1_addr = 0x1b,
3117
		.global2_addr = 0x1c,
3118
		.age_time_coeff = 15000,
3119
		.g1_irqs = 8,
3120
		.g2_irqs = 10,
3121
		.atu_move_port_mask = 0xf,
3122
		.pvt = true,
3123
		.multi_chip = true,
3124
		.tag_protocol = DSA_TAG_PROTO_DSA,
3125
		.ops = &mv88e6085_ops,
3126 3127 3128
	},

	[MV88E6095] = {
3129
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3130 3131 3132 3133
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3134
		.max_vid = 4095,
3135
		.port_base_addr = 0x10,
3136
		.global1_addr = 0x1b,
3137
		.global2_addr = 0x1c,
3138
		.age_time_coeff = 15000,
3139
		.g1_irqs = 8,
3140
		.atu_move_port_mask = 0xf,
3141
		.multi_chip = true,
3142
		.tag_protocol = DSA_TAG_PROTO_DSA,
3143
		.ops = &mv88e6095_ops,
3144 3145
	},

3146
	[MV88E6097] = {
3147
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3148 3149 3150 3151
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3152
		.max_vid = 4095,
3153 3154
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3155
		.global2_addr = 0x1c,
3156
		.age_time_coeff = 15000,
3157
		.g1_irqs = 8,
3158
		.g2_irqs = 10,
3159
		.atu_move_port_mask = 0xf,
3160
		.pvt = true,
3161
		.multi_chip = true,
3162
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3163 3164 3165
		.ops = &mv88e6097_ops,
	},

3166
	[MV88E6123] = {
3167
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3168 3169 3170 3171
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3172
		.max_vid = 4095,
3173
		.port_base_addr = 0x10,
3174
		.global1_addr = 0x1b,
3175
		.global2_addr = 0x1c,
3176
		.age_time_coeff = 15000,
3177
		.g1_irqs = 9,
3178
		.g2_irqs = 10,
3179
		.atu_move_port_mask = 0xf,
3180
		.pvt = true,
3181
		.multi_chip = true,
3182
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3183
		.ops = &mv88e6123_ops,
3184 3185 3186
	},

	[MV88E6131] = {
3187
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3188 3189 3190 3191
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3192
		.max_vid = 4095,
3193
		.port_base_addr = 0x10,
3194
		.global1_addr = 0x1b,
3195
		.global2_addr = 0x1c,
3196
		.age_time_coeff = 15000,
3197
		.g1_irqs = 9,
3198
		.atu_move_port_mask = 0xf,
3199
		.multi_chip = true,
3200
		.tag_protocol = DSA_TAG_PROTO_DSA,
3201
		.ops = &mv88e6131_ops,
3202 3203
	},

3204
	[MV88E6141] = {
3205
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3206 3207 3208 3209
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3210
		.max_vid = 4095,
3211 3212
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3213
		.global2_addr = 0x1c,
3214 3215
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3216
		.g2_irqs = 10,
3217
		.pvt = true,
3218
		.multi_chip = true,
3219 3220 3221 3222
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

3223
	[MV88E6161] = {
3224
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3225 3226 3227 3228
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3229
		.max_vid = 4095,
3230
		.port_base_addr = 0x10,
3231
		.global1_addr = 0x1b,
3232
		.global2_addr = 0x1c,
3233
		.age_time_coeff = 15000,
3234
		.g1_irqs = 9,
3235
		.g2_irqs = 10,
3236
		.atu_move_port_mask = 0xf,
3237
		.pvt = true,
3238
		.multi_chip = true,
3239
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3240
		.ops = &mv88e6161_ops,
3241 3242 3243
	},

	[MV88E6165] = {
3244
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3245 3246 3247 3248
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3249
		.max_vid = 4095,
3250
		.port_base_addr = 0x10,
3251
		.global1_addr = 0x1b,
3252
		.global2_addr = 0x1c,
3253
		.age_time_coeff = 15000,
3254
		.g1_irqs = 9,
3255
		.g2_irqs = 10,
3256
		.atu_move_port_mask = 0xf,
3257
		.pvt = true,
3258
		.multi_chip = true,
3259
		.tag_protocol = DSA_TAG_PROTO_DSA,
3260
		.ops = &mv88e6165_ops,
3261 3262 3263
	},

	[MV88E6171] = {
3264
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3265 3266 3267 3268
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3269
		.max_vid = 4095,
3270
		.port_base_addr = 0x10,
3271
		.global1_addr = 0x1b,
3272
		.global2_addr = 0x1c,
3273
		.age_time_coeff = 15000,
3274
		.g1_irqs = 9,
3275
		.g2_irqs = 10,
3276
		.atu_move_port_mask = 0xf,
3277
		.pvt = true,
3278
		.multi_chip = true,
3279
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3280
		.ops = &mv88e6171_ops,
3281 3282 3283
	},

	[MV88E6172] = {
3284
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3285 3286 3287 3288
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3289
		.max_vid = 4095,
3290
		.port_base_addr = 0x10,
3291
		.global1_addr = 0x1b,
3292
		.global2_addr = 0x1c,
3293
		.age_time_coeff = 15000,
3294
		.g1_irqs = 9,
3295
		.g2_irqs = 10,
3296
		.atu_move_port_mask = 0xf,
3297
		.pvt = true,
3298
		.multi_chip = true,
3299
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3300
		.ops = &mv88e6172_ops,
3301 3302 3303
	},

	[MV88E6175] = {
3304
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3305 3306 3307 3308
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3309
		.max_vid = 4095,
3310
		.port_base_addr = 0x10,
3311
		.global1_addr = 0x1b,
3312
		.global2_addr = 0x1c,
3313
		.age_time_coeff = 15000,
3314
		.g1_irqs = 9,
3315
		.g2_irqs = 10,
3316
		.atu_move_port_mask = 0xf,
3317
		.pvt = true,
3318
		.multi_chip = true,
3319
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3320
		.ops = &mv88e6175_ops,
3321 3322 3323
	},

	[MV88E6176] = {
3324
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3325 3326 3327 3328
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3329
		.max_vid = 4095,
3330
		.port_base_addr = 0x10,
3331
		.global1_addr = 0x1b,
3332
		.global2_addr = 0x1c,
3333
		.age_time_coeff = 15000,
3334
		.g1_irqs = 9,
3335
		.g2_irqs = 10,
3336
		.atu_move_port_mask = 0xf,
3337
		.pvt = true,
3338
		.multi_chip = true,
3339
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3340
		.ops = &mv88e6176_ops,
3341 3342 3343
	},

	[MV88E6185] = {
3344
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3345 3346 3347 3348
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3349
		.max_vid = 4095,
3350
		.port_base_addr = 0x10,
3351
		.global1_addr = 0x1b,
3352
		.global2_addr = 0x1c,
3353
		.age_time_coeff = 15000,
3354
		.g1_irqs = 8,
3355
		.atu_move_port_mask = 0xf,
3356
		.multi_chip = true,
3357
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3358
		.ops = &mv88e6185_ops,
3359 3360
	},

3361
	[MV88E6190] = {
3362
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3363 3364 3365 3366
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3367
		.max_vid = 8191,
3368 3369
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3370
		.global2_addr = 0x1c,
3371
		.tag_protocol = DSA_TAG_PROTO_DSA,
3372
		.age_time_coeff = 3750,
3373
		.g1_irqs = 9,
3374
		.g2_irqs = 14,
3375
		.pvt = true,
3376
		.multi_chip = true,
3377
		.atu_move_port_mask = 0x1f,
3378 3379 3380 3381
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3382
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3383 3384 3385 3386
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3387
		.max_vid = 8191,
3388 3389
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3390
		.global2_addr = 0x1c,
3391
		.age_time_coeff = 3750,
3392
		.g1_irqs = 9,
3393
		.g2_irqs = 14,
3394
		.atu_move_port_mask = 0x1f,
3395
		.pvt = true,
3396
		.multi_chip = true,
3397
		.tag_protocol = DSA_TAG_PROTO_DSA,
3398 3399 3400 3401
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3402
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3403 3404 3405 3406
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3407
		.max_vid = 8191,
3408 3409
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3410
		.global2_addr = 0x1c,
3411
		.age_time_coeff = 3750,
3412
		.g1_irqs = 9,
3413
		.g2_irqs = 14,
3414
		.atu_move_port_mask = 0x1f,
3415
		.pvt = true,
3416
		.multi_chip = true,
3417
		.tag_protocol = DSA_TAG_PROTO_DSA,
3418
		.ops = &mv88e6191_ops,
3419 3420
	},

3421
	[MV88E6240] = {
3422
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3423 3424 3425 3426
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3427
		.max_vid = 4095,
3428
		.port_base_addr = 0x10,
3429
		.global1_addr = 0x1b,
3430
		.global2_addr = 0x1c,
3431
		.age_time_coeff = 15000,
3432
		.g1_irqs = 9,
3433
		.g2_irqs = 10,
3434
		.atu_move_port_mask = 0xf,
3435
		.pvt = true,
3436
		.multi_chip = true,
3437
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3438
		.ops = &mv88e6240_ops,
3439 3440
	},

3441
	[MV88E6290] = {
3442
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3443 3444 3445 3446
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3447
		.max_vid = 8191,
3448 3449
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3450
		.global2_addr = 0x1c,
3451
		.age_time_coeff = 3750,
3452
		.g1_irqs = 9,
3453
		.g2_irqs = 14,
3454
		.atu_move_port_mask = 0x1f,
3455
		.pvt = true,
3456
		.multi_chip = true,
3457
		.tag_protocol = DSA_TAG_PROTO_DSA,
3458 3459 3460
		.ops = &mv88e6290_ops,
	},

3461
	[MV88E6320] = {
3462
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3463 3464 3465 3466
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3467
		.max_vid = 4095,
3468
		.port_base_addr = 0x10,
3469
		.global1_addr = 0x1b,
3470
		.global2_addr = 0x1c,
3471
		.age_time_coeff = 15000,
3472
		.g1_irqs = 8,
3473
		.atu_move_port_mask = 0xf,
3474
		.pvt = true,
3475
		.multi_chip = true,
3476
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3477
		.ops = &mv88e6320_ops,
3478 3479 3480
	},

	[MV88E6321] = {
3481
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3482 3483 3484 3485
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3486
		.max_vid = 4095,
3487
		.port_base_addr = 0x10,
3488
		.global1_addr = 0x1b,
3489
		.global2_addr = 0x1c,
3490
		.age_time_coeff = 15000,
3491
		.g1_irqs = 8,
3492
		.atu_move_port_mask = 0xf,
3493
		.multi_chip = true,
3494
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3495
		.ops = &mv88e6321_ops,
3496 3497
	},

3498
	[MV88E6341] = {
3499
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3500 3501 3502 3503
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3504
		.max_vid = 4095,
3505 3506
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3507
		.global2_addr = 0x1c,
3508
		.age_time_coeff = 3750,
3509
		.atu_move_port_mask = 0x1f,
3510
		.g2_irqs = 10,
3511
		.pvt = true,
3512
		.multi_chip = true,
3513 3514 3515 3516
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6341_ops,
	},

3517
	[MV88E6350] = {
3518
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3519 3520 3521 3522
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3523
		.max_vid = 4095,
3524
		.port_base_addr = 0x10,
3525
		.global1_addr = 0x1b,
3526
		.global2_addr = 0x1c,
3527
		.age_time_coeff = 15000,
3528
		.g1_irqs = 9,
3529
		.g2_irqs = 10,
3530
		.atu_move_port_mask = 0xf,
3531
		.pvt = true,
3532
		.multi_chip = true,
3533
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3534
		.ops = &mv88e6350_ops,
3535 3536 3537
	},

	[MV88E6351] = {
3538
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3539 3540 3541 3542
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3543
		.max_vid = 4095,
3544
		.port_base_addr = 0x10,
3545
		.global1_addr = 0x1b,
3546
		.global2_addr = 0x1c,
3547
		.age_time_coeff = 15000,
3548
		.g1_irqs = 9,
3549
		.g2_irqs = 10,
3550
		.atu_move_port_mask = 0xf,
3551
		.pvt = true,
3552
		.multi_chip = true,
3553
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3554
		.ops = &mv88e6351_ops,
3555 3556 3557
	},

	[MV88E6352] = {
3558
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3559 3560 3561 3562
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3563
		.max_vid = 4095,
3564
		.port_base_addr = 0x10,
3565
		.global1_addr = 0x1b,
3566
		.global2_addr = 0x1c,
3567
		.age_time_coeff = 15000,
3568
		.g1_irqs = 9,
3569
		.g2_irqs = 10,
3570
		.atu_move_port_mask = 0xf,
3571
		.pvt = true,
3572
		.multi_chip = true,
3573
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3574
		.ops = &mv88e6352_ops,
3575
	},
3576
	[MV88E6390] = {
3577
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3578 3579 3580 3581
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3582
		.max_vid = 8191,
3583 3584
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3585
		.global2_addr = 0x1c,
3586
		.age_time_coeff = 3750,
3587
		.g1_irqs = 9,
3588
		.g2_irqs = 14,
3589
		.atu_move_port_mask = 0x1f,
3590
		.pvt = true,
3591
		.multi_chip = true,
3592
		.tag_protocol = DSA_TAG_PROTO_DSA,
3593 3594 3595
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3596
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3597 3598 3599 3600
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3601
		.max_vid = 8191,
3602 3603
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3604
		.global2_addr = 0x1c,
3605
		.age_time_coeff = 3750,
3606
		.g1_irqs = 9,
3607
		.g2_irqs = 14,
3608
		.atu_move_port_mask = 0x1f,
3609
		.pvt = true,
3610
		.multi_chip = true,
3611
		.tag_protocol = DSA_TAG_PROTO_DSA,
3612 3613
		.ops = &mv88e6390x_ops,
	},
3614 3615
};

3616
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3617
{
3618
	int i;
3619

3620 3621 3622
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3623 3624 3625 3626

	return NULL;
}

3627
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3628 3629
{
	const struct mv88e6xxx_info *info;
3630 3631 3632
	unsigned int prod_num, rev;
	u16 id;
	int err;
3633

3634
	mutex_lock(&chip->reg_lock);
3635
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3636 3637 3638
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3639

3640 3641
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3642 3643 3644 3645 3646

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3647
	/* Update the compatible info with the probed one */
3648
	chip->info = info;
3649

3650 3651 3652 3653
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3654 3655
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3656 3657 3658 3659

	return 0;
}

3660
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3661
{
3662
	struct mv88e6xxx_chip *chip;
3663

3664 3665
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3666 3667
		return NULL;

3668
	chip->dev = dev;
3669

3670
	mutex_init(&chip->reg_lock);
3671
	INIT_LIST_HEAD(&chip->mdios);
3672

3673
	return chip;
3674 3675
}

3676
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3677 3678
			      struct mii_bus *bus, int sw_addr)
{
3679
	if (sw_addr == 0)
3680
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3681
	else if (chip->info->multi_chip)
3682
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3683 3684 3685
	else
		return -EINVAL;

3686 3687
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3688 3689 3690 3691

	return 0;
}

3692 3693
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3694
	struct mv88e6xxx_chip *chip = ds->priv;
3695

3696
	return chip->info->tag_protocol;
3697 3698
}

3699 3700 3701
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3702
{
3703
	struct mv88e6xxx_chip *chip;
3704
	struct mii_bus *bus;
3705
	int err;
3706

3707
	bus = dsa_host_dev_to_mii_bus(host_dev);
3708 3709 3710
	if (!bus)
		return NULL;

3711 3712
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3713 3714
		return NULL;

3715
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3716
	chip->info = &mv88e6xxx_table[MV88E6085];
3717

3718
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3719 3720 3721
	if (err)
		goto free;

3722
	err = mv88e6xxx_detect(chip);
3723
	if (err)
3724
		goto free;
3725

3726 3727 3728 3729 3730 3731
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3732 3733
	mv88e6xxx_phy_init(chip);

3734
	err = mv88e6xxx_mdios_register(chip, NULL);
3735
	if (err)
3736
		goto free;
3737

3738
	*priv = chip;
3739

3740
	return chip->info->name;
3741
free:
3742
	devm_kfree(dsa_dev, chip);
3743 3744

	return NULL;
3745 3746
}

3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3762
	struct mv88e6xxx_chip *chip = ds->priv;
3763 3764 3765

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3766
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3767 3768
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3769 3770 3771 3772 3773 3774
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3775
	struct mv88e6xxx_chip *chip = ds->priv;
3776 3777 3778 3779
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3780
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3781 3782 3783 3784 3785
	mutex_unlock(&chip->reg_lock);

	return err;
}

3786
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3787
	.probe			= mv88e6xxx_drv_probe,
3788
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3789 3790 3791 3792 3793
	.setup			= mv88e6xxx_setup,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3794 3795
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
V
Vivien Didelot 已提交
3796 3797
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
3798
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3799 3800 3801 3802
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3803
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3804 3805 3806
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3807
	.port_fast_age		= mv88e6xxx_port_fast_age,
3808 3809 3810 3811 3812 3813 3814
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3815 3816 3817
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
3818 3819
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3820 3821
};

3822 3823 3824 3825
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3826
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3827
{
3828
	struct device *dev = chip->dev;
3829 3830
	struct dsa_switch *ds;

3831
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3832 3833 3834
	if (!ds)
		return -ENOMEM;

3835
	ds->priv = chip;
3836
	ds->ops = &mv88e6xxx_switch_ops;
3837 3838
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3839 3840 3841

	dev_set_drvdata(dev, ds);

3842
	return dsa_register_switch(ds);
3843 3844
}

3845
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3846
{
3847
	dsa_unregister_switch(chip->ds);
3848 3849
}

3850
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3851
{
3852
	struct device *dev = &mdiodev->dev;
3853
	struct device_node *np = dev->of_node;
3854
	const struct mv88e6xxx_info *compat_info;
3855
	struct mv88e6xxx_chip *chip;
3856
	u32 eeprom_len;
3857
	int err;
3858

3859 3860 3861 3862
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3863 3864
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3865 3866
		return -ENOMEM;

3867
	chip->info = compat_info;
3868

3869
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3870 3871
	if (err)
		return err;
3872

3873 3874 3875 3876
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3877
	err = mv88e6xxx_detect(chip);
3878 3879
	if (err)
		return err;
3880

3881 3882
	mv88e6xxx_phy_init(chip);

3883
	if (chip->info->ops->get_eeprom &&
3884
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3885
		chip->eeprom_len = eeprom_len;
3886

3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

3911
		if (chip->info->g2_irqs > 0) {
3912 3913 3914 3915 3916 3917
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3918
	err = mv88e6xxx_mdios_register(chip, np);
3919
	if (err)
3920
		goto out_g2_irq;
3921

3922
	err = mv88e6xxx_register_switch(chip);
3923 3924
	if (err)
		goto out_mdio;
3925

3926
	return 0;
3927 3928

out_mdio:
3929
	mv88e6xxx_mdios_unregister(chip);
3930
out_g2_irq:
3931
	if (chip->info->g2_irqs > 0 && chip->irq > 0)
3932 3933
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3934 3935
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3936
		mv88e6xxx_g1_irq_free(chip);
3937 3938
		mutex_unlock(&chip->reg_lock);
	}
3939 3940
out:
	return err;
3941
}
3942 3943 3944 3945

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3946
	struct mv88e6xxx_chip *chip = ds->priv;
3947

3948
	mv88e6xxx_phy_destroy(chip);
3949
	mv88e6xxx_unregister_switch(chip);
3950
	mv88e6xxx_mdios_unregister(chip);
3951

3952
	if (chip->irq > 0) {
3953
		if (chip->info->g2_irqs > 0)
3954
			mv88e6xxx_g2_irq_free(chip);
3955
		mutex_lock(&chip->reg_lock);
3956
		mv88e6xxx_g1_irq_free(chip);
3957
		mutex_unlock(&chip->reg_lock);
3958
	}
3959 3960 3961
}

static const struct of_device_id mv88e6xxx_of_match[] = {
3962 3963 3964 3965
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
3966 3967 3968 3969
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
3986
	register_switch_driver(&mv88e6xxx_switch_drv);
3987 3988
	return mdio_driver_register(&mv88e6xxx_driver);
}
3989 3990 3991 3992
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
3993
	mdio_driver_unregister(&mv88e6xxx_driver);
3994
	unregister_switch_driver(&mv88e6xxx_switch_drv);
3995 3996
}
module_exit(mv88e6xxx_cleanup);
3997 3998 3999 4000

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");