chip.c 119.7 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
228 229 230 231
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233 234
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
235 236 237 238
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

239 240 241 242 243 244 245 246 247 248 249 250
static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

251 252 253 254
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
255
	struct mii_bus *bus;
256

257 258
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
259 260
		return -EOPNOTSUPP;

261
	if (!chip->info->ops->phy_read)
262 263 264
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
265 266 267 268 269 270
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
271
	struct mii_bus *bus;
272

273 274
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
275 276
		return -EOPNOTSUPP;

277
	if (!chip->info->ops->phy_write)
278 279 280
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
281 282
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
452 453 454 455 456 457 458
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
459

460
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
461
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
462 463 464
		irq_dispose_mapping(virq);
	}

465
	irq_domain_remove(chip->g1_irq.domain);
466 467 468 469
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
470 471
	int err, irq, virq;
	u16 reg, mask;
472 473 474 475 476 477 478 479 480 481 482 483 484 485

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

486
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
487
	if (err)
488
		goto out_mapping;
489

490
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
491

492
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
493
	if (err)
494
		goto out_disable;
495 496 497 498

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
499
		goto out_disable;
500 501 502 503 504 505

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
506
		goto out_disable;
507 508 509

	return 0;

510 511 512 513 514 515 516 517 518 519 520
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
521 522 523 524

	return err;
}

525
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
526
{
527
	int i;
528

529
	for (i = 0; i < 16; i++) {
530 531 532 533 534 535 536 537 538 539 540 541 542
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

543
	dev_err(chip->dev, "Timeout while waiting for switch\n");
544 545 546
	return -ETIMEDOUT;
}

547
/* Indirect write to single pointer-data register with an Update bit */
548
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
549 550
{
	u16 val;
551
	int err;
552 553

	/* Wait until the previous operation is completed */
554 555 556
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
557 558 559 560 561 562 563

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

564
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
565
{
566 567
	if (!chip->info->ops->ppu_disable)
		return 0;
568

569
	return chip->info->ops->ppu_disable(chip);
570 571
}

572
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
573
{
574 575
	if (!chip->info->ops->ppu_enable)
		return 0;
576

577
	return chip->info->ops->ppu_enable(chip);
578 579 580 581
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
582
	struct mv88e6xxx_chip *chip;
583

584
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
585

586
	mutex_lock(&chip->reg_lock);
587

588 589 590 591
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
592
	}
593

594
	mutex_unlock(&chip->reg_lock);
595 596 597 598
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
599
	struct mv88e6xxx_chip *chip = (void *)_ps;
600

601
	schedule_work(&chip->ppu_work);
602 603
}

604
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
605 606 607
{
	int ret;

608
	mutex_lock(&chip->ppu_mutex);
609

610
	/* If the PHY polling unit is enabled, disable it so that
611 612 613 614
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
615 616
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
617
		if (ret < 0) {
618
			mutex_unlock(&chip->ppu_mutex);
619 620
			return ret;
		}
621
		chip->ppu_disabled = 1;
622
	} else {
623
		del_timer(&chip->ppu_timer);
624
		ret = 0;
625 626 627 628 629
	}

	return ret;
}

630
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
631
{
632
	/* Schedule a timer to re-enable the PHY polling unit. */
633 634
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
635 636
}

637
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
638
{
639 640
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
641 642
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
643 644
}

645 646 647 648 649
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

650 651 652
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
653
{
654
	int err;
655

656 657 658
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
659
		mv88e6xxx_ppu_access_put(chip);
660 661
	}

662
	return err;
663 664
}

665 666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
681
{
682
	return chip->info->family == MV88E6XXX_FAMILY_6097;
683 684
}

685
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
686
{
687
	return chip->info->family == MV88E6XXX_FAMILY_6165;
688 689
}

690
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
691
{
692
	return chip->info->family == MV88E6XXX_FAMILY_6320;
693 694
}

695 696 697 698 699
static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
{
	return chip->info->family == MV88E6XXX_FAMILY_6341;
}

700
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
701
{
702
	return chip->info->family == MV88E6XXX_FAMILY_6351;
703 704
}

705
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
706
{
707
	return chip->info->family == MV88E6XXX_FAMILY_6352;
708 709
}

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

742 743 744 745 746 747
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

748 749 750 751 752 753 754 755 756
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

757 758 759 760
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
761 762
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
763
{
V
Vivien Didelot 已提交
764
	struct mv88e6xxx_chip *chip = ds->priv;
765
	int err;
766 767 768 769

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

770
	mutex_lock(&chip->reg_lock);
771 772
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
773
	mutex_unlock(&chip->reg_lock);
774 775 776

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
777 778
}

779
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
780
{
781 782
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
783

784
	return chip->info->ops->stats_snapshot(chip, port);
785 786
}

787
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
847 848
};

849
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
850
					    struct mv88e6xxx_hw_stat *s,
851 852
					    int port, u16 bank1_select,
					    u16 histogram)
853 854 855
{
	u32 low;
	u32 high = 0;
856
	u16 reg = 0;
857
	int err;
858 859
	u64 value;

860
	switch (s->type) {
861
	case STATS_TYPE_PORT:
862 863
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
864 865
			return UINT64_MAX;

866
		low = reg;
867
		if (s->sizeof_stat == 4) {
868 869
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
870
				return UINT64_MAX;
871
			high = reg;
872
		}
873
		break;
874
	case STATS_TYPE_BANK1:
875
		reg = bank1_select;
876 877
		/* fall through */
	case STATS_TYPE_BANK0:
878
		reg |= s->reg | histogram;
879
		mv88e6xxx_g1_stats_read(chip, reg, &low);
880
		if (s->sizeof_stat == 8)
881
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
882 883 884 885 886
	}
	value = (((u64)high) << 16) | low;
	return value;
}

887 888
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
889
{
890 891
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
892

893 894
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
895
		if (stat->type & types) {
896 897 898 899
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
900
	}
901 902
}

903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
919
{
V
Vivien Didelot 已提交
920
	struct mv88e6xxx_chip *chip = ds->priv;
921 922 923 924 925 926 927 928

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
929 930 931 932 933
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
934
		if (stat->type & types)
935 936 937
			j++;
	}
	return j;
938 939
}

940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

962
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
963 964
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
965 966 967 968 969 970 971
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
972 973 974
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
975 976 977 978 979 980 981 982 983
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
984 985
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
986 987 988 989 990 991
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
992 993 994 995 996 997 998 999 1000 1001 1002
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
1003 1004 1005 1006 1007 1008 1009 1010 1011
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

1012 1013
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1014
{
V
Vivien Didelot 已提交
1015
	struct mv88e6xxx_chip *chip = ds->priv;
1016 1017
	int ret;

1018
	mutex_lock(&chip->reg_lock);
1019

1020
	ret = mv88e6xxx_stats_snapshot(chip, port);
1021
	if (ret < 0) {
1022
		mutex_unlock(&chip->reg_lock);
1023 1024
		return;
	}
1025 1026

	mv88e6xxx_get_stats(chip, port, data);
1027

1028
	mutex_unlock(&chip->reg_lock);
1029 1030
}

1031 1032 1033 1034 1035 1036 1037 1038
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1039
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1040 1041 1042 1043
{
	return 32 * sizeof(u16);
}

1044 1045
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1046
{
V
Vivien Didelot 已提交
1047
	struct mv88e6xxx_chip *chip = ds->priv;
1048 1049
	int err;
	u16 reg;
1050 1051 1052 1053 1054 1055 1056
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1057
	mutex_lock(&chip->reg_lock);
1058

1059 1060
	for (i = 0; i < 32; i++) {

1061 1062 1063
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1064
	}
1065

1066
	mutex_unlock(&chip->reg_lock);
1067 1068
}

1069 1070
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1071
{
V
Vivien Didelot 已提交
1072
	struct mv88e6xxx_chip *chip = ds->priv;
1073 1074
	u16 reg;
	int err;
1075

1076
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1077 1078
		return -EOPNOTSUPP;

1079
	mutex_lock(&chip->reg_lock);
1080

1081 1082
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1083
		goto out;
1084 1085 1086 1087

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1088
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1089
	if (err)
1090
		goto out;
1091

1092
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1093
out:
1094
	mutex_unlock(&chip->reg_lock);
1095 1096

	return err;
1097 1098
}

1099 1100
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1101
{
V
Vivien Didelot 已提交
1102
	struct mv88e6xxx_chip *chip = ds->priv;
1103 1104
	u16 reg;
	int err;
1105

1106
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1107 1108
		return -EOPNOTSUPP;

1109
	mutex_lock(&chip->reg_lock);
1110

1111 1112
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1113 1114
		goto out;

1115
	reg &= ~0x0300;
1116 1117 1118 1119 1120
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1121
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1122
out:
1123
	mutex_unlock(&chip->reg_lock);
1124

1125
	return err;
1126 1127
}

1128
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1129
{
1130
	struct dsa_switch *ds = chip->ds;
1131
	struct net_device *bridge = ds->ports[port].bridge_dev;
1132 1133 1134 1135 1136
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1137
		output_ports = ~0;
1138
	} else {
1139
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1140
			/* allow sending frames to every group member */
1141
			if (bridge && ds->ports[i].bridge_dev == bridge)
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1152

1153
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1154 1155
}

1156 1157
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1158
{
V
Vivien Didelot 已提交
1159
	struct mv88e6xxx_chip *chip = ds->priv;
1160
	int stp_state;
1161
	int err;
1162 1163 1164

	switch (state) {
	case BR_STATE_DISABLED:
1165
		stp_state = PORT_CONTROL_STATE_DISABLED;
1166 1167 1168
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1169
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1170 1171
		break;
	case BR_STATE_LEARNING:
1172
		stp_state = PORT_CONTROL_STATE_LEARNING;
1173 1174 1175
		break;
	case BR_STATE_FORWARDING:
	default:
1176
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1177 1178 1179
		break;
	}

1180
	mutex_lock(&chip->reg_lock);
1181
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1182
	mutex_unlock(&chip->reg_lock);
1183 1184

	if (err)
1185
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1186 1187
}

1188 1189
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1190 1191
	int err;

1192 1193 1194 1195
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1196 1197 1198 1199
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1200 1201 1202
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1203 1204 1205 1206 1207 1208
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1209
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1210 1211 1212 1213 1214 1215
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1216
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1217
{
1218
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1219 1220
}

1221
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1222
{
1223
	int err;
1224

1225 1226 1227
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1228

1229
	return _mv88e6xxx_vtu_wait(chip);
1230 1231
}

1232
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1233 1234 1235
{
	int ret;

1236
	ret = _mv88e6xxx_vtu_wait(chip);
1237 1238 1239
	if (ret < 0)
		return ret;

1240
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1241 1242
}

1243
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1244
					struct mv88e6xxx_vtu_entry *entry,
1245 1246 1247
					unsigned int nibble_offset)
{
	u16 regs[3];
1248
	int i, err;
1249 1250

	for (i = 0; i < 3; ++i) {
1251
		u16 *reg = &regs[i];
1252

1253 1254 1255
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1256 1257
	}

1258
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1259 1260 1261 1262 1263 1264 1265 1266 1267
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1268
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1269
				   struct mv88e6xxx_vtu_entry *entry)
1270
{
1271
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1272 1273
}

1274
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1275
				   struct mv88e6xxx_vtu_entry *entry)
1276
{
1277
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1278 1279
}

1280
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1281
					 struct mv88e6xxx_vtu_entry *entry,
1282 1283 1284
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1285
	int i, err;
1286

1287
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1288 1289 1290 1291 1292 1293 1294
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1295 1296 1297 1298 1299
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1300 1301 1302 1303 1304
	}

	return 0;
}

1305
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1306
				    struct mv88e6xxx_vtu_entry *entry)
1307
{
1308
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1309 1310
}

1311
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1312
				    struct mv88e6xxx_vtu_entry *entry)
1313
{
1314
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1315 1316
}

1317
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1318
{
1319 1320
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1321 1322
}

1323
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1324
				  struct mv88e6xxx_vtu_entry *entry)
1325
{
1326
	struct mv88e6xxx_vtu_entry next = { 0 };
1327 1328
	u16 val;
	int err;
1329

1330 1331 1332
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1333

1334 1335 1336
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1337

1338 1339 1340
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1341

1342 1343
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1344 1345

	if (next.valid) {
1346 1347 1348
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1349

1350
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1351 1352 1353
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1354

1355
			next.fid = val & GLOBAL_VTU_FID_MASK;
1356
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1357 1358 1359
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1360 1361 1362
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1363

1364 1365
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1366
		}
1367

1368
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1369 1370 1371
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1372

1373
			next.sid = val & GLOBAL_VTU_SID_MASK;
1374 1375 1376 1377 1378 1379 1380
		}
	}

	*entry = next;
	return 0;
}

1381 1382 1383
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1384
{
V
Vivien Didelot 已提交
1385
	struct mv88e6xxx_chip *chip = ds->priv;
1386
	struct mv88e6xxx_vtu_entry next;
1387 1388 1389
	u16 pvid;
	int err;

1390
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1391 1392
		return -EOPNOTSUPP;

1393
	mutex_lock(&chip->reg_lock);
1394

1395
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1396 1397 1398
	if (err)
		goto unlock;

1399
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1400 1401 1402 1403
	if (err)
		goto unlock;

	do {
1404
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1415 1416
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1431
	mutex_unlock(&chip->reg_lock);
1432 1433 1434 1435

	return err;
}

1436
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1437
				    struct mv88e6xxx_vtu_entry *entry)
1438
{
1439
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1440
	u16 reg = 0;
1441
	int err;
1442

1443 1444 1445
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1446 1447 1448 1449 1450

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1451 1452 1453
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1454

1455
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1456
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1457 1458 1459
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1460
	}
1461

1462
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1463
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1464 1465 1466
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1467
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1468 1469 1470 1471 1472
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1473 1474 1475 1476 1477
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1478 1479 1480
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1481

1482
	return _mv88e6xxx_vtu_cmd(chip, op);
1483 1484
}

1485
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1486
				  struct mv88e6xxx_vtu_entry *entry)
1487
{
1488
	struct mv88e6xxx_vtu_entry next = { 0 };
1489 1490
	u16 val;
	int err;
1491

1492 1493 1494
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1495

1496 1497 1498 1499
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1500

1501 1502 1503
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1504

1505 1506 1507
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1508

1509
	next.sid = val & GLOBAL_VTU_SID_MASK;
1510

1511 1512 1513
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1514

1515
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1516 1517

	if (next.valid) {
1518 1519 1520
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1521 1522 1523 1524 1525 1526
	}

	*entry = next;
	return 0;
}

1527
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1528
				    struct mv88e6xxx_vtu_entry *entry)
1529 1530
{
	u16 reg = 0;
1531
	int err;
1532

1533 1534 1535
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1536 1537 1538 1539 1540

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1541 1542 1543
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1544 1545 1546

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1547 1548 1549
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1550 1551

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1552 1553 1554
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1555

1556
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1557 1558
}

1559
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1560 1561
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1562
	struct mv88e6xxx_vtu_entry vlan;
1563
	int i, err;
1564 1565 1566

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1567
	/* Set every FID bit used by the (un)bridged ports */
1568
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1569
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1570 1571 1572 1573 1574 1575
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1576
	/* Set every FID bit used by the VLAN entries */
1577
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1578 1579 1580 1581
	if (err)
		return err;

	do {
1582
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1596
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1597 1598 1599
		return -ENOSPC;

	/* Clear the database */
1600
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1601 1602
}

1603
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1604
			      struct mv88e6xxx_vtu_entry *entry)
1605
{
1606
	struct dsa_switch *ds = chip->ds;
1607
	struct mv88e6xxx_vtu_entry vlan = {
1608 1609 1610
		.valid = true,
		.vid = vid,
	};
1611 1612
	int i, err;

1613
	err = mv88e6xxx_atu_new(chip, &vlan.fid);
1614 1615
	if (err)
		return err;
1616

1617
	/* exclude all ports except the CPU and DSA ports */
1618
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1619 1620 1621
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1622

1623
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1624 1625
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
	    mv88e6xxx_6341_family(chip)) {
1626
		struct mv88e6xxx_vtu_entry vstp;
1627 1628 1629 1630 1631 1632

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1633
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1634 1635 1636 1637 1638 1639 1640 1641
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1642
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1643 1644 1645 1646 1647 1648 1649 1650 1651
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1652
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1653
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1654 1655 1656 1657 1658 1659
{
	int err;

	if (!vid)
		return -EINVAL;

1660
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1661 1662 1663
	if (err)
		return err;

1664
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1675
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1676 1677 1678 1679 1680
	}

	return err;
}

1681 1682 1683
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1684
	struct mv88e6xxx_chip *chip = ds->priv;
1685
	struct mv88e6xxx_vtu_entry vlan;
1686 1687 1688 1689 1690
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1691
	mutex_lock(&chip->reg_lock);
1692

1693
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1694 1695 1696 1697
	if (err)
		goto unlock;

	do {
1698
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1699 1700 1701 1702 1703 1704 1705 1706 1707
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1708
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1709 1710 1711
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1712 1713 1714
			if (!ds->ports[port].netdev)
				continue;

1715 1716 1717 1718
			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1719 1720
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1721 1722
				break; /* same bridge, check next VLAN */

1723
			if (!ds->ports[i].bridge_dev)
1724 1725
				continue;

1726
			netdev_warn(ds->ports[port].netdev,
1727 1728
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1729
				    netdev_name(ds->ports[i].bridge_dev));
1730 1731 1732 1733 1734 1735
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1736
	mutex_unlock(&chip->reg_lock);
1737 1738 1739 1740

	return err;
}

1741 1742
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1743
{
V
Vivien Didelot 已提交
1744
	struct mv88e6xxx_chip *chip = ds->priv;
1745
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1746
		PORT_CONTROL_2_8021Q_DISABLED;
1747
	int err;
1748

1749
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1750 1751
		return -EOPNOTSUPP;

1752
	mutex_lock(&chip->reg_lock);
1753
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1754
	mutex_unlock(&chip->reg_lock);
1755

1756
	return err;
1757 1758
}

1759 1760 1761 1762
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1763
{
V
Vivien Didelot 已提交
1764
	struct mv88e6xxx_chip *chip = ds->priv;
1765 1766
	int err;

1767
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1768 1769
		return -EOPNOTSUPP;

1770 1771 1772 1773 1774 1775 1776 1777
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1778 1779 1780 1781 1782 1783
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1784
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1785
				    u16 vid, bool untagged)
1786
{
1787
	struct mv88e6xxx_vtu_entry vlan;
1788 1789
	int err;

1790
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1791
	if (err)
1792
		return err;
1793 1794 1795 1796 1797

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1798
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1799 1800
}

1801 1802 1803
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1804
{
V
Vivien Didelot 已提交
1805
	struct mv88e6xxx_chip *chip = ds->priv;
1806 1807 1808 1809
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1810
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1811 1812
		return;

1813
	mutex_lock(&chip->reg_lock);
1814

1815
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1816
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1817 1818
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1819
				   vid, untagged ? 'u' : 't');
1820

1821
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1822
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1823
			   vlan->vid_end);
1824

1825
	mutex_unlock(&chip->reg_lock);
1826 1827
}

1828
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1829
				    int port, u16 vid)
1830
{
1831
	struct dsa_switch *ds = chip->ds;
1832
	struct mv88e6xxx_vtu_entry vlan;
1833 1834
	int i, err;

1835
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1836
	if (err)
1837
		return err;
1838

1839 1840
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1841
		return -EOPNOTSUPP;
1842 1843 1844 1845

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1846
	vlan.valid = false;
1847
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1848
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1849 1850 1851
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1852
			vlan.valid = true;
1853 1854 1855 1856
			break;
		}
	}

1857
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1858 1859 1860
	if (err)
		return err;

1861
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1862 1863
}

1864 1865
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1866
{
V
Vivien Didelot 已提交
1867
	struct mv88e6xxx_chip *chip = ds->priv;
1868 1869 1870
	u16 pvid, vid;
	int err = 0;

1871
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1872 1873
		return -EOPNOTSUPP;

1874
	mutex_lock(&chip->reg_lock);
1875

1876
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1877 1878 1879
	if (err)
		goto unlock;

1880
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1881
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1882 1883 1884 1885
		if (err)
			goto unlock;

		if (vid == pvid) {
1886
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1887 1888 1889 1890 1891
			if (err)
				goto unlock;
		}
	}

1892
unlock:
1893
	mutex_unlock(&chip->reg_lock);
1894 1895 1896 1897

	return err;
}

1898 1899 1900
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1901
{
1902
	struct mv88e6xxx_vtu_entry vlan;
1903
	struct mv88e6xxx_atu_entry entry;
1904 1905
	int err;

1906 1907
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1908
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1909
	else
1910
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1911 1912
	if (err)
		return err;
1913

1914 1915 1916 1917 1918
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1919 1920 1921
	if (err)
		return err;

1922 1923 1924 1925 1926 1927 1928
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1929 1930
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1931 1932
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1933 1934
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1935
		entry.portvec |= BIT(port);
1936
		entry.state = state;
1937 1938
	}

1939
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1940 1941
}

1942 1943 1944
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1945 1946 1947 1948 1949 1950 1951
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1952 1953 1954
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1955
{
V
Vivien Didelot 已提交
1956
	struct mv88e6xxx_chip *chip = ds->priv;
1957

1958
	mutex_lock(&chip->reg_lock);
1959 1960 1961
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
1962
	mutex_unlock(&chip->reg_lock);
1963 1964
}

1965 1966
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1967
{
V
Vivien Didelot 已提交
1968
	struct mv88e6xxx_chip *chip = ds->priv;
1969
	int err;
1970

1971
	mutex_lock(&chip->reg_lock);
1972 1973
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1974
	mutex_unlock(&chip->reg_lock);
1975

1976
	return err;
1977 1978
}

1979 1980 1981 1982
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
1983
{
1984
	struct mv88e6xxx_atu_entry addr;
1985 1986
	int err;

1987 1988
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1989 1990

	do {
1991
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1992
		if (err)
1993
			return err;
1994 1995 1996 1997

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1998
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1999 2000 2001 2002
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2003

2004 2005 2006 2007
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2008 2009
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2010 2011 2012 2013
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2014 2015 2016 2017 2018 2019 2020 2021 2022
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2023 2024
		} else {
			return -EOPNOTSUPP;
2025
		}
2026 2027 2028 2029

		err = cb(obj);
		if (err)
			return err;
2030 2031 2032 2033 2034
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2035 2036 2037
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2038
{
2039
	struct mv88e6xxx_vtu_entry vlan = {
2040 2041
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2042
	u16 fid;
2043 2044
	int err;

2045
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2046
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2047
	if (err)
2048
		return err;
2049

2050
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2051
	if (err)
2052
		return err;
2053

2054
	/* Dump VLANs' Filtering Information Databases */
2055
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2056
	if (err)
2057
		return err;
2058 2059

	do {
2060
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2061
		if (err)
2062
			return err;
2063 2064 2065 2066

		if (!vlan.valid)
			break;

2067 2068
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2069
		if (err)
2070
			return err;
2071 2072
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2073 2074 2075 2076 2077 2078 2079
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2080
	struct mv88e6xxx_chip *chip = ds->priv;
2081 2082 2083 2084
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2085
	mutex_unlock(&chip->reg_lock);
2086 2087 2088 2089

	return err;
}

2090
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2091
				      struct net_device *br)
2092
{
V
Vivien Didelot 已提交
2093
	struct mv88e6xxx_chip *chip = ds->priv;
2094
	int i, err = 0;
2095

2096
	mutex_lock(&chip->reg_lock);
2097

2098
	/* Remap each port's VLANTable */
2099
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2100
		if (ds->ports[i].bridge_dev == br) {
2101
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2102 2103 2104 2105 2106
			if (err)
				break;
		}
	}

2107
	mutex_unlock(&chip->reg_lock);
2108

2109
	return err;
2110 2111
}

2112 2113
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
2114
{
V
Vivien Didelot 已提交
2115
	struct mv88e6xxx_chip *chip = ds->priv;
2116
	int i;
2117

2118
	mutex_lock(&chip->reg_lock);
2119

2120
	/* Remap each port's VLANTable */
2121
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2122
		if (i == port || ds->ports[i].bridge_dev == br)
2123
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2124 2125
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2126

2127
	mutex_unlock(&chip->reg_lock);
2128 2129
}

2130 2131 2132 2133 2134 2135 2136 2137
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2151
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2152
{
2153
	int i, err;
2154

2155
	/* Set all ports to the Disabled state */
2156
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2157 2158
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2159 2160
		if (err)
			return err;
2161 2162
	}

2163 2164 2165
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2166 2167
	usleep_range(2000, 4000);

2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2179
	mv88e6xxx_hardware_reset(chip);
2180

2181
	return mv88e6xxx_software_reset(chip);
2182 2183
}

2184
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2185
{
2186 2187
	u16 val;
	int err;
2188

2189 2190 2191 2192
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2193

2194 2195 2196
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2197 2198
	}

2199
	return err;
2200 2201
}

2202 2203 2204
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
				   enum mv88e6xxx_frame_mode frame, u16 egress,
				   u16 etype)
2205 2206 2207
{
	int err;

2208 2209 2210 2211
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2212 2213 2214
	if (err)
		return err;

2215 2216 2217 2218 2219 2220 2221 2222
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
2223 2224
}

2225
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2226
{
2227 2228 2229 2230
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2231

2232 2233 2234 2235 2236 2237
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2238

2239 2240 2241 2242 2243 2244
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
				       PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
}
2245

2246 2247 2248 2249
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2250

2251 2252
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
2253

2254 2255 2256
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2257

2258 2259
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2260

2261
	return -EINVAL;
2262 2263
}

2264
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2265
{
2266
	bool message = dsa_is_dsa_port(chip->ds, port);
2267

2268
	return mv88e6xxx_port_set_message_port(chip, port, message);
2269
}
2270

2271
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2272
{
2273
	bool flood = port == dsa_upstream_port(chip->ds);
2274

2275 2276 2277 2278
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2279

2280
	return 0;
2281 2282
}

2283
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2284
{
2285
	struct dsa_switch *ds = chip->ds;
2286
	int err;
2287
	u16 reg;
2288

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2318
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2319 2320
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2321 2322 2323
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2324

2325
	err = mv88e6xxx_setup_port_mode(chip, port);
2326 2327
	if (err)
		return err;
2328

2329
	err = mv88e6xxx_setup_egress_floods(chip, port);
2330 2331 2332
	if (err)
		return err;

2333 2334 2335
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2336
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2347 2348 2349
		}
	}

2350
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2351
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2352 2353 2354
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2355
	 */
2356 2357 2358
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2359

2360 2361 2362 2363
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
2364 2365
		if (err)
			return err;
2366 2367
	}

2368 2369 2370 2371 2372
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

2373 2374 2375 2376 2377 2378
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2379 2380 2381 2382 2383
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2384
	reg = 1 << port;
2385 2386
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2387
		reg = 0;
2388

2389 2390 2391
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2392 2393

	/* Egress rate control 2: disable egress rate control. */
2394 2395 2396
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2397

2398 2399
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2400 2401
		if (err)
			return err;
2402
	}
2403

2404 2405 2406 2407 2408 2409
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2410 2411
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2412
	    mv88e6xxx_6320_family(chip) || mv88e6xxx_6341_family(chip)) {
2413 2414 2415
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2416 2417 2418 2419
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2420
	}
2421

2422 2423
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2424 2425
		if (err)
			return err;
2426 2427
	}

2428 2429
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2430 2431
		if (err)
			return err;
2432 2433
	}

2434
	err = mv88e6xxx_setup_message_port(chip, port);
2435 2436
	if (err)
		return err;
2437

2438
	/* Port based VLAN map: give each port the same default address
2439 2440
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2441
	 */
2442
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2443 2444
	if (err)
		return err;
2445

2446 2447 2448
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2449 2450 2451 2452

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2453
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2454 2455
}

2456
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2457 2458 2459
{
	int err;

2460
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2461 2462 2463
	if (err)
		return err;

2464
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2465 2466 2467
	if (err)
		return err;

2468 2469 2470 2471 2472
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2473 2474
}

2475 2476 2477
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2478
	struct mv88e6xxx_chip *chip = ds->priv;
2479 2480 2481
	int err;

	mutex_lock(&chip->reg_lock);
2482
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2483 2484 2485 2486 2487
	mutex_unlock(&chip->reg_lock);

	return err;
}

2488
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2489
{
2490
	struct dsa_switch *ds = chip->ds;
2491
	u32 upstream_port = dsa_upstream_port(ds);
2492
	int err;
2493

2494 2495 2496
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2497
	err = mv88e6xxx_ppu_enable(chip);
2498 2499 2500
	if (err)
		return err;

2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2512

2513
	/* Disable remote management, and set the switch's DSA device number. */
2514 2515 2516
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2517 2518 2519
	if (err)
		return err;

2520 2521 2522 2523 2524
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2525
	/* Configure the IP ToS mapping registers. */
2526
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2527
	if (err)
2528
		return err;
2529
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2530
	if (err)
2531
		return err;
2532
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2533
	if (err)
2534
		return err;
2535
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2536
	if (err)
2537
		return err;
2538
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2539
	if (err)
2540
		return err;
2541
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2542
	if (err)
2543
		return err;
2544
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2545
	if (err)
2546
		return err;
2547
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2548
	if (err)
2549
		return err;
2550 2551

	/* Configure the IEEE 802.1p priority mapping register. */
2552
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2553
	if (err)
2554
		return err;
2555

2556 2557 2558 2559 2560
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2561
	/* Clear the statistics counters for all ports */
2562 2563
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2564 2565 2566 2567
	if (err)
		return err;

	/* Wait for the flush to complete. */
2568
	err = mv88e6xxx_g1_stats_wait(chip);
2569 2570 2571 2572 2573 2574
	if (err)
		return err;

	return 0;
}

2575
static int mv88e6xxx_setup(struct dsa_switch *ds)
2576
{
V
Vivien Didelot 已提交
2577
	struct mv88e6xxx_chip *chip = ds->priv;
2578
	int err;
2579 2580
	int i;

2581
	chip->ds = ds;
2582
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2583

2584
	mutex_lock(&chip->reg_lock);
2585

2586
	/* Setup Switch Port Registers */
2587
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2588 2589 2590 2591 2592 2593 2594
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2595 2596 2597
	if (err)
		goto unlock;

2598 2599 2600
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2601 2602 2603
		if (err)
			goto unlock;
	}
2604

2605 2606 2607 2608
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2620
unlock:
2621
	mutex_unlock(&chip->reg_lock);
2622

2623
	return err;
2624 2625
}

2626 2627
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2628
	struct mv88e6xxx_chip *chip = ds->priv;
2629 2630
	int err;

2631 2632
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2633

2634 2635
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2636 2637 2638 2639 2640
	mutex_unlock(&chip->reg_lock);

	return err;
}

2641
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2642
{
2643 2644
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2645 2646
	u16 val;
	int err;
2647

2648 2649 2650
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2651
	mutex_lock(&chip->reg_lock);
2652
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2653
	mutex_unlock(&chip->reg_lock);
2654

2655 2656 2657 2658 2659 2660 2661 2662
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2663
	return err ? err : val;
2664 2665
}

2666
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2667
{
2668 2669
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2670
	int err;
2671

2672 2673 2674
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2675
	mutex_lock(&chip->reg_lock);
2676
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2677
	mutex_unlock(&chip->reg_lock);
2678 2679

	return err;
2680 2681
}

2682
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2683 2684
				   struct device_node *np,
				   bool external)
2685 2686
{
	static int index;
2687
	struct mv88e6xxx_mdio_bus *mdio_bus;
2688 2689 2690
	struct mii_bus *bus;
	int err;

2691
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2692 2693 2694
	if (!bus)
		return -ENOMEM;

2695
	mdio_bus = bus->priv;
2696
	mdio_bus->bus = bus;
2697
	mdio_bus->chip = chip;
2698 2699
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2700

2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2711
	bus->parent = chip->dev;
2712

2713 2714
	if (np)
		err = of_mdiobus_register(bus, np);
2715 2716 2717
	else
		err = mdiobus_register(bus);
	if (err) {
2718
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2719
		return err;
2720
	}
2721 2722 2723 2724 2725

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2726 2727

	return 0;
2728
}
2729

2730 2731 2732 2733 2734
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2735

2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2766 2767
}

2768
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2769 2770

{
2771 2772
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2773

2774 2775
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2776

2777 2778
		mdiobus_unregister(bus);
	}
2779 2780
}

2781 2782
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2783
	struct mv88e6xxx_chip *chip = ds->priv;
2784 2785 2786 2787 2788 2789 2790

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2791
	struct mv88e6xxx_chip *chip = ds->priv;
2792 2793
	int err;

2794 2795
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2796

2797 2798
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2812
	struct mv88e6xxx_chip *chip = ds->priv;
2813 2814
	int err;

2815 2816 2817
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2818 2819 2820 2821
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2822
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2823 2824 2825 2826 2827
	mutex_unlock(&chip->reg_lock);

	return err;
}

2828
static const struct mv88e6xxx_ops mv88e6085_ops = {
2829
	/* MV88E6XXX_FAMILY_6097 */
2830
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2831 2832
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2833
	.port_set_link = mv88e6xxx_port_set_link,
2834
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2835
	.port_set_speed = mv88e6185_port_set_speed,
2836
	.port_tag_remap = mv88e6095_port_tag_remap,
2837
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2838
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2839
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2840
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2841
	.port_pause_config = mv88e6097_port_pause_config,
2842
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2843
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2844 2845
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2846
	.stats_get_stats = mv88e6095_stats_get_stats,
2847 2848
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2849
	.watchdog_ops = &mv88e6097_watchdog_ops,
2850
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2851 2852
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2853
	.reset = mv88e6185_g1_reset,
2854 2855 2856
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2857
	/* MV88E6XXX_FAMILY_6095 */
2858
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2859 2860
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2861
	.port_set_link = mv88e6xxx_port_set_link,
2862
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2863
	.port_set_speed = mv88e6185_port_set_speed,
2864
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2865
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2866
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2867
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2868 2869
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2870
	.stats_get_stats = mv88e6095_stats_get_stats,
2871
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2872 2873
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2874
	.reset = mv88e6185_g1_reset,
2875 2876
};

2877
static const struct mv88e6xxx_ops mv88e6097_ops = {
2878
	/* MV88E6XXX_FAMILY_6097 */
2879 2880 2881 2882 2883 2884
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2885
	.port_tag_remap = mv88e6095_port_tag_remap,
2886
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2887
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2888
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2889
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2890
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2891
	.port_pause_config = mv88e6097_port_pause_config,
2892
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2893 2894 2895 2896
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2897 2898
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2899
	.watchdog_ops = &mv88e6097_watchdog_ops,
2900
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2901
	.reset = mv88e6352_g1_reset,
2902 2903
};

2904
static const struct mv88e6xxx_ops mv88e6123_ops = {
2905
	/* MV88E6XXX_FAMILY_6165 */
2906
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2907 2908
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2909
	.port_set_link = mv88e6xxx_port_set_link,
2910
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2911
	.port_set_speed = mv88e6185_port_set_speed,
2912
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2913
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2914
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2915
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2916 2917
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2918
	.stats_get_stats = mv88e6095_stats_get_stats,
2919 2920
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2921
	.watchdog_ops = &mv88e6097_watchdog_ops,
2922
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2923
	.reset = mv88e6352_g1_reset,
2924 2925 2926
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2927
	/* MV88E6XXX_FAMILY_6185 */
2928
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2929 2930
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2931
	.port_set_link = mv88e6xxx_port_set_link,
2932
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2933
	.port_set_speed = mv88e6185_port_set_speed,
2934
	.port_tag_remap = mv88e6095_port_tag_remap,
2935
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2936
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2937
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2938
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2939
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2940
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2941
	.port_pause_config = mv88e6097_port_pause_config,
2942
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2943 2944
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2945
	.stats_get_stats = mv88e6095_stats_get_stats,
2946 2947
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2948
	.watchdog_ops = &mv88e6097_watchdog_ops,
2949
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2950 2951
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2952
	.reset = mv88e6185_g1_reset,
2953 2954 2955
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
2956
	/* MV88E6XXX_FAMILY_6165 */
2957
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2958 2959
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2960
	.port_set_link = mv88e6xxx_port_set_link,
2961
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2962
	.port_set_speed = mv88e6185_port_set_speed,
2963
	.port_tag_remap = mv88e6095_port_tag_remap,
2964
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2965
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2966
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2967
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2968
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2969
	.port_pause_config = mv88e6097_port_pause_config,
2970
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2971
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2972 2973
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2974
	.stats_get_stats = mv88e6095_stats_get_stats,
2975 2976
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2977
	.watchdog_ops = &mv88e6097_watchdog_ops,
2978
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2979
	.reset = mv88e6352_g1_reset,
2980 2981 2982
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2983
	/* MV88E6XXX_FAMILY_6165 */
2984
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2985 2986
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2987
	.port_set_link = mv88e6xxx_port_set_link,
2988
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2989
	.port_set_speed = mv88e6185_port_set_speed,
2990
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2991
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2992 2993
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2994
	.stats_get_stats = mv88e6095_stats_get_stats,
2995 2996
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2997
	.watchdog_ops = &mv88e6097_watchdog_ops,
2998
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2999
	.reset = mv88e6352_g1_reset,
3000 3001 3002
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3003
	/* MV88E6XXX_FAMILY_6351 */
3004
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3005 3006
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3007
	.port_set_link = mv88e6xxx_port_set_link,
3008
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3009
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3010
	.port_set_speed = mv88e6185_port_set_speed,
3011
	.port_tag_remap = mv88e6095_port_tag_remap,
3012
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3013
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3014
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3015
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3016
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3017
	.port_pause_config = mv88e6097_port_pause_config,
3018
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3019
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3020 3021
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3022
	.stats_get_stats = mv88e6095_stats_get_stats,
3023 3024
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3025
	.watchdog_ops = &mv88e6097_watchdog_ops,
3026
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3027
	.reset = mv88e6352_g1_reset,
3028 3029 3030
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3031
	/* MV88E6XXX_FAMILY_6352 */
3032 3033
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3034
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3035 3036
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3037
	.port_set_link = mv88e6xxx_port_set_link,
3038
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3039
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3040
	.port_set_speed = mv88e6352_port_set_speed,
3041
	.port_tag_remap = mv88e6095_port_tag_remap,
3042
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3043
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3044
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3045
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3046
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3047
	.port_pause_config = mv88e6097_port_pause_config,
3048
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3049
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3050 3051
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3052
	.stats_get_stats = mv88e6095_stats_get_stats,
3053 3054
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3055
	.watchdog_ops = &mv88e6097_watchdog_ops,
3056
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3057
	.reset = mv88e6352_g1_reset,
3058 3059 3060
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3061
	/* MV88E6XXX_FAMILY_6351 */
3062
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3063 3064
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3065
	.port_set_link = mv88e6xxx_port_set_link,
3066
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3067
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3068
	.port_set_speed = mv88e6185_port_set_speed,
3069
	.port_tag_remap = mv88e6095_port_tag_remap,
3070
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3071
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3072
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3073
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3074
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3075
	.port_pause_config = mv88e6097_port_pause_config,
3076
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3077
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3078 3079
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3080
	.stats_get_stats = mv88e6095_stats_get_stats,
3081 3082
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3083
	.watchdog_ops = &mv88e6097_watchdog_ops,
3084
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3085
	.reset = mv88e6352_g1_reset,
3086 3087 3088
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3089
	/* MV88E6XXX_FAMILY_6352 */
3090 3091
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3092
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3093 3094
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3095
	.port_set_link = mv88e6xxx_port_set_link,
3096
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3097
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3098
	.port_set_speed = mv88e6352_port_set_speed,
3099
	.port_tag_remap = mv88e6095_port_tag_remap,
3100
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3101
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3102
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3103
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3104
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3105
	.port_pause_config = mv88e6097_port_pause_config,
3106
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3107
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3108 3109
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3110
	.stats_get_stats = mv88e6095_stats_get_stats,
3111 3112
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3113
	.watchdog_ops = &mv88e6097_watchdog_ops,
3114
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3115
	.reset = mv88e6352_g1_reset,
3116 3117 3118
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3119
	/* MV88E6XXX_FAMILY_6185 */
3120
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3121 3122
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3123
	.port_set_link = mv88e6xxx_port_set_link,
3124
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3125
	.port_set_speed = mv88e6185_port_set_speed,
3126
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3127
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3128
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3129
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3130
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3131 3132
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3133
	.stats_get_stats = mv88e6095_stats_get_stats,
3134 3135
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3136
	.watchdog_ops = &mv88e6097_watchdog_ops,
3137
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3138 3139
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3140
	.reset = mv88e6185_g1_reset,
3141 3142
};

3143
static const struct mv88e6xxx_ops mv88e6190_ops = {
3144
	/* MV88E6XXX_FAMILY_6390 */
3145 3146
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3147 3148 3149 3150 3151 3152 3153
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3154
	.port_tag_remap = mv88e6390_port_tag_remap,
3155
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3156
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3157
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3158
	.port_pause_config = mv88e6390_port_pause_config,
3159
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3160
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3161
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3162 3163
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3164
	.stats_get_stats = mv88e6390_stats_get_stats,
3165 3166
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3167
	.watchdog_ops = &mv88e6390_watchdog_ops,
3168
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3169
	.reset = mv88e6352_g1_reset,
3170 3171 3172
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3173
	/* MV88E6XXX_FAMILY_6390 */
3174 3175
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3176 3177 3178 3179 3180 3181 3182
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3183
	.port_tag_remap = mv88e6390_port_tag_remap,
3184
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3185
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3186
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3187
	.port_pause_config = mv88e6390_port_pause_config,
3188
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3189
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3190
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3191 3192
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3193
	.stats_get_stats = mv88e6390_stats_get_stats,
3194 3195
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3196
	.watchdog_ops = &mv88e6390_watchdog_ops,
3197
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3198
	.reset = mv88e6352_g1_reset,
3199 3200 3201
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3202
	/* MV88E6XXX_FAMILY_6390 */
3203 3204
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3205 3206 3207 3208 3209 3210 3211
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3212
	.port_tag_remap = mv88e6390_port_tag_remap,
3213
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3214
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3215
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3216
	.port_pause_config = mv88e6390_port_pause_config,
3217
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3218
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3219
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3220 3221
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3222
	.stats_get_stats = mv88e6390_stats_get_stats,
3223 3224
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3225
	.watchdog_ops = &mv88e6390_watchdog_ops,
3226
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3227
	.reset = mv88e6352_g1_reset,
3228 3229
};

3230
static const struct mv88e6xxx_ops mv88e6240_ops = {
3231
	/* MV88E6XXX_FAMILY_6352 */
3232 3233
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3234
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3235 3236
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3237
	.port_set_link = mv88e6xxx_port_set_link,
3238
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3239
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3240
	.port_set_speed = mv88e6352_port_set_speed,
3241
	.port_tag_remap = mv88e6095_port_tag_remap,
3242
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3243
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3244
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3245
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3246
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3247
	.port_pause_config = mv88e6097_port_pause_config,
3248
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3249
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3250 3251
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3252
	.stats_get_stats = mv88e6095_stats_get_stats,
3253 3254
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3255
	.watchdog_ops = &mv88e6097_watchdog_ops,
3256
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3257
	.reset = mv88e6352_g1_reset,
3258 3259
};

3260
static const struct mv88e6xxx_ops mv88e6290_ops = {
3261
	/* MV88E6XXX_FAMILY_6390 */
3262 3263
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3264 3265 3266 3267 3268 3269 3270
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3271
	.port_tag_remap = mv88e6390_port_tag_remap,
3272
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3273
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3274
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3275
	.port_pause_config = mv88e6390_port_pause_config,
3276
	.port_set_cmode = mv88e6390x_port_set_cmode,
3277
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3278
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3279
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3280 3281
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3282
	.stats_get_stats = mv88e6390_stats_get_stats,
3283 3284
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3285
	.watchdog_ops = &mv88e6390_watchdog_ops,
3286
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3287
	.reset = mv88e6352_g1_reset,
3288 3289
};

3290
static const struct mv88e6xxx_ops mv88e6320_ops = {
3291
	/* MV88E6XXX_FAMILY_6320 */
3292 3293
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3294
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3295 3296
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3297
	.port_set_link = mv88e6xxx_port_set_link,
3298
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3299
	.port_set_speed = mv88e6185_port_set_speed,
3300
	.port_tag_remap = mv88e6095_port_tag_remap,
3301
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3302
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3303
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3304
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3305
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3306
	.port_pause_config = mv88e6097_port_pause_config,
3307
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3308
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3309 3310
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3311
	.stats_get_stats = mv88e6320_stats_get_stats,
3312 3313
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3314
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3315
	.reset = mv88e6352_g1_reset,
3316 3317 3318
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3319
	/* MV88E6XXX_FAMILY_6321 */
3320 3321
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3322
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3323 3324
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3325
	.port_set_link = mv88e6xxx_port_set_link,
3326
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3327
	.port_set_speed = mv88e6185_port_set_speed,
3328
	.port_tag_remap = mv88e6095_port_tag_remap,
3329
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3330
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3331
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3332
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3333
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3334
	.port_pause_config = mv88e6097_port_pause_config,
3335
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3336
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3337 3338
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3339
	.stats_get_stats = mv88e6320_stats_get_stats,
3340 3341
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3342
	.reset = mv88e6352_g1_reset,
3343 3344 3345
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3346
	/* MV88E6XXX_FAMILY_6351 */
3347
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3348 3349
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3350
	.port_set_link = mv88e6xxx_port_set_link,
3351
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3352
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3353
	.port_set_speed = mv88e6185_port_set_speed,
3354
	.port_tag_remap = mv88e6095_port_tag_remap,
3355
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3356
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3357
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3358
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3359
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3360
	.port_pause_config = mv88e6097_port_pause_config,
3361
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3362
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3363 3364
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3365
	.stats_get_stats = mv88e6095_stats_get_stats,
3366 3367
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3368
	.watchdog_ops = &mv88e6097_watchdog_ops,
3369
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3370
	.reset = mv88e6352_g1_reset,
3371 3372 3373
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3374
	/* MV88E6XXX_FAMILY_6351 */
3375
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3376 3377
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3378
	.port_set_link = mv88e6xxx_port_set_link,
3379
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3380
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3381
	.port_set_speed = mv88e6185_port_set_speed,
3382
	.port_tag_remap = mv88e6095_port_tag_remap,
3383
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3384
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3385
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3386
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3387
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3388
	.port_pause_config = mv88e6097_port_pause_config,
3389
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3390
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3391 3392
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3393
	.stats_get_stats = mv88e6095_stats_get_stats,
3394 3395
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3396
	.watchdog_ops = &mv88e6097_watchdog_ops,
3397
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3398
	.reset = mv88e6352_g1_reset,
3399 3400 3401
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3402
	/* MV88E6XXX_FAMILY_6352 */
3403 3404
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3405
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3406 3407
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3408
	.port_set_link = mv88e6xxx_port_set_link,
3409
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3410
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3411
	.port_set_speed = mv88e6352_port_set_speed,
3412
	.port_tag_remap = mv88e6095_port_tag_remap,
3413
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3414
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3415
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3416
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3417
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3418
	.port_pause_config = mv88e6097_port_pause_config,
3419
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3420
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3421 3422
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3423
	.stats_get_stats = mv88e6095_stats_get_stats,
3424 3425
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3426
	.watchdog_ops = &mv88e6097_watchdog_ops,
3427
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3428
	.reset = mv88e6352_g1_reset,
3429 3430
};

3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3444
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3445 3446 3447 3448
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
3449
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3450 3451 3452 3453 3454 3455
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3456
	.watchdog_ops = &mv88e6390_watchdog_ops,
3457 3458 3459 3460
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3474
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3475 3476 3477 3478
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
3479
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3480 3481 3482 3483 3484 3485
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3486
	.watchdog_ops = &mv88e6390_watchdog_ops,
3487 3488 3489 3490
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

3491
static const struct mv88e6xxx_ops mv88e6390_ops = {
3492
	/* MV88E6XXX_FAMILY_6390 */
3493 3494
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3495 3496 3497 3498 3499 3500 3501
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3502
	.port_tag_remap = mv88e6390_port_tag_remap,
3503
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3504
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3505
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3506
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3507
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3508
	.port_pause_config = mv88e6390_port_pause_config,
3509
	.port_set_cmode = mv88e6390x_port_set_cmode,
3510
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3511
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3512
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3513 3514
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3515
	.stats_get_stats = mv88e6390_stats_get_stats,
3516 3517
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3518
	.watchdog_ops = &mv88e6390_watchdog_ops,
3519
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3520
	.reset = mv88e6352_g1_reset,
3521 3522 3523
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3524
	/* MV88E6XXX_FAMILY_6390 */
3525 3526
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3527 3528 3529 3530 3531 3532 3533
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3534
	.port_tag_remap = mv88e6390_port_tag_remap,
3535
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3536
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3537
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3538
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3539
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3540
	.port_pause_config = mv88e6390_port_pause_config,
3541
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3542
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3543
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3544 3545
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3546
	.stats_get_stats = mv88e6390_stats_get_stats,
3547 3548
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3549
	.watchdog_ops = &mv88e6390_watchdog_ops,
3550
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3551
	.reset = mv88e6352_g1_reset,
3552 3553 3554
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3555
	/* MV88E6XXX_FAMILY_6390 */
3556 3557
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3558 3559 3560 3561 3562 3563 3564
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3565
	.port_tag_remap = mv88e6390_port_tag_remap,
3566
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3567
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3568
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3569
	.port_pause_config = mv88e6390_port_pause_config,
3570
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3571
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3572
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3573 3574
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3575
	.stats_get_stats = mv88e6390_stats_get_stats,
3576 3577
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3578
	.watchdog_ops = &mv88e6390_watchdog_ops,
3579
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3580
	.reset = mv88e6352_g1_reset,
3581 3582
};

3583 3584 3585 3586 3587 3588 3589
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3590
		.port_base_addr = 0x10,
3591
		.global1_addr = 0x1b,
3592
		.age_time_coeff = 15000,
3593
		.g1_irqs = 8,
3594
		.atu_move_port_mask = 0xf,
3595
		.tag_protocol = DSA_TAG_PROTO_DSA,
3596
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3597
		.ops = &mv88e6085_ops,
3598 3599 3600 3601 3602 3603 3604 3605
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3606
		.port_base_addr = 0x10,
3607
		.global1_addr = 0x1b,
3608
		.age_time_coeff = 15000,
3609
		.g1_irqs = 8,
3610
		.atu_move_port_mask = 0xf,
3611
		.tag_protocol = DSA_TAG_PROTO_DSA,
3612
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3613
		.ops = &mv88e6095_ops,
3614 3615
	},

3616 3617 3618 3619 3620 3621 3622 3623 3624
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3625
		.g1_irqs = 8,
3626
		.atu_move_port_mask = 0xf,
3627
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3628 3629 3630 3631
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3632 3633 3634 3635 3636 3637
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3638
		.port_base_addr = 0x10,
3639
		.global1_addr = 0x1b,
3640
		.age_time_coeff = 15000,
3641
		.g1_irqs = 9,
3642
		.atu_move_port_mask = 0xf,
3643
		.tag_protocol = DSA_TAG_PROTO_DSA,
3644
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3645
		.ops = &mv88e6123_ops,
3646 3647 3648 3649 3650 3651 3652 3653
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3654
		.port_base_addr = 0x10,
3655
		.global1_addr = 0x1b,
3656
		.age_time_coeff = 15000,
3657
		.g1_irqs = 9,
3658
		.atu_move_port_mask = 0xf,
3659
		.tag_protocol = DSA_TAG_PROTO_DSA,
3660
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3661
		.ops = &mv88e6131_ops,
3662 3663 3664 3665 3666 3667 3668 3669
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3670
		.port_base_addr = 0x10,
3671
		.global1_addr = 0x1b,
3672
		.age_time_coeff = 15000,
3673
		.g1_irqs = 9,
3674
		.atu_move_port_mask = 0xf,
3675
		.tag_protocol = DSA_TAG_PROTO_DSA,
3676
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3677
		.ops = &mv88e6161_ops,
3678 3679 3680 3681 3682 3683 3684 3685
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3686
		.port_base_addr = 0x10,
3687
		.global1_addr = 0x1b,
3688
		.age_time_coeff = 15000,
3689
		.g1_irqs = 9,
3690
		.atu_move_port_mask = 0xf,
3691
		.tag_protocol = DSA_TAG_PROTO_DSA,
3692
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3693
		.ops = &mv88e6165_ops,
3694 3695 3696 3697 3698 3699 3700 3701
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3702
		.port_base_addr = 0x10,
3703
		.global1_addr = 0x1b,
3704
		.age_time_coeff = 15000,
3705
		.g1_irqs = 9,
3706
		.atu_move_port_mask = 0xf,
3707
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3708
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3709
		.ops = &mv88e6171_ops,
3710 3711 3712 3713 3714 3715 3716 3717
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3718
		.port_base_addr = 0x10,
3719
		.global1_addr = 0x1b,
3720
		.age_time_coeff = 15000,
3721
		.g1_irqs = 9,
3722
		.atu_move_port_mask = 0xf,
3723
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3724
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3725
		.ops = &mv88e6172_ops,
3726 3727 3728 3729 3730 3731 3732 3733
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3734
		.port_base_addr = 0x10,
3735
		.global1_addr = 0x1b,
3736
		.age_time_coeff = 15000,
3737
		.g1_irqs = 9,
3738
		.atu_move_port_mask = 0xf,
3739
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3740
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3741
		.ops = &mv88e6175_ops,
3742 3743 3744 3745 3746 3747 3748 3749
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3750
		.port_base_addr = 0x10,
3751
		.global1_addr = 0x1b,
3752
		.age_time_coeff = 15000,
3753
		.g1_irqs = 9,
3754
		.atu_move_port_mask = 0xf,
3755
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3756
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3757
		.ops = &mv88e6176_ops,
3758 3759 3760 3761 3762 3763 3764 3765
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3766
		.port_base_addr = 0x10,
3767
		.global1_addr = 0x1b,
3768
		.age_time_coeff = 15000,
3769
		.g1_irqs = 8,
3770
		.atu_move_port_mask = 0xf,
3771
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3772
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3773
		.ops = &mv88e6185_ops,
3774 3775
	},

3776 3777 3778 3779 3780 3781 3782 3783
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3784
		.tag_protocol = DSA_TAG_PROTO_DSA,
3785
		.age_time_coeff = 3750,
3786
		.g1_irqs = 9,
3787
		.atu_move_port_mask = 0x1f,
3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3800
		.age_time_coeff = 3750,
3801
		.g1_irqs = 9,
3802
		.atu_move_port_mask = 0x1f,
3803
		.tag_protocol = DSA_TAG_PROTO_DSA,
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3816
		.age_time_coeff = 3750,
3817
		.g1_irqs = 9,
3818
		.atu_move_port_mask = 0x1f,
3819
		.tag_protocol = DSA_TAG_PROTO_DSA,
3820 3821 3822 3823
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

3824 3825 3826 3827 3828 3829
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3830
		.port_base_addr = 0x10,
3831
		.global1_addr = 0x1b,
3832
		.age_time_coeff = 15000,
3833
		.g1_irqs = 9,
3834
		.atu_move_port_mask = 0xf,
3835
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3836
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3837
		.ops = &mv88e6240_ops,
3838 3839
	},

3840 3841 3842 3843 3844 3845 3846 3847
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3848
		.age_time_coeff = 3750,
3849
		.g1_irqs = 9,
3850
		.atu_move_port_mask = 0x1f,
3851
		.tag_protocol = DSA_TAG_PROTO_DSA,
3852 3853 3854 3855
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3856 3857 3858 3859 3860 3861
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3862
		.port_base_addr = 0x10,
3863
		.global1_addr = 0x1b,
3864
		.age_time_coeff = 15000,
3865
		.g1_irqs = 8,
3866
		.atu_move_port_mask = 0xf,
3867
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3868
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3869
		.ops = &mv88e6320_ops,
3870 3871 3872 3873 3874 3875 3876 3877
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3878
		.port_base_addr = 0x10,
3879
		.global1_addr = 0x1b,
3880
		.age_time_coeff = 15000,
3881
		.g1_irqs = 8,
3882
		.atu_move_port_mask = 0xf,
3883
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3884
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3885
		.ops = &mv88e6321_ops,
3886 3887
	},

3888 3889 3890 3891 3892 3893 3894 3895 3896
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3897
		.atu_move_port_mask = 0x1f,
3898 3899 3900 3901 3902
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3903 3904 3905 3906 3907 3908 3909 3910 3911
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3912
		.atu_move_port_mask = 0x1f,
3913 3914 3915 3916 3917
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3918 3919 3920 3921 3922 3923
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3924
		.port_base_addr = 0x10,
3925
		.global1_addr = 0x1b,
3926
		.age_time_coeff = 15000,
3927
		.g1_irqs = 9,
3928
		.atu_move_port_mask = 0xf,
3929
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3930
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3931
		.ops = &mv88e6350_ops,
3932 3933 3934 3935 3936 3937 3938 3939
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3940
		.port_base_addr = 0x10,
3941
		.global1_addr = 0x1b,
3942
		.age_time_coeff = 15000,
3943
		.g1_irqs = 9,
3944
		.atu_move_port_mask = 0xf,
3945
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3946
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3947
		.ops = &mv88e6351_ops,
3948 3949 3950 3951 3952 3953 3954 3955
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3956
		.port_base_addr = 0x10,
3957
		.global1_addr = 0x1b,
3958
		.age_time_coeff = 15000,
3959
		.g1_irqs = 9,
3960
		.atu_move_port_mask = 0xf,
3961
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3962
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3963
		.ops = &mv88e6352_ops,
3964
	},
3965 3966 3967 3968 3969 3970 3971 3972
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3973
		.age_time_coeff = 3750,
3974
		.g1_irqs = 9,
3975
		.atu_move_port_mask = 0x1f,
3976
		.tag_protocol = DSA_TAG_PROTO_DSA,
3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3988
		.age_time_coeff = 3750,
3989
		.g1_irqs = 9,
3990
		.atu_move_port_mask = 0x1f,
3991
		.tag_protocol = DSA_TAG_PROTO_DSA,
3992 3993 3994
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3995 3996
};

3997
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3998
{
3999
	int i;
4000

4001 4002 4003
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4004 4005 4006 4007

	return NULL;
}

4008
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4009 4010
{
	const struct mv88e6xxx_info *info;
4011 4012 4013
	unsigned int prod_num, rev;
	u16 id;
	int err;
4014

4015 4016 4017 4018 4019
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4020 4021 4022 4023 4024 4025 4026 4027

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4028
	/* Update the compatible info with the probed one */
4029
	chip->info = info;
4030

4031 4032 4033 4034
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4035 4036
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4037 4038 4039 4040

	return 0;
}

4041
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4042
{
4043
	struct mv88e6xxx_chip *chip;
4044

4045 4046
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4047 4048
		return NULL;

4049
	chip->dev = dev;
4050

4051
	mutex_init(&chip->reg_lock);
4052
	INIT_LIST_HEAD(&chip->mdios);
4053

4054
	return chip;
4055 4056
}

4057 4058
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4059
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4060 4061 4062
		mv88e6xxx_ppu_state_init(chip);
}

4063 4064
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4065
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4066 4067 4068
		mv88e6xxx_ppu_state_destroy(chip);
}

4069
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4070 4071
			      struct mii_bus *bus, int sw_addr)
{
4072
	if (sw_addr == 0)
4073
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4074
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4075
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4076 4077 4078
	else
		return -EINVAL;

4079 4080
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4081 4082 4083 4084

	return 0;
}

4085 4086
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4087
	struct mv88e6xxx_chip *chip = ds->priv;
4088

4089
	return chip->info->tag_protocol;
4090 4091
}

4092 4093 4094
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4095
{
4096
	struct mv88e6xxx_chip *chip;
4097
	struct mii_bus *bus;
4098
	int err;
4099

4100
	bus = dsa_host_dev_to_mii_bus(host_dev);
4101 4102 4103
	if (!bus)
		return NULL;

4104 4105
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4106 4107
		return NULL;

4108
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4109
	chip->info = &mv88e6xxx_table[MV88E6085];
4110

4111
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4112 4113 4114
	if (err)
		goto free;

4115
	err = mv88e6xxx_detect(chip);
4116
	if (err)
4117
		goto free;
4118

4119 4120 4121 4122 4123 4124
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4125 4126
	mv88e6xxx_phy_init(chip);

4127
	err = mv88e6xxx_mdios_register(chip, NULL);
4128
	if (err)
4129
		goto free;
4130

4131
	*priv = chip;
4132

4133
	return chip->info->name;
4134
free:
4135
	devm_kfree(dsa_dev, chip);
4136 4137

	return NULL;
4138 4139
}

4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4155
	struct mv88e6xxx_chip *chip = ds->priv;
4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4167
	struct mv88e6xxx_chip *chip = ds->priv;
4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4182
	struct mv88e6xxx_chip *chip = ds->priv;
4183 4184 4185 4186 4187 4188 4189 4190 4191
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4192
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4193
	.probe			= mv88e6xxx_drv_probe,
4194
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4195 4196 4197 4198 4199 4200 4201 4202
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4203
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4204 4205 4206 4207
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4208
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4209 4210 4211
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4212
	.port_fast_age		= mv88e6xxx_port_fast_age,
4213 4214 4215 4216 4217 4218 4219 4220 4221
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4222 4223 4224 4225
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4226 4227
};

4228 4229 4230 4231
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4232
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4233
{
4234
	struct device *dev = chip->dev;
4235 4236
	struct dsa_switch *ds;

4237
	ds = dsa_switch_alloc(dev, DSA_MAX_PORTS);
4238 4239 4240
	if (!ds)
		return -ENOMEM;

4241
	ds->priv = chip;
4242
	ds->ops = &mv88e6xxx_switch_ops;
4243 4244 4245

	dev_set_drvdata(dev, ds);

4246
	return dsa_register_switch(ds, dev);
4247 4248
}

4249
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4250
{
4251
	dsa_unregister_switch(chip->ds);
4252 4253
}

4254
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4255
{
4256
	struct device *dev = &mdiodev->dev;
4257
	struct device_node *np = dev->of_node;
4258
	const struct mv88e6xxx_info *compat_info;
4259
	struct mv88e6xxx_chip *chip;
4260
	u32 eeprom_len;
4261
	int err;
4262

4263 4264 4265 4266
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4267 4268
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4269 4270
		return -ENOMEM;

4271
	chip->info = compat_info;
4272

4273
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4274 4275
	if (err)
		return err;
4276

4277 4278 4279 4280
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4281
	err = mv88e6xxx_detect(chip);
4282 4283
	if (err)
		return err;
4284

4285 4286
	mv88e6xxx_phy_init(chip);

4287
	if (chip->info->ops->get_eeprom &&
4288
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4289
		chip->eeprom_len = eeprom_len;
4290

4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4322
	err = mv88e6xxx_mdios_register(chip, np);
4323
	if (err)
4324
		goto out_g2_irq;
4325

4326
	err = mv88e6xxx_register_switch(chip);
4327 4328
	if (err)
		goto out_mdio;
4329

4330
	return 0;
4331 4332

out_mdio:
4333
	mv88e6xxx_mdios_unregister(chip);
4334
out_g2_irq:
4335
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4336 4337
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4338 4339
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4340
		mv88e6xxx_g1_irq_free(chip);
4341 4342
		mutex_unlock(&chip->reg_lock);
	}
4343 4344
out:
	return err;
4345
}
4346 4347 4348 4349

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4350
	struct mv88e6xxx_chip *chip = ds->priv;
4351

4352
	mv88e6xxx_phy_destroy(chip);
4353
	mv88e6xxx_unregister_switch(chip);
4354
	mv88e6xxx_mdios_unregister(chip);
4355

4356 4357 4358 4359 4360
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4361 4362 4363
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4364 4365 4366 4367
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4368 4369 4370 4371
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4388
	register_switch_driver(&mv88e6xxx_switch_drv);
4389 4390
	return mdio_driver_register(&mv88e6xxx_driver);
}
4391 4392 4393 4394
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4395
	mdio_driver_unregister(&mv88e6xxx_driver);
4396
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4397 4398
}
module_exit(mv88e6xxx_cleanup);
4399 4400 4401 4402

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");