chip.c 115.8 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
296 297 298 299 300 301
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340
	u16 mask;

341
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
342
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
343
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
344 345

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
399
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
400 401 402 403 404 405 406 407

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 737
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
738 739 740 741 742 743 744
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 746
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

813 814
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
815
{
V
Vivien Didelot 已提交
816
	struct mv88e6xxx_chip *chip = ds->priv;
817 818
	u16 reg;
	int err;
819

820
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
821 822
		return -EOPNOTSUPP;

823
	mutex_lock(&chip->reg_lock);
824

825 826
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
827
		goto out;
828 829 830 831

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

832
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
833
	if (err)
834
		goto out;
835

836
	e->eee_active = !!(reg & MV88E6352_PORT_STS_EEE);
837
out:
838
	mutex_unlock(&chip->reg_lock);
839 840

	return err;
841 842
}

843 844
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
845
{
V
Vivien Didelot 已提交
846
	struct mv88e6xxx_chip *chip = ds->priv;
847 848
	u16 reg;
	int err;
849

850
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
851 852
		return -EOPNOTSUPP;

853
	mutex_lock(&chip->reg_lock);
854

855 856
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
857 858
		goto out;

859
	reg &= ~0x0300;
860 861 862 863 864
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

865
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
866
out:
867
	mutex_unlock(&chip->reg_lock);
868

869
	return err;
870 871
}

872
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
873
{
874 875 876
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
877 878
	int i;

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

905
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
906 907
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
908 909 910

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
911

912
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
913 914
}

915 916
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
917
{
V
Vivien Didelot 已提交
918
	struct mv88e6xxx_chip *chip = ds->priv;
919
	int err;
920

921
	mutex_lock(&chip->reg_lock);
922
	err = mv88e6xxx_port_set_state(chip, port, state);
923
	mutex_unlock(&chip->reg_lock);
924 925

	if (err)
926
		dev_err(ds->dev, "p%d: failed to update state\n", port);
927 928
}

929 930 931 932 933 934 935 936
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

937 938 939 940 941 942 943 944
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

945 946
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
947 948
	int err;

949 950 951 952
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

953 954 955 956
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

957 958 959
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

980 981 982 983 984 985 986 987 988
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
989
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
990 991 992 993

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

994 995
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
996 997 998
	int dev, port;
	int err;

999 1000 1001 1002 1003 1004
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1018 1019
}

1020 1021 1022 1023 1024 1025
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1026
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1027 1028 1029
	mutex_unlock(&chip->reg_lock);

	if (err)
1030
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1031 1032
}

1033 1034 1035 1036 1037 1038 1039 1040
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1041 1042 1043 1044 1045 1046 1047 1048 1049
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1050 1051 1052 1053 1054 1055 1056 1057 1058
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1059 1060
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1061
				    switchdev_obj_dump_cb_t *cb)
1062
{
V
Vivien Didelot 已提交
1063
	struct mv88e6xxx_chip *chip = ds->priv;
1064 1065 1066
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1067 1068 1069
	u16 pvid;
	int err;

1070
	if (!chip->info->max_vid)
1071 1072
		return -EOPNOTSUPP;

1073
	mutex_lock(&chip->reg_lock);
1074

1075
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1076 1077 1078 1079
	if (err)
		goto unlock;

	do {
1080
		err = mv88e6xxx_vtu_getnext(chip, &next);
1081 1082 1083 1084 1085 1086
		if (err)
			break;

		if (!next.valid)
			break;

1087 1088
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1089 1090 1091
			continue;

		/* reinit and dump this VLAN obj */
1092 1093
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1094 1095
		vlan->flags = 0;

1096 1097
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
1098 1099 1100 1101 1102 1103 1104 1105
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1106
	} while (next.vid < chip->info->max_vid);
1107 1108

unlock:
1109
	mutex_unlock(&chip->reg_lock);
1110 1111 1112 1113

	return err;
}

1114
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1115 1116
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1117 1118 1119
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1120
	int i, err;
1121 1122 1123

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1124
	/* Set every FID bit used by the (un)bridged ports */
1125
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1126
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1127 1128 1129 1130 1131 1132
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1133 1134
	/* Set every FID bit used by the VLAN entries */
	do {
1135
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1136 1137 1138 1139 1140 1141 1142
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1143
	} while (vlan.vid < chip->info->max_vid);
1144 1145 1146 1147 1148

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1149
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1150 1151 1152
		return -ENOSPC;

	/* Clear the database */
1153
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1154 1155
}

1156 1157
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1158 1159 1160 1161 1162 1163
{
	int err;

	if (!vid)
		return -EINVAL;

1164 1165
	entry->vid = vid - 1;
	entry->valid = false;
1166

1167
	err = mv88e6xxx_vtu_getnext(chip, entry);
1168 1169 1170
	if (err)
		return err;

1171 1172
	if (entry->vid == vid && entry->valid)
		return 0;
1173

1174 1175 1176 1177 1178 1179 1180 1181
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1182
		/* Exclude all ports */
1183
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1184
			entry->member[i] =
1185
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1186 1187

		return mv88e6xxx_atu_new(chip, &entry->fid);
1188 1189
	}

1190 1191
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1192 1193
}

1194 1195 1196
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1197
	struct mv88e6xxx_chip *chip = ds->priv;
1198 1199 1200
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1201 1202 1203 1204 1205
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1206
	mutex_lock(&chip->reg_lock);
1207 1208

	do {
1209
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1210 1211 1212 1213 1214 1215 1216 1217 1218
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1219
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1220 1221 1222
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1223 1224 1225
			if (!ds->ports[port].netdev)
				continue;

1226
			if (vlan.member[i] ==
1227
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1228 1229
				continue;

1230 1231
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1232 1233
				break; /* same bridge, check next VLAN */

1234
			if (!ds->ports[i].bridge_dev)
1235 1236
				continue;

1237 1238 1239
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1240 1241 1242 1243 1244 1245
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1246
	mutex_unlock(&chip->reg_lock);
1247 1248 1249 1250

	return err;
}

1251 1252
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1253
{
V
Vivien Didelot 已提交
1254
	struct mv88e6xxx_chip *chip = ds->priv;
1255 1256
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1257
	int err;
1258

1259
	if (!chip->info->max_vid)
1260 1261
		return -EOPNOTSUPP;

1262
	mutex_lock(&chip->reg_lock);
1263
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1264
	mutex_unlock(&chip->reg_lock);
1265

1266
	return err;
1267 1268
}

1269 1270 1271 1272
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1273
{
V
Vivien Didelot 已提交
1274
	struct mv88e6xxx_chip *chip = ds->priv;
1275 1276
	int err;

1277
	if (!chip->info->max_vid)
1278 1279
		return -EOPNOTSUPP;

1280 1281 1282 1283 1284 1285 1286 1287
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1288 1289 1290 1291 1292 1293
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1294
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1295
				    u16 vid, u8 member)
1296
{
1297
	struct mv88e6xxx_vtu_entry vlan;
1298 1299
	int err;

1300
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1301
	if (err)
1302
		return err;
1303

1304
	vlan.member[port] = member;
1305

1306
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1307 1308
}

1309 1310 1311
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1312
{
V
Vivien Didelot 已提交
1313
	struct mv88e6xxx_chip *chip = ds->priv;
1314 1315
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1316
	u8 member;
1317 1318
	u16 vid;

1319
	if (!chip->info->max_vid)
1320 1321
		return;

1322
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1323
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1324
	else if (untagged)
1325
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1326
	else
1327
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1328

1329
	mutex_lock(&chip->reg_lock);
1330

1331
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1332
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1333 1334
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1335

1336
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1337 1338
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1339

1340
	mutex_unlock(&chip->reg_lock);
1341 1342
}

1343
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1344
				    int port, u16 vid)
1345
{
1346
	struct mv88e6xxx_vtu_entry vlan;
1347 1348
	int i, err;

1349
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1350
	if (err)
1351
		return err;
1352

1353
	/* Tell switchdev if this VLAN is handled in software */
1354
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1355
		return -EOPNOTSUPP;
1356

1357
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1358 1359

	/* keep the VLAN unless all ports are excluded */
1360
	vlan.valid = false;
1361
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1362 1363
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1364
			vlan.valid = true;
1365 1366 1367 1368
			break;
		}
	}

1369
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1370 1371 1372
	if (err)
		return err;

1373
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1374 1375
}

1376 1377
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1378
{
V
Vivien Didelot 已提交
1379
	struct mv88e6xxx_chip *chip = ds->priv;
1380 1381 1382
	u16 pvid, vid;
	int err = 0;

1383
	if (!chip->info->max_vid)
1384 1385
		return -EOPNOTSUPP;

1386
	mutex_lock(&chip->reg_lock);
1387

1388
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1389 1390 1391
	if (err)
		goto unlock;

1392
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1393
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1394 1395 1396 1397
		if (err)
			goto unlock;

		if (vid == pvid) {
1398
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1399 1400 1401 1402 1403
			if (err)
				goto unlock;
		}
	}

1404
unlock:
1405
	mutex_unlock(&chip->reg_lock);
1406 1407 1408 1409

	return err;
}

1410 1411 1412
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1413
{
1414
	struct mv88e6xxx_vtu_entry vlan;
1415
	struct mv88e6xxx_atu_entry entry;
1416 1417
	int err;

1418 1419
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1420
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1421
	else
1422
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1423 1424
	if (err)
		return err;
1425

1426
	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1427 1428 1429 1430
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1431 1432 1433
	if (err)
		return err;

1434
	/* Initialize a fresh ATU entry if it isn't found */
1435
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1436 1437 1438 1439 1440
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1441
	/* Purge the ATU entry only if no port is using it anymore */
1442
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1443 1444
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1445
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1446
	} else {
1447
		entry.portvec |= BIT(port);
1448
		entry.state = state;
1449 1450
	}

1451
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1452 1453
}

1454 1455 1456
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1457 1458 1459 1460 1461 1462 1463
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1464 1465 1466
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1467
{
V
Vivien Didelot 已提交
1468
	struct mv88e6xxx_chip *chip = ds->priv;
1469

1470
	mutex_lock(&chip->reg_lock);
1471
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1472
					 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC))
1473 1474
		dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
			port);
1475
	mutex_unlock(&chip->reg_lock);
1476 1477
}

1478 1479
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1480
{
V
Vivien Didelot 已提交
1481
	struct mv88e6xxx_chip *chip = ds->priv;
1482
	int err;
1483

1484
	mutex_lock(&chip->reg_lock);
1485
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1486
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1487
	mutex_unlock(&chip->reg_lock);
1488

1489
	return err;
1490 1491
}

1492 1493 1494
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1495
				      switchdev_obj_dump_cb_t *cb)
1496
{
1497
	struct mv88e6xxx_atu_entry addr;
1498 1499
	int err;

1500
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1501
	eth_broadcast_addr(addr.mac);
1502 1503

	do {
1504
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1505
		if (err)
1506
			return err;
1507

1508
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1509 1510
			break;

1511
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1512 1513 1514 1515
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1516

1517 1518 1519 1520
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1521 1522
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1523
			if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1524 1525 1526
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1527 1528 1529 1530 1531 1532 1533 1534 1535
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1536 1537
		} else {
			return -EOPNOTSUPP;
1538
		}
1539 1540 1541 1542

		err = cb(obj);
		if (err)
			return err;
1543 1544 1545 1546 1547
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1548 1549
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1550
				  switchdev_obj_dump_cb_t *cb)
1551
{
1552
	struct mv88e6xxx_vtu_entry vlan = {
1553
		.vid = chip->info->max_vid,
1554
	};
1555
	u16 fid;
1556 1557
	int err;

1558
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1559
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1560
	if (err)
1561
		return err;
1562

1563
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1564
	if (err)
1565
		return err;
1566

1567
	/* Dump VLANs' Filtering Information Databases */
1568
	do {
1569
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1570
		if (err)
1571
			return err;
1572 1573 1574 1575

		if (!vlan.valid)
			break;

1576 1577
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1578
		if (err)
1579
			return err;
1580
	} while (vlan.vid < chip->info->max_vid);
1581

1582 1583 1584 1585 1586
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1587
				   switchdev_obj_dump_cb_t *cb)
1588
{
V
Vivien Didelot 已提交
1589
	struct mv88e6xxx_chip *chip = ds->priv;
1590 1591 1592 1593
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1594
	mutex_unlock(&chip->reg_lock);
1595 1596 1597 1598

	return err;
}

1599 1600
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1601
{
1602
	struct dsa_switch *ds;
1603
	int port;
1604
	int dev;
1605
	int err;
1606

1607 1608 1609 1610
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1611
			if (err)
1612
				return err;
1613 1614 1615
		}
	}

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1645
	mutex_unlock(&chip->reg_lock);
1646

1647
	return err;
1648 1649
}

1650 1651
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1652
{
V
Vivien Didelot 已提交
1653
	struct mv88e6xxx_chip *chip = ds->priv;
1654

1655
	mutex_lock(&chip->reg_lock);
1656 1657 1658
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1659
	mutex_unlock(&chip->reg_lock);
1660 1661
}

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1692 1693 1694 1695 1696 1697 1698 1699
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1713
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1714
{
1715
	int i, err;
1716

1717
	/* Set all ports to the Disabled state */
1718
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1719
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1720 1721
		if (err)
			return err;
1722 1723
	}

1724 1725 1726
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1727 1728
	usleep_range(2000, 4000);

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1740
	mv88e6xxx_hardware_reset(chip);
1741

1742
	return mv88e6xxx_software_reset(chip);
1743 1744
}

1745
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1746 1747
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1748 1749 1750
{
	int err;

1751 1752 1753 1754
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1755 1756 1757
	if (err)
		return err;

1758 1759 1760 1761 1762 1763 1764 1765
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1766 1767
}

1768
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1769
{
1770
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1771
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1772
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1773
}
1774

1775 1776 1777
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1778
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1779
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1780
}
1781

1782 1783 1784 1785
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1786 1787
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1788
}
1789

1790 1791 1792 1793
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1794

1795 1796
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1797

1798 1799 1800
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1801

1802 1803
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1804

1805
	return -EINVAL;
1806 1807
}

1808
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1809
{
1810
	bool message = dsa_is_dsa_port(chip->ds, port);
1811

1812
	return mv88e6xxx_port_set_message_port(chip, port, message);
1813
}
1814

1815
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1816
{
1817
	bool flood = port == dsa_upstream_port(chip->ds);
1818

1819 1820 1821 1822
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1823

1824
	return 0;
1825 1826
}

1827 1828 1829
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1830 1831
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1832

1833
	return 0;
1834 1835
}

1836
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1837
{
1838
	struct dsa_switch *ds = chip->ds;
1839
	int err;
1840
	u16 reg;
1841

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1871 1872 1873 1874
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1875 1876
	if (err)
		return err;
1877

1878
	err = mv88e6xxx_setup_port_mode(chip, port);
1879 1880
	if (err)
		return err;
1881

1882
	err = mv88e6xxx_setup_egress_floods(chip, port);
1883 1884 1885
	if (err)
		return err;

1886 1887 1888
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1889
	 */
1890 1891 1892 1893 1894
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1895

1896
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1897
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1898 1899 1900
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1901
	 */
1902 1903 1904
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1905

1906 1907 1908 1909
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1910 1911
		if (err)
			return err;
1912 1913
	}

1914
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1915
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1916 1917 1918
	if (err)
		return err;

1919 1920
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1921 1922 1923 1924
		if (err)
			return err;
	}

1925 1926 1927 1928 1929
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1930
	reg = 1 << port;
1931 1932
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1933
		reg = 0;
1934

1935 1936
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1937 1938
	if (err)
		return err;
1939 1940

	/* Egress rate control 2: disable egress rate control. */
1941 1942
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1943 1944
	if (err)
		return err;
1945

1946 1947
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1948 1949
		if (err)
			return err;
1950
	}
1951

1952 1953 1954 1955 1956 1957
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1958 1959
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1960 1961
		if (err)
			return err;
1962
	}
1963

1964 1965
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1966 1967
		if (err)
			return err;
1968 1969
	}

1970 1971
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1972 1973
		if (err)
			return err;
1974 1975
	}

1976
	err = mv88e6xxx_setup_message_port(chip, port);
1977 1978
	if (err)
		return err;
1979

1980
	/* Port based VLAN map: give each port the same default address
1981 1982
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1983
	 */
1984
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1985 1986
	if (err)
		return err;
1987

1988
	err = mv88e6xxx_port_vlan_map(chip, port);
1989 1990
	if (err)
		return err;
1991 1992 1993 1994

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1995
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1996 1997
}

1998 1999 2000 2001
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
2002
	int err;
2003 2004

	mutex_lock(&chip->reg_lock);
2005
	err = mv88e6xxx_serdes_power(chip, port, true);
2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
2017 2018
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2019 2020 2021
	mutex_unlock(&chip->reg_lock);
}

2022 2023 2024
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2025
	struct mv88e6xxx_chip *chip = ds->priv;
2026 2027 2028
	int err;

	mutex_lock(&chip->reg_lock);
2029
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2030 2031 2032 2033 2034
	mutex_unlock(&chip->reg_lock);

	return err;
}

2035
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2036
{
2037
	struct dsa_switch *ds = chip->ds;
2038
	u32 upstream_port = dsa_upstream_port(ds);
2039
	int err;
2040

2041 2042
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
2043 2044 2045 2046
		if (err)
			return err;
	}

2047 2048
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
2049 2050 2051
		if (err)
			return err;
	}
2052

2053
	/* Disable remote management, and set the switch's DSA device number. */
2054 2055
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
				 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
2056
				 (ds->index & 0x1f));
2057 2058 2059
	if (err)
		return err;

2060
	/* Configure the IP ToS mapping registers. */
2061
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
2062
	if (err)
2063
		return err;
2064
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
2065
	if (err)
2066
		return err;
2067
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
2068
	if (err)
2069
		return err;
2070
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
2071
	if (err)
2072
		return err;
2073
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
2074
	if (err)
2075
		return err;
2076
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
2077
	if (err)
2078
		return err;
2079
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
2080
	if (err)
2081
		return err;
2082
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
2083
	if (err)
2084
		return err;
2085 2086

	/* Configure the IEEE 802.1p priority mapping register. */
2087
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
2088
	if (err)
2089
		return err;
2090

2091 2092 2093 2094 2095
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2096
	/* Clear the statistics counters for all ports */
2097 2098 2099
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
				 MV88E6XXX_G1_STATS_OP_BUSY |
				 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
2100 2101 2102 2103
	if (err)
		return err;

	/* Wait for the flush to complete. */
2104
	err = mv88e6xxx_g1_stats_wait(chip);
2105 2106 2107 2108 2109 2110
	if (err)
		return err;

	return 0;
}

2111
static int mv88e6xxx_setup(struct dsa_switch *ds)
2112
{
V
Vivien Didelot 已提交
2113
	struct mv88e6xxx_chip *chip = ds->priv;
2114
	int err;
2115 2116
	int i;

2117
	chip->ds = ds;
2118
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2119

2120
	mutex_lock(&chip->reg_lock);
2121

2122
	/* Setup Switch Port Registers */
2123
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2124 2125 2126 2127 2128 2129 2130
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2131 2132 2133
	if (err)
		goto unlock;

2134
	/* Setup Switch Global 2 Registers */
2135
	if (chip->info->global2_addr) {
2136
		err = mv88e6xxx_g2_setup(chip);
2137 2138 2139
		if (err)
			goto unlock;
	}
2140

2141 2142 2143 2144
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2145 2146 2147 2148
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2149 2150 2151 2152
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2153 2154 2155 2156
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2157 2158 2159 2160
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2161 2162 2163 2164
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2165 2166 2167
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2168

2169
unlock:
2170
	mutex_unlock(&chip->reg_lock);
2171

2172
	return err;
2173 2174
}

2175 2176
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2177
	struct mv88e6xxx_chip *chip = ds->priv;
2178 2179
	int err;

2180 2181
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2182

2183 2184
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2185 2186 2187 2188 2189
	mutex_unlock(&chip->reg_lock);

	return err;
}

2190
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2191
{
2192 2193
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2194 2195
	u16 val;
	int err;
2196

2197 2198 2199
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2200
	mutex_lock(&chip->reg_lock);
2201
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2202
	mutex_unlock(&chip->reg_lock);
2203

2204 2205 2206 2207 2208
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2209
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2210 2211
	}

2212
	return err ? err : val;
2213 2214
}

2215
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2216
{
2217 2218
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2219
	int err;
2220

2221 2222 2223
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2224
	mutex_lock(&chip->reg_lock);
2225
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2226
	mutex_unlock(&chip->reg_lock);
2227 2228

	return err;
2229 2230
}

2231
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2232 2233
				   struct device_node *np,
				   bool external)
2234 2235
{
	static int index;
2236
	struct mv88e6xxx_mdio_bus *mdio_bus;
2237 2238 2239
	struct mii_bus *bus;
	int err;

2240
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2241 2242 2243
	if (!bus)
		return -ENOMEM;

2244
	mdio_bus = bus->priv;
2245
	mdio_bus->bus = bus;
2246
	mdio_bus->chip = chip;
2247 2248
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2249

2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2260
	bus->parent = chip->dev;
2261

2262 2263
	if (np)
		err = of_mdiobus_register(bus, np);
2264 2265 2266
	else
		err = mdiobus_register(bus);
	if (err) {
2267
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2268
		return err;
2269
	}
2270 2271 2272 2273 2274

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2275 2276

	return 0;
2277
}
2278

2279 2280 2281 2282 2283
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2284

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2315 2316
}

2317
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2318 2319

{
2320 2321
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2322

2323 2324
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2325

2326 2327
		mdiobus_unregister(bus);
	}
2328 2329
}

2330 2331
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2332
	struct mv88e6xxx_chip *chip = ds->priv;
2333 2334 2335 2336 2337 2338 2339

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2340
	struct mv88e6xxx_chip *chip = ds->priv;
2341 2342
	int err;

2343 2344
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2345

2346 2347
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2361
	struct mv88e6xxx_chip *chip = ds->priv;
2362 2363
	int err;

2364 2365 2366
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2367 2368 2369 2370
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2371
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2372 2373 2374 2375 2376
	mutex_unlock(&chip->reg_lock);

	return err;
}

2377
static const struct mv88e6xxx_ops mv88e6085_ops = {
2378
	/* MV88E6XXX_FAMILY_6097 */
2379
	.irl_init_all = mv88e6352_g2_irl_init_all,
2380
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2381 2382
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2383
	.port_set_link = mv88e6xxx_port_set_link,
2384
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2385
	.port_set_speed = mv88e6185_port_set_speed,
2386
	.port_tag_remap = mv88e6095_port_tag_remap,
2387
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2388
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2389
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2390
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2391
	.port_pause_limit = mv88e6097_port_pause_limit,
2392
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2393
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2394
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2395 2396
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2397
	.stats_get_stats = mv88e6095_stats_get_stats,
2398 2399
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2400
	.watchdog_ops = &mv88e6097_watchdog_ops,
2401
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2402
	.pot_clear = mv88e6xxx_g2_pot_clear,
2403 2404
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2405
	.reset = mv88e6185_g1_reset,
2406
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2407
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2408 2409 2410
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2411
	/* MV88E6XXX_FAMILY_6095 */
2412
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2413 2414
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2415
	.port_set_link = mv88e6xxx_port_set_link,
2416
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2417
	.port_set_speed = mv88e6185_port_set_speed,
2418
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2419
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2420
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2421
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2422 2423
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2424
	.stats_get_stats = mv88e6095_stats_get_stats,
2425
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2426 2427
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2428
	.reset = mv88e6185_g1_reset,
2429
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2430
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2431 2432
};

2433
static const struct mv88e6xxx_ops mv88e6097_ops = {
2434
	/* MV88E6XXX_FAMILY_6097 */
2435
	.irl_init_all = mv88e6352_g2_irl_init_all,
2436 2437 2438 2439 2440 2441
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2442
	.port_tag_remap = mv88e6095_port_tag_remap,
2443
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2444
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2445
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2446
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2447
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2448
	.port_pause_limit = mv88e6097_port_pause_limit,
2449
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2450
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2451 2452 2453 2454
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2455 2456
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2457
	.watchdog_ops = &mv88e6097_watchdog_ops,
2458
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2459
	.pot_clear = mv88e6xxx_g2_pot_clear,
2460
	.reset = mv88e6352_g1_reset,
2461
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2462
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2463 2464
};

2465
static const struct mv88e6xxx_ops mv88e6123_ops = {
2466
	/* MV88E6XXX_FAMILY_6165 */
2467
	.irl_init_all = mv88e6352_g2_irl_init_all,
2468
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2469 2470
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2471
	.port_set_link = mv88e6xxx_port_set_link,
2472
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2473
	.port_set_speed = mv88e6185_port_set_speed,
2474
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2475
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2476
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2477
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2478
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2479 2480
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2481
	.stats_get_stats = mv88e6095_stats_get_stats,
2482 2483
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2484
	.watchdog_ops = &mv88e6097_watchdog_ops,
2485
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2486
	.pot_clear = mv88e6xxx_g2_pot_clear,
2487
	.reset = mv88e6352_g1_reset,
2488
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2489
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2490 2491 2492
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2493
	/* MV88E6XXX_FAMILY_6185 */
2494
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2495 2496
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2497
	.port_set_link = mv88e6xxx_port_set_link,
2498
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2499
	.port_set_speed = mv88e6185_port_set_speed,
2500
	.port_tag_remap = mv88e6095_port_tag_remap,
2501
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2502
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2503
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2504
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2505
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2506
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2507
	.port_pause_limit = mv88e6097_port_pause_limit,
2508
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2509 2510
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2511
	.stats_get_stats = mv88e6095_stats_get_stats,
2512 2513
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2514
	.watchdog_ops = &mv88e6097_watchdog_ops,
2515
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2516 2517
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2518
	.reset = mv88e6185_g1_reset,
2519
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2520
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2521 2522
};

2523 2524
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2525
	.irl_init_all = mv88e6352_g2_irl_init_all,
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2539
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2540
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2541
	.port_pause_limit = mv88e6097_port_pause_limit,
2542 2543 2544 2545 2546 2547
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2548 2549
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2550 2551
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2552
	.pot_clear = mv88e6xxx_g2_pot_clear,
2553
	.reset = mv88e6352_g1_reset,
2554
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2555
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2556 2557
};

2558
static const struct mv88e6xxx_ops mv88e6161_ops = {
2559
	/* MV88E6XXX_FAMILY_6165 */
2560
	.irl_init_all = mv88e6352_g2_irl_init_all,
2561
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2562 2563
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2564
	.port_set_link = mv88e6xxx_port_set_link,
2565
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2566
	.port_set_speed = mv88e6185_port_set_speed,
2567
	.port_tag_remap = mv88e6095_port_tag_remap,
2568
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2569
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2570
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2571
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2572
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2573
	.port_pause_limit = mv88e6097_port_pause_limit,
2574
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2575
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2576
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2577 2578
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2579
	.stats_get_stats = mv88e6095_stats_get_stats,
2580 2581
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2582
	.watchdog_ops = &mv88e6097_watchdog_ops,
2583
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2584
	.pot_clear = mv88e6xxx_g2_pot_clear,
2585
	.reset = mv88e6352_g1_reset,
2586
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2587
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2588 2589 2590
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2591
	/* MV88E6XXX_FAMILY_6165 */
2592
	.irl_init_all = mv88e6352_g2_irl_init_all,
2593
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2594 2595
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2596
	.port_set_link = mv88e6xxx_port_set_link,
2597
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2598
	.port_set_speed = mv88e6185_port_set_speed,
2599
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2600
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2601
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2602 2603
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2604
	.stats_get_stats = mv88e6095_stats_get_stats,
2605 2606
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2607
	.watchdog_ops = &mv88e6097_watchdog_ops,
2608
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2609
	.pot_clear = mv88e6xxx_g2_pot_clear,
2610
	.reset = mv88e6352_g1_reset,
2611
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2612
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2613 2614 2615
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2616
	/* MV88E6XXX_FAMILY_6351 */
2617
	.irl_init_all = mv88e6352_g2_irl_init_all,
2618
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2619 2620
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2621
	.port_set_link = mv88e6xxx_port_set_link,
2622
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2623
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2624
	.port_set_speed = mv88e6185_port_set_speed,
2625
	.port_tag_remap = mv88e6095_port_tag_remap,
2626
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2627
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2628
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2629
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2630
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2631
	.port_pause_limit = mv88e6097_port_pause_limit,
2632
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2633
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2634
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2635 2636
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2637
	.stats_get_stats = mv88e6095_stats_get_stats,
2638 2639
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2640
	.watchdog_ops = &mv88e6097_watchdog_ops,
2641
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2642
	.pot_clear = mv88e6xxx_g2_pot_clear,
2643
	.reset = mv88e6352_g1_reset,
2644
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2645
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2646 2647 2648
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2649
	/* MV88E6XXX_FAMILY_6352 */
2650
	.irl_init_all = mv88e6352_g2_irl_init_all,
2651 2652
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2653
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2654 2655
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2656
	.port_set_link = mv88e6xxx_port_set_link,
2657
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2658
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2659
	.port_set_speed = mv88e6352_port_set_speed,
2660
	.port_tag_remap = mv88e6095_port_tag_remap,
2661
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2662
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2663
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2664
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2665
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2666
	.port_pause_limit = mv88e6097_port_pause_limit,
2667
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2668
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2669
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2670 2671
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2672
	.stats_get_stats = mv88e6095_stats_get_stats,
2673 2674
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2675
	.watchdog_ops = &mv88e6097_watchdog_ops,
2676
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2677
	.pot_clear = mv88e6xxx_g2_pot_clear,
2678
	.reset = mv88e6352_g1_reset,
2679
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2680
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2681
	.serdes_power = mv88e6352_serdes_power,
2682 2683 2684
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2685
	/* MV88E6XXX_FAMILY_6351 */
2686
	.irl_init_all = mv88e6352_g2_irl_init_all,
2687
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2688 2689
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2690
	.port_set_link = mv88e6xxx_port_set_link,
2691
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2692
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2693
	.port_set_speed = mv88e6185_port_set_speed,
2694
	.port_tag_remap = mv88e6095_port_tag_remap,
2695
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2696
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2697
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2698
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2699
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2700
	.port_pause_limit = mv88e6097_port_pause_limit,
2701
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2702
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2703
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2704 2705
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2706
	.stats_get_stats = mv88e6095_stats_get_stats,
2707 2708
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2709
	.watchdog_ops = &mv88e6097_watchdog_ops,
2710
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2711
	.pot_clear = mv88e6xxx_g2_pot_clear,
2712
	.reset = mv88e6352_g1_reset,
2713
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2714
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2715 2716 2717
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2718
	/* MV88E6XXX_FAMILY_6352 */
2719
	.irl_init_all = mv88e6352_g2_irl_init_all,
2720 2721
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2722
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2723 2724
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2725
	.port_set_link = mv88e6xxx_port_set_link,
2726
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2727
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2728
	.port_set_speed = mv88e6352_port_set_speed,
2729
	.port_tag_remap = mv88e6095_port_tag_remap,
2730
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2731
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2732
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2733
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2734
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2735
	.port_pause_limit = mv88e6097_port_pause_limit,
2736
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2737
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2738
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2739 2740
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2741
	.stats_get_stats = mv88e6095_stats_get_stats,
2742 2743
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2744
	.watchdog_ops = &mv88e6097_watchdog_ops,
2745
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2746
	.pot_clear = mv88e6xxx_g2_pot_clear,
2747
	.reset = mv88e6352_g1_reset,
2748
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2749
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2750
	.serdes_power = mv88e6352_serdes_power,
2751 2752 2753
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2754
	/* MV88E6XXX_FAMILY_6185 */
2755
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2756 2757
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2758
	.port_set_link = mv88e6xxx_port_set_link,
2759
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2760
	.port_set_speed = mv88e6185_port_set_speed,
2761
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2762
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2763
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2764
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2765
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2766 2767
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2768
	.stats_get_stats = mv88e6095_stats_get_stats,
2769 2770
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2771
	.watchdog_ops = &mv88e6097_watchdog_ops,
2772
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2773 2774
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2775
	.reset = mv88e6185_g1_reset,
2776
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2777
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2778 2779
};

2780
static const struct mv88e6xxx_ops mv88e6190_ops = {
2781
	/* MV88E6XXX_FAMILY_6390 */
2782
	.irl_init_all = mv88e6390_g2_irl_init_all,
2783 2784
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2785 2786 2787 2788 2789 2790 2791
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2792
	.port_tag_remap = mv88e6390_port_tag_remap,
2793
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2794
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2795
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2796
	.port_pause_limit = mv88e6390_port_pause_limit,
2797
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2798
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2799
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2800
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2801 2802
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2803
	.stats_get_stats = mv88e6390_stats_get_stats,
2804 2805
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2806
	.watchdog_ops = &mv88e6390_watchdog_ops,
2807
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2808
	.pot_clear = mv88e6xxx_g2_pot_clear,
2809
	.reset = mv88e6352_g1_reset,
2810 2811
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2812
	.serdes_power = mv88e6390_serdes_power,
2813 2814 2815
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2816
	/* MV88E6XXX_FAMILY_6390 */
2817
	.irl_init_all = mv88e6390_g2_irl_init_all,
2818 2819
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2820 2821 2822 2823 2824 2825 2826
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2827
	.port_tag_remap = mv88e6390_port_tag_remap,
2828
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2829
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2830
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2831
	.port_pause_limit = mv88e6390_port_pause_limit,
2832
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2833
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2834
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2835
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2836 2837
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2838
	.stats_get_stats = mv88e6390_stats_get_stats,
2839 2840
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2841
	.watchdog_ops = &mv88e6390_watchdog_ops,
2842
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2843
	.pot_clear = mv88e6xxx_g2_pot_clear,
2844
	.reset = mv88e6352_g1_reset,
2845 2846
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2847
	.serdes_power = mv88e6390_serdes_power,
2848 2849 2850
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2851
	/* MV88E6XXX_FAMILY_6390 */
2852
	.irl_init_all = mv88e6390_g2_irl_init_all,
2853 2854
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2855 2856 2857 2858 2859 2860 2861
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2862
	.port_tag_remap = mv88e6390_port_tag_remap,
2863
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2864
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2865
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2866
	.port_pause_limit = mv88e6390_port_pause_limit,
2867
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2868
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2869
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2870
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2871 2872
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2873
	.stats_get_stats = mv88e6390_stats_get_stats,
2874 2875
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2876
	.watchdog_ops = &mv88e6390_watchdog_ops,
2877
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2878
	.pot_clear = mv88e6xxx_g2_pot_clear,
2879
	.reset = mv88e6352_g1_reset,
2880 2881
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2882
	.serdes_power = mv88e6390_serdes_power,
2883 2884
};

2885
static const struct mv88e6xxx_ops mv88e6240_ops = {
2886
	/* MV88E6XXX_FAMILY_6352 */
2887
	.irl_init_all = mv88e6352_g2_irl_init_all,
2888 2889
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2890
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2891 2892
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2893
	.port_set_link = mv88e6xxx_port_set_link,
2894
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2895
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2896
	.port_set_speed = mv88e6352_port_set_speed,
2897
	.port_tag_remap = mv88e6095_port_tag_remap,
2898
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2899
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2900
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2901
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2902
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2903
	.port_pause_limit = mv88e6097_port_pause_limit,
2904
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2905
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2906
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2907 2908
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2909
	.stats_get_stats = mv88e6095_stats_get_stats,
2910 2911
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2912
	.watchdog_ops = &mv88e6097_watchdog_ops,
2913
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2914
	.pot_clear = mv88e6xxx_g2_pot_clear,
2915
	.reset = mv88e6352_g1_reset,
2916
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2917
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2918
	.serdes_power = mv88e6352_serdes_power,
2919 2920
};

2921
static const struct mv88e6xxx_ops mv88e6290_ops = {
2922
	/* MV88E6XXX_FAMILY_6390 */
2923
	.irl_init_all = mv88e6390_g2_irl_init_all,
2924 2925
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2926 2927 2928 2929 2930 2931 2932
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2933
	.port_tag_remap = mv88e6390_port_tag_remap,
2934
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2935
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2936
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2937
	.port_pause_limit = mv88e6390_port_pause_limit,
2938
	.port_set_cmode = mv88e6390x_port_set_cmode,
2939
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2940
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2941
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2942
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2943 2944
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2945
	.stats_get_stats = mv88e6390_stats_get_stats,
2946 2947
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2948
	.watchdog_ops = &mv88e6390_watchdog_ops,
2949
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2950
	.pot_clear = mv88e6xxx_g2_pot_clear,
2951
	.reset = mv88e6352_g1_reset,
2952 2953
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2954
	.serdes_power = mv88e6390_serdes_power,
2955 2956
};

2957
static const struct mv88e6xxx_ops mv88e6320_ops = {
2958
	/* MV88E6XXX_FAMILY_6320 */
2959
	.irl_init_all = mv88e6352_g2_irl_init_all,
2960 2961
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2962
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2963 2964
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2965
	.port_set_link = mv88e6xxx_port_set_link,
2966
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2967
	.port_set_speed = mv88e6185_port_set_speed,
2968
	.port_tag_remap = mv88e6095_port_tag_remap,
2969
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2970
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2971
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2972
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2973
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2974
	.port_pause_limit = mv88e6097_port_pause_limit,
2975
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2976
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2977
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2978 2979
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2980
	.stats_get_stats = mv88e6320_stats_get_stats,
2981 2982
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2983
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2984
	.pot_clear = mv88e6xxx_g2_pot_clear,
2985
	.reset = mv88e6352_g1_reset,
2986
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2987
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2988 2989 2990
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2991
	/* MV88E6XXX_FAMILY_6320 */
2992
	.irl_init_all = mv88e6352_g2_irl_init_all,
2993 2994
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2995
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2996 2997
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2998
	.port_set_link = mv88e6xxx_port_set_link,
2999
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3000
	.port_set_speed = mv88e6185_port_set_speed,
3001
	.port_tag_remap = mv88e6095_port_tag_remap,
3002
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3003
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3004
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3005
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3006
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3007
	.port_pause_limit = mv88e6097_port_pause_limit,
3008
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3009
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3010
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3011 3012
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3013
	.stats_get_stats = mv88e6320_stats_get_stats,
3014 3015
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3016
	.reset = mv88e6352_g1_reset,
3017
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3018
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3019 3020
};

3021 3022
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3023
	.irl_init_all = mv88e6352_g2_irl_init_all,
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3037
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3038
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3039
	.port_pause_limit = mv88e6097_port_pause_limit,
3040 3041 3042 3043 3044 3045
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3046 3047
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3048 3049
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3050
	.pot_clear = mv88e6xxx_g2_pot_clear,
3051
	.reset = mv88e6352_g1_reset,
3052
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3053
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3054 3055
};

3056
static const struct mv88e6xxx_ops mv88e6350_ops = {
3057
	/* MV88E6XXX_FAMILY_6351 */
3058
	.irl_init_all = mv88e6352_g2_irl_init_all,
3059
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3060 3061
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3062
	.port_set_link = mv88e6xxx_port_set_link,
3063
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3064
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3065
	.port_set_speed = mv88e6185_port_set_speed,
3066
	.port_tag_remap = mv88e6095_port_tag_remap,
3067
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3068
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3069
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3070
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3071
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3072
	.port_pause_limit = mv88e6097_port_pause_limit,
3073
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3074
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3075
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3076 3077
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3078
	.stats_get_stats = mv88e6095_stats_get_stats,
3079 3080
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3081
	.watchdog_ops = &mv88e6097_watchdog_ops,
3082
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3083
	.pot_clear = mv88e6xxx_g2_pot_clear,
3084
	.reset = mv88e6352_g1_reset,
3085
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3086
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3087 3088 3089
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3090
	/* MV88E6XXX_FAMILY_6351 */
3091
	.irl_init_all = mv88e6352_g2_irl_init_all,
3092
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3093 3094
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3095
	.port_set_link = mv88e6xxx_port_set_link,
3096
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3097
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3098
	.port_set_speed = mv88e6185_port_set_speed,
3099
	.port_tag_remap = mv88e6095_port_tag_remap,
3100
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3101
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3102
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3103
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3104
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3105
	.port_pause_limit = mv88e6097_port_pause_limit,
3106
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3107
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3108
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3109 3110
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3111
	.stats_get_stats = mv88e6095_stats_get_stats,
3112 3113
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3114
	.watchdog_ops = &mv88e6097_watchdog_ops,
3115
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3116
	.pot_clear = mv88e6xxx_g2_pot_clear,
3117
	.reset = mv88e6352_g1_reset,
3118
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3119
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3120 3121 3122
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3123
	/* MV88E6XXX_FAMILY_6352 */
3124
	.irl_init_all = mv88e6352_g2_irl_init_all,
3125 3126
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3127
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3128 3129
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3130
	.port_set_link = mv88e6xxx_port_set_link,
3131
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3132
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3133
	.port_set_speed = mv88e6352_port_set_speed,
3134
	.port_tag_remap = mv88e6095_port_tag_remap,
3135
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3136
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3137
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3138
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3139
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3140
	.port_pause_limit = mv88e6097_port_pause_limit,
3141
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3142
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3143
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3144 3145
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3146
	.stats_get_stats = mv88e6095_stats_get_stats,
3147 3148
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3149
	.watchdog_ops = &mv88e6097_watchdog_ops,
3150
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3151
	.pot_clear = mv88e6xxx_g2_pot_clear,
3152
	.reset = mv88e6352_g1_reset,
3153
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3154
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3155
	.serdes_power = mv88e6352_serdes_power,
3156 3157
};

3158
static const struct mv88e6xxx_ops mv88e6390_ops = {
3159
	/* MV88E6XXX_FAMILY_6390 */
3160
	.irl_init_all = mv88e6390_g2_irl_init_all,
3161 3162
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3163 3164 3165 3166 3167 3168 3169
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3170
	.port_tag_remap = mv88e6390_port_tag_remap,
3171
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3172
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3173
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3174
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3175
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3176
	.port_pause_limit = mv88e6390_port_pause_limit,
3177
	.port_set_cmode = mv88e6390x_port_set_cmode,
3178
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3179
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3180
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3181
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3182 3183
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3184
	.stats_get_stats = mv88e6390_stats_get_stats,
3185 3186
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3187
	.watchdog_ops = &mv88e6390_watchdog_ops,
3188
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3189
	.pot_clear = mv88e6xxx_g2_pot_clear,
3190
	.reset = mv88e6352_g1_reset,
3191 3192
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3193
	.serdes_power = mv88e6390_serdes_power,
3194 3195 3196
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3197
	/* MV88E6XXX_FAMILY_6390 */
3198
	.irl_init_all = mv88e6390_g2_irl_init_all,
3199 3200
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3201 3202 3203 3204 3205 3206 3207
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3208
	.port_tag_remap = mv88e6390_port_tag_remap,
3209
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3210
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3211
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3212
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3213
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3214
	.port_pause_limit = mv88e6390_port_pause_limit,
3215
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3216
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3217
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3218
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3219 3220
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3221
	.stats_get_stats = mv88e6390_stats_get_stats,
3222 3223
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3224
	.watchdog_ops = &mv88e6390_watchdog_ops,
3225
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3226
	.pot_clear = mv88e6xxx_g2_pot_clear,
3227
	.reset = mv88e6352_g1_reset,
3228 3229
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3230
	.serdes_power = mv88e6390_serdes_power,
3231 3232
};

3233 3234
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3235
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3236 3237 3238 3239
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3240
		.max_vid = 4095,
3241
		.port_base_addr = 0x10,
3242
		.global1_addr = 0x1b,
3243
		.global2_addr = 0x1c,
3244
		.age_time_coeff = 15000,
3245
		.g1_irqs = 8,
3246
		.g2_irqs = 10,
3247
		.atu_move_port_mask = 0xf,
3248
		.pvt = true,
3249
		.tag_protocol = DSA_TAG_PROTO_DSA,
3250
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3251
		.ops = &mv88e6085_ops,
3252 3253 3254
	},

	[MV88E6095] = {
3255
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3256 3257 3258 3259
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3260
		.max_vid = 4095,
3261
		.port_base_addr = 0x10,
3262
		.global1_addr = 0x1b,
3263
		.global2_addr = 0x1c,
3264
		.age_time_coeff = 15000,
3265
		.g1_irqs = 8,
3266
		.atu_move_port_mask = 0xf,
3267
		.tag_protocol = DSA_TAG_PROTO_DSA,
3268
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3269
		.ops = &mv88e6095_ops,
3270 3271
	},

3272
	[MV88E6097] = {
3273
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3274 3275 3276 3277
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3278
		.max_vid = 4095,
3279 3280
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3281
		.global2_addr = 0x1c,
3282
		.age_time_coeff = 15000,
3283
		.g1_irqs = 8,
3284
		.g2_irqs = 10,
3285
		.atu_move_port_mask = 0xf,
3286
		.pvt = true,
3287
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3288 3289 3290 3291
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3292
	[MV88E6123] = {
3293
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3294 3295 3296 3297
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3298
		.max_vid = 4095,
3299
		.port_base_addr = 0x10,
3300
		.global1_addr = 0x1b,
3301
		.global2_addr = 0x1c,
3302
		.age_time_coeff = 15000,
3303
		.g1_irqs = 9,
3304
		.g2_irqs = 10,
3305
		.atu_move_port_mask = 0xf,
3306
		.pvt = true,
3307
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3308
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3309
		.ops = &mv88e6123_ops,
3310 3311 3312
	},

	[MV88E6131] = {
3313
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3314 3315 3316 3317
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3318
		.max_vid = 4095,
3319
		.port_base_addr = 0x10,
3320
		.global1_addr = 0x1b,
3321
		.global2_addr = 0x1c,
3322
		.age_time_coeff = 15000,
3323
		.g1_irqs = 9,
3324
		.atu_move_port_mask = 0xf,
3325
		.tag_protocol = DSA_TAG_PROTO_DSA,
3326
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3327
		.ops = &mv88e6131_ops,
3328 3329
	},

3330
	[MV88E6141] = {
3331
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3332 3333 3334 3335
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3336
		.max_vid = 4095,
3337 3338
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3339
		.global2_addr = 0x1c,
3340 3341
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3342
		.g2_irqs = 10,
3343
		.pvt = true,
3344 3345 3346 3347 3348
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3349
	[MV88E6161] = {
3350
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3351 3352 3353 3354
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3355
		.max_vid = 4095,
3356
		.port_base_addr = 0x10,
3357
		.global1_addr = 0x1b,
3358
		.global2_addr = 0x1c,
3359
		.age_time_coeff = 15000,
3360
		.g1_irqs = 9,
3361
		.g2_irqs = 10,
3362
		.atu_move_port_mask = 0xf,
3363
		.pvt = true,
3364
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3365
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3366
		.ops = &mv88e6161_ops,
3367 3368 3369
	},

	[MV88E6165] = {
3370
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3371 3372 3373 3374
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3375
		.max_vid = 4095,
3376
		.port_base_addr = 0x10,
3377
		.global1_addr = 0x1b,
3378
		.global2_addr = 0x1c,
3379
		.age_time_coeff = 15000,
3380
		.g1_irqs = 9,
3381
		.g2_irqs = 10,
3382
		.atu_move_port_mask = 0xf,
3383
		.pvt = true,
3384
		.tag_protocol = DSA_TAG_PROTO_DSA,
3385
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3386
		.ops = &mv88e6165_ops,
3387 3388 3389
	},

	[MV88E6171] = {
3390
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3391 3392 3393 3394
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3395
		.max_vid = 4095,
3396
		.port_base_addr = 0x10,
3397
		.global1_addr = 0x1b,
3398
		.global2_addr = 0x1c,
3399
		.age_time_coeff = 15000,
3400
		.g1_irqs = 9,
3401
		.g2_irqs = 10,
3402
		.atu_move_port_mask = 0xf,
3403
		.pvt = true,
3404
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3405
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3406
		.ops = &mv88e6171_ops,
3407 3408 3409
	},

	[MV88E6172] = {
3410
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3411 3412 3413 3414
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3415
		.max_vid = 4095,
3416
		.port_base_addr = 0x10,
3417
		.global1_addr = 0x1b,
3418
		.global2_addr = 0x1c,
3419
		.age_time_coeff = 15000,
3420
		.g1_irqs = 9,
3421
		.g2_irqs = 10,
3422
		.atu_move_port_mask = 0xf,
3423
		.pvt = true,
3424
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3425
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3426
		.ops = &mv88e6172_ops,
3427 3428 3429
	},

	[MV88E6175] = {
3430
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3431 3432 3433 3434
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3435
		.max_vid = 4095,
3436
		.port_base_addr = 0x10,
3437
		.global1_addr = 0x1b,
3438
		.global2_addr = 0x1c,
3439
		.age_time_coeff = 15000,
3440
		.g1_irqs = 9,
3441
		.g2_irqs = 10,
3442
		.atu_move_port_mask = 0xf,
3443
		.pvt = true,
3444
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3445
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3446
		.ops = &mv88e6175_ops,
3447 3448 3449
	},

	[MV88E6176] = {
3450
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3451 3452 3453 3454
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3455
		.max_vid = 4095,
3456
		.port_base_addr = 0x10,
3457
		.global1_addr = 0x1b,
3458
		.global2_addr = 0x1c,
3459
		.age_time_coeff = 15000,
3460
		.g1_irqs = 9,
3461
		.g2_irqs = 10,
3462
		.atu_move_port_mask = 0xf,
3463
		.pvt = true,
3464
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3465
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3466
		.ops = &mv88e6176_ops,
3467 3468 3469
	},

	[MV88E6185] = {
3470
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3471 3472 3473 3474
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3475
		.max_vid = 4095,
3476
		.port_base_addr = 0x10,
3477
		.global1_addr = 0x1b,
3478
		.global2_addr = 0x1c,
3479
		.age_time_coeff = 15000,
3480
		.g1_irqs = 8,
3481
		.atu_move_port_mask = 0xf,
3482
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3483
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3484
		.ops = &mv88e6185_ops,
3485 3486
	},

3487
	[MV88E6190] = {
3488
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3489 3490 3491 3492
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3493
		.max_vid = 8191,
3494 3495
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3496
		.global2_addr = 0x1c,
3497
		.tag_protocol = DSA_TAG_PROTO_DSA,
3498
		.age_time_coeff = 3750,
3499
		.g1_irqs = 9,
3500
		.g2_irqs = 14,
3501
		.pvt = true,
3502
		.atu_move_port_mask = 0x1f,
3503 3504 3505 3506 3507
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3508
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3509 3510 3511 3512
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3513
		.max_vid = 8191,
3514 3515
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3516
		.global2_addr = 0x1c,
3517
		.age_time_coeff = 3750,
3518
		.g1_irqs = 9,
3519
		.g2_irqs = 14,
3520
		.atu_move_port_mask = 0x1f,
3521
		.pvt = true,
3522
		.tag_protocol = DSA_TAG_PROTO_DSA,
3523 3524 3525 3526 3527
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3528
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3529 3530 3531 3532
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3533
		.max_vid = 8191,
3534 3535
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3536
		.global2_addr = 0x1c,
3537
		.age_time_coeff = 3750,
3538
		.g1_irqs = 9,
3539
		.g2_irqs = 14,
3540
		.atu_move_port_mask = 0x1f,
3541
		.pvt = true,
3542
		.tag_protocol = DSA_TAG_PROTO_DSA,
3543
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3544
		.ops = &mv88e6191_ops,
3545 3546
	},

3547
	[MV88E6240] = {
3548
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3549 3550 3551 3552
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3553
		.max_vid = 4095,
3554
		.port_base_addr = 0x10,
3555
		.global1_addr = 0x1b,
3556
		.global2_addr = 0x1c,
3557
		.age_time_coeff = 15000,
3558
		.g1_irqs = 9,
3559
		.g2_irqs = 10,
3560
		.atu_move_port_mask = 0xf,
3561
		.pvt = true,
3562
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3563
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3564
		.ops = &mv88e6240_ops,
3565 3566
	},

3567
	[MV88E6290] = {
3568
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3569 3570 3571 3572
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3573
		.max_vid = 8191,
3574 3575
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3576
		.global2_addr = 0x1c,
3577
		.age_time_coeff = 3750,
3578
		.g1_irqs = 9,
3579
		.g2_irqs = 14,
3580
		.atu_move_port_mask = 0x1f,
3581
		.pvt = true,
3582
		.tag_protocol = DSA_TAG_PROTO_DSA,
3583 3584 3585 3586
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3587
	[MV88E6320] = {
3588
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3589 3590 3591 3592
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3593
		.max_vid = 4095,
3594
		.port_base_addr = 0x10,
3595
		.global1_addr = 0x1b,
3596
		.global2_addr = 0x1c,
3597
		.age_time_coeff = 15000,
3598
		.g1_irqs = 8,
3599
		.atu_move_port_mask = 0xf,
3600
		.pvt = true,
3601
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3602
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3603
		.ops = &mv88e6320_ops,
3604 3605 3606
	},

	[MV88E6321] = {
3607
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3608 3609 3610 3611
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3612
		.max_vid = 4095,
3613
		.port_base_addr = 0x10,
3614
		.global1_addr = 0x1b,
3615
		.global2_addr = 0x1c,
3616
		.age_time_coeff = 15000,
3617
		.g1_irqs = 8,
3618
		.atu_move_port_mask = 0xf,
3619
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3620
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3621
		.ops = &mv88e6321_ops,
3622 3623
	},

3624
	[MV88E6341] = {
3625
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3626 3627 3628 3629
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3630
		.max_vid = 4095,
3631 3632
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3633
		.global2_addr = 0x1c,
3634
		.age_time_coeff = 3750,
3635
		.atu_move_port_mask = 0x1f,
3636
		.g2_irqs = 10,
3637
		.pvt = true,
3638 3639 3640 3641 3642
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3643
	[MV88E6350] = {
3644
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3645 3646 3647 3648
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3649
		.max_vid = 4095,
3650
		.port_base_addr = 0x10,
3651
		.global1_addr = 0x1b,
3652
		.global2_addr = 0x1c,
3653
		.age_time_coeff = 15000,
3654
		.g1_irqs = 9,
3655
		.g2_irqs = 10,
3656
		.atu_move_port_mask = 0xf,
3657
		.pvt = true,
3658
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3659
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3660
		.ops = &mv88e6350_ops,
3661 3662 3663
	},

	[MV88E6351] = {
3664
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3665 3666 3667 3668
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3669
		.max_vid = 4095,
3670
		.port_base_addr = 0x10,
3671
		.global1_addr = 0x1b,
3672
		.global2_addr = 0x1c,
3673
		.age_time_coeff = 15000,
3674
		.g1_irqs = 9,
3675
		.g2_irqs = 10,
3676
		.atu_move_port_mask = 0xf,
3677
		.pvt = true,
3678
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3679
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3680
		.ops = &mv88e6351_ops,
3681 3682 3683
	},

	[MV88E6352] = {
3684
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3685 3686 3687 3688
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3689
		.max_vid = 4095,
3690
		.port_base_addr = 0x10,
3691
		.global1_addr = 0x1b,
3692
		.global2_addr = 0x1c,
3693
		.age_time_coeff = 15000,
3694
		.g1_irqs = 9,
3695
		.g2_irqs = 10,
3696
		.atu_move_port_mask = 0xf,
3697
		.pvt = true,
3698
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3699
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3700
		.ops = &mv88e6352_ops,
3701
	},
3702
	[MV88E6390] = {
3703
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3704 3705 3706 3707
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3708
		.max_vid = 8191,
3709 3710
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3711
		.global2_addr = 0x1c,
3712
		.age_time_coeff = 3750,
3713
		.g1_irqs = 9,
3714
		.g2_irqs = 14,
3715
		.atu_move_port_mask = 0x1f,
3716
		.pvt = true,
3717
		.tag_protocol = DSA_TAG_PROTO_DSA,
3718 3719 3720 3721
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3722
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3723 3724 3725 3726
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3727
		.max_vid = 8191,
3728 3729
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3730
		.global2_addr = 0x1c,
3731
		.age_time_coeff = 3750,
3732
		.g1_irqs = 9,
3733
		.g2_irqs = 14,
3734
		.atu_move_port_mask = 0x1f,
3735
		.pvt = true,
3736
		.tag_protocol = DSA_TAG_PROTO_DSA,
3737 3738 3739
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3740 3741
};

3742
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3743
{
3744
	int i;
3745

3746 3747 3748
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3749 3750 3751 3752

	return NULL;
}

3753
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3754 3755
{
	const struct mv88e6xxx_info *info;
3756 3757 3758
	unsigned int prod_num, rev;
	u16 id;
	int err;
3759

3760
	mutex_lock(&chip->reg_lock);
3761
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3762 3763 3764
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3765

3766 3767
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3768 3769 3770 3771 3772

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3773
	/* Update the compatible info with the probed one */
3774
	chip->info = info;
3775

3776 3777 3778 3779
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3780 3781
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3782 3783 3784 3785

	return 0;
}

3786
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3787
{
3788
	struct mv88e6xxx_chip *chip;
3789

3790 3791
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3792 3793
		return NULL;

3794
	chip->dev = dev;
3795

3796
	mutex_init(&chip->reg_lock);
3797
	INIT_LIST_HEAD(&chip->mdios);
3798

3799
	return chip;
3800 3801
}

3802
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3803 3804
			      struct mii_bus *bus, int sw_addr)
{
3805
	if (sw_addr == 0)
3806
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3807
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3808
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3809 3810 3811
	else
		return -EINVAL;

3812 3813
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3814 3815 3816 3817

	return 0;
}

3818 3819
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3820
	struct mv88e6xxx_chip *chip = ds->priv;
3821

3822
	return chip->info->tag_protocol;
3823 3824
}

3825 3826 3827
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3828
{
3829
	struct mv88e6xxx_chip *chip;
3830
	struct mii_bus *bus;
3831
	int err;
3832

3833
	bus = dsa_host_dev_to_mii_bus(host_dev);
3834 3835 3836
	if (!bus)
		return NULL;

3837 3838
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3839 3840
		return NULL;

3841
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3842
	chip->info = &mv88e6xxx_table[MV88E6085];
3843

3844
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3845 3846 3847
	if (err)
		goto free;

3848
	err = mv88e6xxx_detect(chip);
3849
	if (err)
3850
		goto free;
3851

3852 3853 3854 3855 3856 3857
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3858 3859
	mv88e6xxx_phy_init(chip);

3860
	err = mv88e6xxx_mdios_register(chip, NULL);
3861
	if (err)
3862
		goto free;
3863

3864
	*priv = chip;
3865

3866
	return chip->info->name;
3867
free:
3868
	devm_kfree(dsa_dev, chip);
3869 3870

	return NULL;
3871 3872
}

3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3888
	struct mv88e6xxx_chip *chip = ds->priv;
3889 3890 3891

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3892
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3893 3894
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3895 3896 3897 3898 3899 3900
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3901
	struct mv88e6xxx_chip *chip = ds->priv;
3902 3903 3904 3905
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3906
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3907 3908 3909 3910 3911 3912 3913
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3914
				   switchdev_obj_dump_cb_t *cb)
3915
{
V
Vivien Didelot 已提交
3916
	struct mv88e6xxx_chip *chip = ds->priv;
3917 3918 3919 3920 3921 3922 3923 3924 3925
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3926
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3927
	.probe			= mv88e6xxx_drv_probe,
3928
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3929 3930 3931 3932 3933 3934
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3935 3936
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3937 3938
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3939
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3940 3941 3942 3943
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3944
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3945 3946 3947
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3948
	.port_fast_age		= mv88e6xxx_port_fast_age,
3949 3950 3951 3952 3953 3954 3955 3956 3957
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3958 3959 3960 3961
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3962 3963
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3964 3965
};

3966 3967 3968 3969
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3970
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3971
{
3972
	struct device *dev = chip->dev;
3973 3974
	struct dsa_switch *ds;

3975
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3976 3977 3978
	if (!ds)
		return -ENOMEM;

3979
	ds->priv = chip;
3980
	ds->ops = &mv88e6xxx_switch_ops;
3981 3982
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3983 3984 3985

	dev_set_drvdata(dev, ds);

3986
	return dsa_register_switch(ds);
3987 3988
}

3989
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3990
{
3991
	dsa_unregister_switch(chip->ds);
3992 3993
}

3994
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3995
{
3996
	struct device *dev = &mdiodev->dev;
3997
	struct device_node *np = dev->of_node;
3998
	const struct mv88e6xxx_info *compat_info;
3999
	struct mv88e6xxx_chip *chip;
4000
	u32 eeprom_len;
4001
	int err;
4002

4003 4004 4005 4006
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4007 4008
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4009 4010
		return -ENOMEM;

4011
	chip->info = compat_info;
4012

4013
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4014 4015
	if (err)
		return err;
4016

4017 4018 4019 4020
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4021
	err = mv88e6xxx_detect(chip);
4022 4023
	if (err)
		return err;
4024

4025 4026
	mv88e6xxx_phy_init(chip);

4027
	if (chip->info->ops->get_eeprom &&
4028
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4029
		chip->eeprom_len = eeprom_len;
4030

4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

4055
		if (chip->info->g2_irqs > 0) {
4056 4057 4058 4059 4060 4061
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4062
	err = mv88e6xxx_mdios_register(chip, np);
4063
	if (err)
4064
		goto out_g2_irq;
4065

4066
	err = mv88e6xxx_register_switch(chip);
4067 4068
	if (err)
		goto out_mdio;
4069

4070
	return 0;
4071 4072

out_mdio:
4073
	mv88e6xxx_mdios_unregister(chip);
4074
out_g2_irq:
4075
	if (chip->info->g2_irqs > 0 && chip->irq > 0)
4076 4077
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4078 4079
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4080
		mv88e6xxx_g1_irq_free(chip);
4081 4082
		mutex_unlock(&chip->reg_lock);
	}
4083 4084
out:
	return err;
4085
}
4086 4087 4088 4089

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4090
	struct mv88e6xxx_chip *chip = ds->priv;
4091

4092
	mv88e6xxx_phy_destroy(chip);
4093
	mv88e6xxx_unregister_switch(chip);
4094
	mv88e6xxx_mdios_unregister(chip);
4095

4096
	if (chip->irq > 0) {
4097
		if (chip->info->g2_irqs > 0)
4098 4099 4100
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4101 4102 4103
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4104 4105 4106 4107
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4108 4109 4110 4111
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4128
	register_switch_driver(&mv88e6xxx_switch_drv);
4129 4130
	return mdio_driver_register(&mv88e6xxx_driver);
}
4131 4132 4133 4134
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4135
	mdio_driver_unregister(&mv88e6xxx_driver);
4136
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4137 4138
}
module_exit(mv88e6xxx_cleanup);
4139 4140 4141 4142

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");