chip.c 141.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2
/*
3 4
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
5 6
 * Copyright (c) 2008 Marvell Semiconductor
 *
7 8
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
11 12
 */

13
#include <linux/bitfield.h>
14
#include <linux/delay.h>
15
#include <linux/etherdevice.h>
16
#include <linux/ethtool.h>
17
#include <linux/if_bridge.h>
18 19 20
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
21
#include <linux/jiffies.h>
22
#include <linux/list.h>
23
#include <linux/mdio.h>
24
#include <linux/module.h>
25
#include <linux/of_device.h>
26
#include <linux/of_irq.h>
27
#include <linux/of_mdio.h>
28
#include <linux/platform_data/mv88e6xxx.h>
29
#include <linux/netdevice.h>
30
#include <linux/gpio/consumer.h>
31
#include <linux/phylink.h>
32
#include <net/dsa.h>
33

34
#include "chip.h"
35
#include "global1.h"
36
#include "global2.h"
37
#include "hwtstamp.h"
38
#include "phy.h"
39
#include "port.h"
40
#include "ptp.h"
41
#include "serdes.h"
42
#include "smi.h"
43

44
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
45
{
46 47
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
48 49 50 51
		dump_stack();
	}
}

52
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
53 54 55
{
	int err;

56
	assert_reg_lock(chip);
57

58
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
59 60 61
	if (err)
		return err;

62
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
63 64 65 66 67
		addr, reg, *val);

	return 0;
}

68
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
69
{
70 71
	int err;

72
	assert_reg_lock(chip);
73

74
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
75 76 77
	if (err)
		return err;

78
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
79 80
		addr, reg, val);

81 82 83
	return 0;
}

84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
			u16 mask, u16 val)
{
	u16 data;
	int err;
	int i;

	/* There's no bus specific operation to wait for a mask */
	for (i = 0; i < 16; i++) {
		err = mv88e6xxx_read(chip, addr, reg, &data);
		if (err)
			return err;

		if ((data & mask) == val)
			return 0;

		usleep_range(1000, 2000);
	}

	dev_err(chip->dev, "Timeout while waiting for switch\n");
	return -ETIMEDOUT;
}

107 108 109 110 111 112 113
int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
		       int bit, int val)
{
	return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
				   val ? BIT(bit) : 0x0000);
}

114
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
115 116 117 118 119 120 121 122 123 124 125
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

142
static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
143 144 145 146 147
{
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
148
	u16 ctl1;
149 150
	int err;

151
	mv88e6xxx_reg_lock(chip);
152
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
153
	mv88e6xxx_reg_unlock(chip);
154 155 156 157

	if (err)
		goto out;

158 159 160 161 162 163 164 165
	do {
		for (n = 0; n < chip->g1_irq.nirqs; ++n) {
			if (reg & (1 << n)) {
				sub_irq = irq_find_mapping(chip->g1_irq.domain,
							   n);
				handle_nested_irq(sub_irq);
				++nhandled;
			}
166
		}
167

168
		mv88e6xxx_reg_lock(chip);
169 170 171 172 173
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
		if (err)
			goto unlock;
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
unlock:
174
		mv88e6xxx_reg_unlock(chip);
175 176 177 178 179
		if (err)
			goto out;
		ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
	} while (reg & ctl1);

180 181 182 183
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

184 185 186 187 188 189 190
static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;

	return mv88e6xxx_g1_irq_thread_work(chip);
}

191 192 193 194
static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

195
	mv88e6xxx_reg_lock(chip);
196 197 198 199 200 201 202 203 204
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

205
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
206 207 208 209 210 211
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

212
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
213 214 215 216
	if (err)
		goto out;

out:
217
	mv88e6xxx_reg_unlock(chip);
218 219
}

220
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

246
/* To be called with reg_lock held */
247
static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
248 249
{
	int irq, virq;
250 251
	u16 mask;

252
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
253
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
254
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
255

256
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
257
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
258 259 260
		irq_dispose_mapping(virq);
	}

261
	irq_domain_remove(chip->g1_irq.domain);
262 263
}

264 265
static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
266 267 268 269
	/*
	 * free_irq must be called without reg_lock taken because the irq
	 * handler takes this lock, too.
	 */
270
	free_irq(chip->irq, chip);
271

272
	mv88e6xxx_reg_lock(chip);
273
	mv88e6xxx_g1_irq_free_common(chip);
274
	mv88e6xxx_reg_unlock(chip);
275 276 277
}

static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
278
{
279 280
	int err, irq, virq;
	u16 reg, mask;
281 282 283 284 285 286 287 288 289 290 291 292 293 294

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
296
	if (err)
297
		goto out_mapping;
298

299
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
300

301
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
302
	if (err)
303
		goto out_disable;
304 305

	/* Reading the interrupt status clears (most of) them */
306
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
307
	if (err)
308
		goto out_disable;
309 310 311

	return 0;

312
out_disable:
313
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
314
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
315 316 317 318 319 320 321 322

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
323 324 325 326

	return err;
}

327 328
static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
329 330
	static struct lock_class_key lock_key;
	static struct lock_class_key request_key;
331 332 333 334 335 336
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

337 338 339 340 341 342
	/* These lock classes tells lockdep that global 1 irqs are in
	 * a different category than their parent GPIO, so it won't
	 * report false recursion.
	 */
	irq_set_lockdep_class(chip->irq, &lock_key, &request_key);

343
	mv88e6xxx_reg_unlock(chip);
344 345
	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
346
				   IRQF_ONESHOT | IRQF_SHARED,
347
				   dev_name(chip->dev), chip);
348
	mv88e6xxx_reg_lock(chip);
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
	if (err)
		mv88e6xxx_g1_irq_free_common(chip);

	return err;
}

static void mv88e6xxx_irq_poll(struct kthread_work *work)
{
	struct mv88e6xxx_chip *chip = container_of(work,
						   struct mv88e6xxx_chip,
						   irq_poll_work.work);
	mv88e6xxx_g1_irq_thread_work(chip);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));
}

static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

	kthread_init_delayed_work(&chip->irq_poll_work,
				  mv88e6xxx_irq_poll);

377
	chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
378 379 380 381 382 383 384 385 386 387 388 389 390
	if (IS_ERR(chip->kworker))
		return PTR_ERR(chip->kworker);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));

	return 0;
}

static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
{
	kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
	kthread_destroy_worker(chip->kworker);
391

392
	mv88e6xxx_reg_lock(chip);
393
	mv88e6xxx_g1_irq_free_common(chip);
394
	mv88e6xxx_reg_unlock(chip);
395 396
}

397 398 399
int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port, int link,
			     int speed, int duplex, int pause,
			     phy_interface_t mode)
400
{
401
	struct phylink_link_state state;
402 403 404 405 406
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

407 408 409 410 411 412 413 414 415 416 417 418 419
	if (!chip->info->ops->port_link_state)
		return 0;

	err = chip->info->ops->port_link_state(chip, port, &state);
	if (err)
		return err;

	/* Has anything actually changed? We don't expect the
	 * interface mode to change without one of the other
	 * parameters also changing
	 */
	if (state.link == link &&
	    state.speed == speed &&
420 421 422
	    state.duplex == duplex &&
	    (state.interface == mode ||
	     state.interface == PHY_INTERFACE_MODE_NA))
423 424
		return 0;

425
	/* Port's MAC control must not be changed unless the link is down */
426
	err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
427 428 429 430 431 432 433 434 435
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

436 437 438
	if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
		mode = chip->info->ops->port_max_speed_mode(port);

439 440 441 442 443 444
	if (chip->info->ops->port_set_pause) {
		err = chip->info->ops->port_set_pause(chip, port, pause);
		if (err)
			goto restore_link;
	}

445 446 447 448 449 450 451 452 453 454 455 456
	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

457 458 459 460 461 462
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

463 464 465
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
466
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
467 468 469 470

	return err;
}

471 472 473 474 475 476 477
static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	return port < chip->info->num_internal_phys;
}

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (!phy_interface_mode_is_8023z(state->interface)) {
		/* 10M and 100M are only supported in non-802.3z mode */
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 10baseT_Full);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 100baseT_Full);
	}
}

static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* FIXME: if the port is in 1000Base-X mode, then it only supports
	 * 1000M FD speeds.  In this case, CMODE will indicate 5.
	 */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

504 505 506 507 508 509 510 511 512 513 514 515 516 517
static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (port >= 5)
		phylink_set(mask, 2500baseX_Full);

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
533
	if (port >= 9) {
534
		phylink_set(mask, 2500baseX_Full);
535 536
		phylink_set(mask, 2500baseT_Full);
	}
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
					unsigned long *mask,
					struct phylink_link_state *state)
{
	if (port >= 9) {
		phylink_set(mask, 10000baseT_Full);
		phylink_set(mask, 10000baseKR_Full);
	}

	mv88e6390_phylink_validate(chip, port, mask, state);
}

557 558 559 560
static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
			       unsigned long *supported,
			       struct phylink_link_state *state)
{
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	struct mv88e6xxx_chip *chip = ds->priv;

	/* Allow all the expected bits */
	phylink_set(mask, Autoneg);
	phylink_set(mask, Pause);
	phylink_set_port_modes(mask);

	if (chip->info->ops->phylink_validate)
		chip->info->ops->phylink_validate(chip, port, mask, state);

	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mask,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);

	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
	 * to advertise both, only report advertising at 2500BaseX.
	 */
	phylink_helper_basex_speed(state);
580 581 582 583 584 585 586 587
}

static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
				struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

588
	mv88e6xxx_reg_lock(chip);
589 590 591 592
	if (chip->info->ops->port_link_state)
		err = chip->info->ops->port_link_state(chip, port, state);
	else
		err = -EOPNOTSUPP;
593
	mv88e6xxx_reg_unlock(chip);
594 595 596 597 598 599 600 601 602

	return err;
}

static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
				 unsigned int mode,
				 const struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
603
	int speed, duplex, link, pause, err;
604

605
	if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
606 607 608 609 610 611
		return;

	if (mode == MLO_AN_FIXED) {
		link = LINK_FORCED_UP;
		speed = state->speed;
		duplex = state->duplex;
612 613 614 615
	} else if (!mv88e6xxx_phy_is_internal(ds, port)) {
		link = state->link;
		speed = state->speed;
		duplex = state->duplex;
616 617 618 619 620
	} else {
		speed = SPEED_UNFORCED;
		duplex = DUPLEX_UNFORCED;
		link = LINK_UNFORCED;
	}
621
	pause = !!phylink_test(state->advertising, Pause);
622

623
	mv88e6xxx_reg_lock(chip);
624
	err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
625
				       state->interface);
626
	mv88e6xxx_reg_unlock(chip);
627 628 629 630 631 632 633 634 635 636

	if (err && err != -EOPNOTSUPP)
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
}

static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

637
	mv88e6xxx_reg_lock(chip);
638
	err = chip->info->ops->port_set_link(chip, port, link);
639
	mv88e6xxx_reg_unlock(chip);
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660

	if (err)
		dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
}

static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
				    unsigned int mode,
				    phy_interface_t interface)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
}

static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
				  unsigned int mode, phy_interface_t interface,
				  struct phy_device *phydev)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
}

661
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
662
{
663 664
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
665

666
	return chip->info->ops->stats_snapshot(chip, port);
667 668
}

669
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
729 730
};

731
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
732
					    struct mv88e6xxx_hw_stat *s,
733 734
					    int port, u16 bank1_select,
					    u16 histogram)
735 736 737
{
	u32 low;
	u32 high = 0;
738
	u16 reg = 0;
739
	int err;
740 741
	u64 value;

742
	switch (s->type) {
743
	case STATS_TYPE_PORT:
744 745
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
746
			return U64_MAX;
747

748
		low = reg;
749
		if (s->size == 4) {
750 751
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
752
				return U64_MAX;
753
			low |= ((u32)reg) << 16;
754
		}
755
		break;
756
	case STATS_TYPE_BANK1:
757
		reg = bank1_select;
758 759
		/* fall through */
	case STATS_TYPE_BANK0:
760
		reg |= s->reg | histogram;
761
		mv88e6xxx_g1_stats_read(chip, reg, &low);
762
		if (s->size == 8)
763
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
764 765
		break;
	default:
766
		return U64_MAX;
767
	}
768
	value = (((u64)high) << 32) | low;
769 770 771
	return value;
}

772 773
static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data, int types)
774
{
775 776
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
777

778 779
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
780
		if (stat->type & types) {
781 782 783 784
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
785
	}
786 787

	return j;
788 789
}

790 791
static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
792
{
793 794
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_PORT);
795 796
}

797 798 799 800 801 802
static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
{
	return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
}

803 804
static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
805
{
806 807
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
808 809
}

810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
	"atu_member_violation",
	"atu_miss_violation",
	"atu_full_violation",
	"vtu_member_violation",
	"vtu_miss_violation",
};

static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
{
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
		strlcpy(data + i * ETH_GSTRING_LEN,
			mv88e6xxx_atu_vtu_stats_strings[i],
			ETH_GSTRING_LEN);
}

828
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
829
				  u32 stringset, uint8_t *data)
830
{
V
Vivien Didelot 已提交
831
	struct mv88e6xxx_chip *chip = ds->priv;
832
	int count = 0;
833

834 835 836
	if (stringset != ETH_SS_STATS)
		return;

837
	mv88e6xxx_reg_lock(chip);
838

839
	if (chip->info->ops->stats_get_strings)
840 841 842 843
		count = chip->info->ops->stats_get_strings(chip, data);

	if (chip->info->ops->serdes_get_strings) {
		data += count * ETH_GSTRING_LEN;
844
		count = chip->info->ops->serdes_get_strings(chip, port, data);
845
	}
846

847 848 849
	data += count * ETH_GSTRING_LEN;
	mv88e6xxx_atu_vtu_get_strings(data);

850
	mv88e6xxx_reg_unlock(chip);
851 852 853 854 855
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
856 857 858 859 860
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
861
		if (stat->type & types)
862 863 864
			j++;
	}
	return j;
865 866
}

867 868 869 870 871 872
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

873 874 875 876 877
static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
}

878 879 880 881 882 883
static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

884
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
885 886
{
	struct mv88e6xxx_chip *chip = ds->priv;
887 888
	int serdes_count = 0;
	int count = 0;
889

890 891 892
	if (sset != ETH_SS_STATS)
		return 0;

893
	mv88e6xxx_reg_lock(chip);
894
	if (chip->info->ops->stats_get_sset_count)
895 896 897 898 899 900 901
		count = chip->info->ops->stats_get_sset_count(chip);
	if (count < 0)
		goto out;

	if (chip->info->ops->serdes_get_sset_count)
		serdes_count = chip->info->ops->serdes_get_sset_count(chip,
								      port);
902
	if (serdes_count < 0) {
903
		count = serdes_count;
904 905 906 907 908
		goto out;
	}
	count += serdes_count;
	count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);

909
out:
910
	mv88e6xxx_reg_unlock(chip);
911

912
	return count;
913 914
}

915 916 917
static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data, int types,
				     u16 bank1_select, u16 histogram)
918 919 920 921 922 923 924
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
925
			mv88e6xxx_reg_lock(chip);
926 927 928
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
929
			mv88e6xxx_reg_unlock(chip);
930

931 932 933
			j++;
		}
	}
934
	return j;
935 936
}

937 938
static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
939 940
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
941
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
942
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
943 944
}

945 946 947 948 949 950 951
static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
}

952 953
static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
954 955
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
956
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
957 958
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
959 960
}

961 962
static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
963 964 965
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
966 967
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
968 969
}

970 971 972 973 974 975 976 977 978 979
static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
					uint64_t *data)
{
	*data++ = chip->ports[port].atu_member_violation;
	*data++ = chip->ports[port].atu_miss_violation;
	*data++ = chip->ports[port].atu_full_violation;
	*data++ = chip->ports[port].vtu_member_violation;
	*data++ = chip->ports[port].vtu_miss_violation;
}

980 981 982
static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
983 984
	int count = 0;

985
	if (chip->info->ops->stats_get_stats)
986 987
		count = chip->info->ops->stats_get_stats(chip, port, data);

988
	mv88e6xxx_reg_lock(chip);
989 990
	if (chip->info->ops->serdes_get_stats) {
		data += count;
991
		count = chip->info->ops->serdes_get_stats(chip, port, data);
992
	}
993 994
	data += count;
	mv88e6xxx_atu_vtu_get_stats(chip, port, data);
995
	mv88e6xxx_reg_unlock(chip);
996 997
}

998 999
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1000
{
V
Vivien Didelot 已提交
1001
	struct mv88e6xxx_chip *chip = ds->priv;
1002 1003
	int ret;

1004
	mv88e6xxx_reg_lock(chip);
1005

1006
	ret = mv88e6xxx_stats_snapshot(chip, port);
1007
	mv88e6xxx_reg_unlock(chip);
1008 1009

	if (ret < 0)
1010
		return;
1011 1012

	mv88e6xxx_get_stats(chip, port, data);
1013

1014 1015
}

1016
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1017 1018 1019 1020
{
	return 32 * sizeof(u16);
}

1021 1022
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1023
{
V
Vivien Didelot 已提交
1024
	struct mv88e6xxx_chip *chip = ds->priv;
1025 1026
	int err;
	u16 reg;
1027 1028 1029
	u16 *p = _p;
	int i;

1030
	regs->version = chip->info->prod_num;
1031 1032 1033

	memset(p, 0xff, 32 * sizeof(u16));

1034
	mv88e6xxx_reg_lock(chip);
1035

1036 1037
	for (i = 0; i < 32; i++) {

1038 1039 1040
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1041
	}
1042

1043
	mv88e6xxx_reg_unlock(chip);
1044 1045
}

V
Vivien Didelot 已提交
1046 1047
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1048
{
1049 1050
	/* Nothing to do on the port's MAC */
	return 0;
1051 1052
}

V
Vivien Didelot 已提交
1053 1054
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1055
{
1056 1057
	/* Nothing to do on the port's MAC */
	return 0;
1058 1059
}

1060
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1061
{
1062 1063 1064
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1065 1066
	int i;

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
V
Vivien Didelot 已提交
1087
		    (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
1088 1089 1090 1091 1092
			pvlan |= BIT(i);

	return pvlan;
}

1093
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1094 1095
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1096 1097 1098

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1099

1100
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1101 1102
}

1103 1104
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1105
{
V
Vivien Didelot 已提交
1106
	struct mv88e6xxx_chip *chip = ds->priv;
1107
	int err;
1108

1109
	mv88e6xxx_reg_lock(chip);
1110
	err = mv88e6xxx_port_set_state(chip, port, state);
1111
	mv88e6xxx_reg_unlock(chip);
1112 1113

	if (err)
1114
		dev_err(ds->dev, "p%d: failed to update state\n", port);
1115 1116
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	if (chip->info->ops->ieee_pri_map) {
		err = chip->info->ops->ieee_pri_map(chip);
		if (err)
			return err;
	}

	if (chip->info->ops->ip_pri_map) {
		err = chip->info->ops->ip_pri_map(chip);
		if (err)
			return err;
	}

	return 0;
}

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
{
	int target, port;
	int err;

	if (!chip->info->global2_addr)
		return 0;

	/* Initialize the routing port to the 32 possible target devices */
	for (target = 0; target < 32; target++) {
		port = 0x1f;
		if (target < DSA_MAX_SWITCHES)
			if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
				port = chip->ds->rtable[target];

		err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
		if (err)
			return err;
	}

1156 1157 1158 1159 1160 1161 1162
	if (chip->info->ops->set_cascade_port) {
		port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
		err = chip->info->ops->set_cascade_port(chip, port);
		if (err)
			return err;
	}

1163 1164 1165 1166
	err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
	if (err)
		return err;

1167 1168 1169
	return 0;
}

1170 1171 1172 1173 1174 1175 1176 1177 1178
static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
{
	/* Clear all trunk masks and mapping */
	if (chip->info->global2_addr)
		return mv88e6xxx_g2_trunk_clear(chip);

	return 0;
}

1179 1180 1181 1182 1183 1184 1185 1186
static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->rmu_disable)
		return chip->info->ops->rmu_disable(chip);

	return 0;
}

1187 1188 1189 1190 1191 1192 1193 1194
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

1195 1196 1197 1198 1199 1200 1201 1202
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

1203 1204
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1205 1206
	int err;

1207 1208 1209 1210
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1211 1212 1213 1214
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1215 1216 1217
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->set_switch_mac) {
		u8 addr[ETH_ALEN];

		eth_random_addr(addr);

		return chip->info->ops->set_switch_mac(chip, addr);
	}

	return 0;
}

1251 1252 1253 1254 1255 1256 1257 1258 1259
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1260
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1261 1262 1263 1264

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1265 1266
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1267 1268 1269
	int dev, port;
	int err;

1270 1271 1272 1273 1274 1275
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1289 1290
}

1291 1292 1293 1294 1295
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

1296
	mv88e6xxx_reg_lock(chip);
1297
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1298
	mv88e6xxx_reg_unlock(chip);
1299 1300

	if (err)
1301
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1302 1303
}

1304 1305 1306 1307 1308 1309 1310 1311
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1312 1313 1314 1315 1316 1317 1318 1319 1320
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1321 1322 1323 1324 1325 1326 1327 1328 1329
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1330
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1331 1332
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1333
	struct mv88e6xxx_vtu_entry vlan;
1334
	int i, err;
1335 1336 1337

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1338
	/* Set every FID bit used by the (un)bridged ports */
1339
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1340
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1341 1342 1343 1344 1345 1346
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1347
	/* Set every FID bit used by the VLAN entries */
1348 1349 1350
	vlan.vid = chip->info->max_vid;
	vlan.valid = false;

1351
	do {
1352
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1353 1354 1355 1356 1357 1358 1359
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1360
	} while (vlan.vid < chip->info->max_vid);
1361 1362 1363 1364 1365

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1366
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1367 1368 1369
		return -ENOSPC;

	/* Clear the database */
1370
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1371 1372
}

1373 1374 1375
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1376
	struct mv88e6xxx_chip *chip = ds->priv;
1377
	struct mv88e6xxx_vtu_entry vlan;
1378 1379
	int i, err;

1380 1381 1382 1383
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1384 1385 1386
	if (!vid_begin)
		return -EOPNOTSUPP;

1387 1388 1389
	vlan.vid = vid_begin - 1;
	vlan.valid = false;

1390
	do {
1391
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1392
		if (err)
1393
			return err;
1394 1395 1396 1397 1398 1399 1400

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1401
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1402 1403 1404
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1405
			if (!ds->ports[i].slave)
1406 1407
				continue;

1408
			if (vlan.member[i] ==
1409
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1410 1411
				continue;

V
Vivien Didelot 已提交
1412
			if (dsa_to_port(ds, i)->bridge_dev ==
1413
			    ds->ports[port].bridge_dev)
1414 1415
				break; /* same bridge, check next VLAN */

V
Vivien Didelot 已提交
1416
			if (!dsa_to_port(ds, i)->bridge_dev)
1417 1418
				continue;

1419 1420
			dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
				port, vlan.vid, i,
V
Vivien Didelot 已提交
1421
				netdev_name(dsa_to_port(ds, i)->bridge_dev));
1422
			return -EOPNOTSUPP;
1423 1424 1425
		}
	} while (vlan.vid < vid_end);

1426
	return 0;
1427 1428
}

1429 1430
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1431
{
V
Vivien Didelot 已提交
1432
	struct mv88e6xxx_chip *chip = ds->priv;
1433 1434
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1435
	int err;
1436

1437
	if (!chip->info->max_vid)
1438 1439
		return -EOPNOTSUPP;

1440
	mv88e6xxx_reg_lock(chip);
1441
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1442
	mv88e6xxx_reg_unlock(chip);
1443

1444
	return err;
1445 1446
}

1447 1448
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1449
			    const struct switchdev_obj_port_vlan *vlan)
1450
{
V
Vivien Didelot 已提交
1451
	struct mv88e6xxx_chip *chip = ds->priv;
1452 1453
	int err;

1454
	if (!chip->info->max_vid)
1455 1456
		return -EOPNOTSUPP;

1457 1458 1459
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
1460
	mv88e6xxx_reg_lock(chip);
1461 1462
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
1463
	mv88e6xxx_reg_unlock(chip);
1464

1465 1466 1467
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
1468
	return err;
1469 1470
}

1471 1472 1473 1474 1475
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
{
	struct mv88e6xxx_atu_entry entry;
1476 1477
	struct mv88e6xxx_vtu_entry vlan;
	u16 fid;
1478 1479 1480
	int err;

	/* Null VLAN ID corresponds to the port private database */
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
	if (vid == 0) {
		err = mv88e6xxx_port_get_fid(chip, port, &fid);
		if (err)
			return err;
	} else {
		vlan.vid = vid - 1;
		vlan.valid = false;

		err = mv88e6xxx_vtu_getnext(chip, &vlan);
		if (err)
			return err;

		/* switchdev expects -EOPNOTSUPP to honor software VLANs */
		if (vlan.vid != vid || !vlan.valid)
			return -EOPNOTSUPP;

		fid = vlan.fid;
	}
1499 1500 1501 1502 1503

	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

1504
	err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	if (err)
		return err;

	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portvec |= BIT(port);
		entry.state = state;
	}

1525
	return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
1526 1527
}

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
					u16 vid)
{
	const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;

	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
}

static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
{
	int port;
	int err;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
		if (err)
			return err;
	}

	return 0;
}

1551
static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
1552
				    u16 vid, u8 member)
1553
{
1554
	const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1555
	struct mv88e6xxx_vtu_entry vlan;
1556
	int i, err;
1557

1558 1559
	if (!vid)
		return -EOPNOTSUPP;
1560

1561 1562
	vlan.vid = vid - 1;
	vlan.valid = false;
1563

1564
	err = mv88e6xxx_vtu_getnext(chip, &vlan);
1565 1566 1567
	if (err)
		return err;

1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
	if (vlan.vid != vid || !vlan.valid) {
		memset(&vlan, 0, sizeof(vlan));

		err = mv88e6xxx_atu_new(chip, &vlan.fid);
		if (err)
			return err;

		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
			if (i == port)
				vlan.member[i] = member;
			else
				vlan.member[i] = non_member;

		vlan.vid = vid;
		vlan.valid = true;

		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
		if (err)
			return err;

		err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
		if (err)
			return err;
	} else if (vlan.member[port] != member) {
		vlan.member[port] = member;

		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
		if (err)
			return err;
	} else {
		dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
			 port, vid);
	}

	return 0;
1603 1604
}

1605
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1606
				    const struct switchdev_obj_port_vlan *vlan)
1607
{
V
Vivien Didelot 已提交
1608
	struct mv88e6xxx_chip *chip = ds->priv;
1609 1610
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1611
	u8 member;
1612 1613
	u16 vid;

1614
	if (!chip->info->max_vid)
1615 1616
		return;

1617
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1618
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1619
	else if (untagged)
1620
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1621
	else
1622
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1623

1624
	mv88e6xxx_reg_lock(chip);
1625

1626
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1627
		if (mv88e6xxx_port_vlan_join(chip, port, vid, member))
1628 1629
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1630

1631
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1632 1633
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1634

1635
	mv88e6xxx_reg_unlock(chip);
1636 1637
}

1638 1639
static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
				     int port, u16 vid)
1640
{
1641
	struct mv88e6xxx_vtu_entry vlan;
1642 1643
	int i, err;

1644 1645 1646 1647 1648 1649 1650
	if (!vid)
		return -EOPNOTSUPP;

	vlan.vid = vid - 1;
	vlan.valid = false;

	err = mv88e6xxx_vtu_getnext(chip, &vlan);
1651
	if (err)
1652
		return err;
1653

1654 1655 1656 1657 1658
	/* If the VLAN doesn't exist in hardware or the port isn't a member,
	 * tell switchdev that this VLAN is likely handled in software.
	 */
	if (vlan.vid != vid || !vlan.valid ||
	    vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1659
		return -EOPNOTSUPP;
1660

1661
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1662 1663

	/* keep the VLAN unless all ports are excluded */
1664
	vlan.valid = false;
1665
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1666 1667
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1668
			vlan.valid = true;
1669 1670 1671 1672
			break;
		}
	}

1673
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1674 1675 1676
	if (err)
		return err;

1677
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1678 1679
}

1680 1681
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1682
{
V
Vivien Didelot 已提交
1683
	struct mv88e6xxx_chip *chip = ds->priv;
1684 1685 1686
	u16 pvid, vid;
	int err = 0;

1687
	if (!chip->info->max_vid)
1688 1689
		return -EOPNOTSUPP;

1690
	mv88e6xxx_reg_lock(chip);
1691

1692
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1693 1694 1695
	if (err)
		goto unlock;

1696
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1697
		err = mv88e6xxx_port_vlan_leave(chip, port, vid);
1698 1699 1700 1701
		if (err)
			goto unlock;

		if (vid == pvid) {
1702
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1703 1704 1705 1706 1707
			if (err)
				goto unlock;
		}
	}

1708
unlock:
1709
	mv88e6xxx_reg_unlock(chip);
1710 1711 1712 1713

	return err;
}

1714 1715
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
1716
{
V
Vivien Didelot 已提交
1717
	struct mv88e6xxx_chip *chip = ds->priv;
1718
	int err;
1719

1720
	mv88e6xxx_reg_lock(chip);
1721 1722
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1723
	mv88e6xxx_reg_unlock(chip);
1724 1725

	return err;
1726 1727
}

1728
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1729
				  const unsigned char *addr, u16 vid)
1730
{
V
Vivien Didelot 已提交
1731
	struct mv88e6xxx_chip *chip = ds->priv;
1732
	int err;
1733

1734
	mv88e6xxx_reg_lock(chip);
1735
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1736
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1737
	mv88e6xxx_reg_unlock(chip);
1738

1739
	return err;
1740 1741
}

1742 1743
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
1744
				      dsa_fdb_dump_cb_t *cb, void *data)
1745
{
1746
	struct mv88e6xxx_atu_entry addr;
1747
	bool is_static;
1748 1749
	int err;

1750
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1751
	eth_broadcast_addr(addr.mac);
1752 1753

	do {
1754
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1755
		if (err)
1756
			return err;
1757

1758
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1759 1760
			break;

1761
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1762 1763
			continue;

1764 1765
		if (!is_unicast_ether_addr(addr.mac))
			continue;
1766

1767 1768 1769
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
1770 1771
		if (err)
			return err;
1772 1773 1774 1775 1776
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1777
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1778
				  dsa_fdb_dump_cb_t *cb, void *data)
1779
{
1780
	struct mv88e6xxx_vtu_entry vlan;
1781
	u16 fid;
1782 1783
	int err;

1784
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1785
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1786
	if (err)
1787
		return err;
1788

1789
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
1790
	if (err)
1791
		return err;
1792

1793
	/* Dump VLANs' Filtering Information Databases */
1794 1795 1796
	vlan.vid = chip->info->max_vid;
	vlan.valid = false;

1797
	do {
1798
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1799
		if (err)
1800
			return err;
1801 1802 1803 1804

		if (!vlan.valid)
			break;

1805
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1806
						 cb, data);
1807
		if (err)
1808
			return err;
1809
	} while (vlan.vid < chip->info->max_vid);
1810

1811 1812 1813 1814
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1815
				   dsa_fdb_dump_cb_t *cb, void *data)
1816
{
V
Vivien Didelot 已提交
1817
	struct mv88e6xxx_chip *chip = ds->priv;
1818 1819
	int err;

1820
	mv88e6xxx_reg_lock(chip);
1821
	err = mv88e6xxx_port_db_dump(chip, port, cb, data);
1822
	mv88e6xxx_reg_unlock(chip);
1823

1824
	return err;
1825 1826
}

1827 1828
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1829
{
1830
	struct dsa_switch *ds;
1831
	int port;
1832
	int dev;
1833
	int err;
1834

1835 1836 1837 1838
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1839
			if (err)
1840
				return err;
1841 1842 1843
		}
	}

1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1862 1863 1864 1865 1866 1867 1868 1869 1870
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

1871
	mv88e6xxx_reg_lock(chip);
1872
	err = mv88e6xxx_bridge_map(chip, br);
1873
	mv88e6xxx_reg_unlock(chip);
1874

1875
	return err;
1876 1877
}

1878 1879
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1880
{
V
Vivien Didelot 已提交
1881
	struct mv88e6xxx_chip *chip = ds->priv;
1882

1883
	mv88e6xxx_reg_lock(chip);
1884 1885 1886
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1887
	mv88e6xxx_reg_unlock(chip);
1888 1889
}

1890 1891 1892 1893 1894 1895 1896 1897 1898
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

1899
	mv88e6xxx_reg_lock(chip);
1900
	err = mv88e6xxx_pvt_map(chip, dev, port);
1901
	mv88e6xxx_reg_unlock(chip);
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

1914
	mv88e6xxx_reg_lock(chip);
1915 1916
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1917
	mv88e6xxx_reg_unlock(chip);
1918 1919
}

1920 1921 1922 1923 1924 1925 1926 1927
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1941
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1942
{
1943
	int i, err;
1944

1945
	/* Set all ports to the Disabled state */
1946
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1947
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1948 1949
		if (err)
			return err;
1950 1951
	}

1952 1953 1954
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1955 1956
	usleep_range(2000, 4000);

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1968
	mv88e6xxx_hardware_reset(chip);
1969

1970
	return mv88e6xxx_software_reset(chip);
1971 1972
}

1973
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1974 1975
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1976 1977 1978
{
	int err;

1979 1980 1981 1982
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1983 1984 1985
	if (err)
		return err;

1986 1987 1988 1989 1990 1991 1992 1993
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1994 1995
}

1996
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1997
{
1998
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1999
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2000
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2001
}
2002

2003 2004 2005
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2006
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2007
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2008
}
2009

2010 2011 2012 2013
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
2014 2015
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
2016
}
2017

2018 2019 2020 2021
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2022

2023
	if (dsa_is_user_port(chip->ds, port))
2024
		return mv88e6xxx_set_port_mode_normal(chip, port);
2025

2026 2027 2028
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2029

2030 2031
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2032

2033
	return -EINVAL;
2034 2035
}

2036
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2037
{
2038
	bool message = dsa_is_dsa_port(chip->ds, port);
2039

2040
	return mv88e6xxx_port_set_message_port(chip, port, message);
2041
}
2042

2043
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2044
{
2045
	struct dsa_switch *ds = chip->ds;
2046
	bool flood;
2047

2048 2049 2050 2051 2052
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2053

2054
	return 0;
2055 2056
}

2057 2058 2059
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
2060 2061
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
2062

2063
	return 0;
2064 2065
}

2066 2067 2068 2069 2070 2071
static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
{
	struct dsa_switch *ds = chip->ds;
	int upstream_port;
	int err;

2072
	upstream_port = dsa_upstream_port(ds, port);
2073 2074 2075 2076 2077 2078 2079
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(chip, port,
							      upstream_port);
		if (err)
			return err;
	}

2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
	if (port == upstream_port) {
		if (chip->info->ops->set_cpu_port) {
			err = chip->info->ops->set_cpu_port(chip,
							    upstream_port);
			if (err)
				return err;
		}

		if (chip->info->ops->set_egress_port) {
			err = chip->info->ops->set_egress_port(chip,
							       upstream_port);
			if (err)
				return err;
		}
	}

2096 2097 2098
	return 0;
}

2099
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2100
{
2101
	struct dsa_switch *ds = chip->ds;
2102
	int err;
2103
	u16 reg;
2104

2105 2106 2107
	chip->ports[port].chip = chip;
	chip->ports[port].port = port;

2108 2109 2110 2111 2112 2113 2114
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
2115
					       PAUSE_OFF,
2116 2117 2118 2119
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
2120
					       PAUSE_ON,
2121 2122 2123
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2139 2140 2141 2142
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
2143 2144
	if (err)
		return err;
2145

2146
	err = mv88e6xxx_setup_port_mode(chip, port);
2147 2148
	if (err)
		return err;
2149

2150
	err = mv88e6xxx_setup_egress_floods(chip, port);
2151 2152 2153
	if (err)
		return err;

2154
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2155
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2156 2157 2158
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2159
	 */
2160 2161 2162
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2163

2164 2165 2166
	err = mv88e6xxx_setup_upstream_port(chip, port);
	if (err)
		return err;
2167

2168
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
2169
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
2170 2171 2172
	if (err)
		return err;

2173 2174
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
2175 2176 2177 2178
		if (err)
			return err;
	}

2179 2180 2181 2182 2183
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2184
	reg = 1 << port;
2185 2186
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2187
		reg = 0;
2188

2189 2190
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
2191 2192
	if (err)
		return err;
2193 2194

	/* Egress rate control 2: disable egress rate control. */
2195 2196
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
2197 2198
	if (err)
		return err;
2199

2200 2201
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
2202 2203
		if (err)
			return err;
2204
	}
2205

2206 2207 2208 2209 2210 2211
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2212 2213
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2214 2215
		if (err)
			return err;
2216
	}
2217

2218 2219
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2220 2221
		if (err)
			return err;
2222 2223
	}

2224 2225
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2226 2227
		if (err)
			return err;
2228 2229
	}

2230 2231 2232 2233 2234
	if (chip->info->ops->port_setup_message_port) {
		err = chip->info->ops->port_setup_message_port(chip, port);
		if (err)
			return err;
	}
2235

2236
	/* Port based VLAN map: give each port the same default address
2237 2238
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2239
	 */
2240
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2241 2242
	if (err)
		return err;
2243

2244
	err = mv88e6xxx_port_vlan_map(chip, port);
2245 2246
	if (err)
		return err;
2247 2248 2249 2250

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2251
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
2252 2253
}

2254 2255 2256 2257
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
2258
	int err;
2259

2260
	mv88e6xxx_reg_lock(chip);
2261

2262
	err = mv88e6xxx_serdes_power(chip, port, true);
2263 2264 2265 2266

	if (!err && chip->info->ops->serdes_irq_setup)
		err = chip->info->ops->serdes_irq_setup(chip, port);

2267
	mv88e6xxx_reg_unlock(chip);
2268 2269 2270 2271

	return err;
}

2272
static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
2273 2274 2275
{
	struct mv88e6xxx_chip *chip = ds->priv;

2276
	mv88e6xxx_reg_lock(chip);
2277 2278 2279 2280

	if (chip->info->ops->serdes_irq_free)
		chip->info->ops->serdes_irq_free(chip, port);

2281 2282
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2283

2284
	mv88e6xxx_reg_unlock(chip);
2285 2286
}

2287 2288 2289
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2290
	struct mv88e6xxx_chip *chip = ds->priv;
2291 2292
	int err;

2293
	mv88e6xxx_reg_lock(chip);
2294
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2295
	mv88e6xxx_reg_unlock(chip);
2296 2297 2298 2299

	return err;
}

2300
static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
2301
{
2302
	int err;
2303

2304
	/* Initialize the statistics unit */
2305 2306 2307 2308 2309
	if (chip->info->ops->stats_set_histogram) {
		err = chip->info->ops->stats_set_histogram(chip);
		if (err)
			return err;
	}
2310

2311
	return mv88e6xxx_g1_stats_clear(chip);
2312 2313
}

2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
/* The mv88e6390 has some hidden registers used for debug and
 * development. The errata also makes use of them.
 */
static int mv88e6390_hidden_write(struct mv88e6xxx_chip *chip, int port,
				  int reg, u16 val)
{
	u16 ctrl;
	int err;

	err = mv88e6xxx_port_write(chip, PORT_RESERVED_1A_DATA_PORT,
				   PORT_RESERVED_1A, val);
	if (err)
		return err;

	ctrl = PORT_RESERVED_1A_BUSY | PORT_RESERVED_1A_WRITE |
	       PORT_RESERVED_1A_BLOCK | port << PORT_RESERVED_1A_PORT_SHIFT |
	       reg;

	return mv88e6xxx_port_write(chip, PORT_RESERVED_1A_CTRL_PORT,
				    PORT_RESERVED_1A, ctrl);
}

static int mv88e6390_hidden_wait(struct mv88e6xxx_chip *chip)
{
2338 2339 2340 2341
	int bit = __bf_shf(PORT_RESERVED_1A_BUSY);

	return mv88e6xxx_wait_bit(chip, PORT_RESERVED_1A_CTRL_PORT,
				  PORT_RESERVED_1A, bit, 0);
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
}


static int mv88e6390_hidden_read(struct mv88e6xxx_chip *chip, int port,
				  int reg, u16 *val)
{
	u16 ctrl;
	int err;

	ctrl = PORT_RESERVED_1A_BUSY | PORT_RESERVED_1A_READ |
	       PORT_RESERVED_1A_BLOCK | port << PORT_RESERVED_1A_PORT_SHIFT |
	       reg;

	err = mv88e6xxx_port_write(chip, PORT_RESERVED_1A_CTRL_PORT,
				   PORT_RESERVED_1A, ctrl);
	if (err)
		return err;

	err = mv88e6390_hidden_wait(chip);
	if (err)
		return err;

	return 	mv88e6xxx_port_read(chip, PORT_RESERVED_1A_DATA_PORT,
				    PORT_RESERVED_1A, val);
}

/* Check if the errata has already been applied. */
static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;
	u16 val;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6390_hidden_read(chip, port, 0, &val);
		if (err) {
			dev_err(chip->dev,
				"Error reading hidden register: %d\n", err);
			return false;
		}
		if (val != 0x01c0)
			return false;
	}

	return true;
}

/* The 6390 copper ports have an errata which require poking magic
 * values into undocumented hidden registers and then performing a
 * software reset.
 */
static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (mv88e6390_setup_errata_applied(chip))
		return 0;

	/* Set the ports into blocking mode */
	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
		if (err)
			return err;
	}

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6390_hidden_write(chip, port, 0, 0x01c0);
		if (err)
			return err;
	}

	return mv88e6xxx_software_reset(chip);
}

2417
static int mv88e6xxx_setup(struct dsa_switch *ds)
2418
{
V
Vivien Didelot 已提交
2419
	struct mv88e6xxx_chip *chip = ds->priv;
2420
	u8 cmode;
2421
	int err;
2422 2423
	int i;

2424
	chip->ds = ds;
2425
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2426

2427
	mv88e6xxx_reg_lock(chip);
2428

2429 2430 2431 2432 2433 2434
	if (chip->info->ops->setup_errata) {
		err = chip->info->ops->setup_errata(chip);
		if (err)
			goto unlock;
	}

2435 2436 2437 2438 2439
	/* Cache the cmode of each port. */
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
		if (chip->info->ops->port_get_cmode) {
			err = chip->info->ops->port_get_cmode(chip, i, &cmode);
			if (err)
2440
				goto unlock;
2441 2442 2443 2444 2445

			chip->ports[i].cmode = cmode;
		}
	}

2446
	/* Setup Switch Port Registers */
2447
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2448 2449 2450
		if (dsa_is_unused_port(ds, i))
			continue;

2451
		/* Prevent the use of an invalid port. */
2452
		if (mv88e6xxx_is_invalid_port(chip, i)) {
2453 2454 2455 2456 2457
			dev_err(chip->dev, "port %d is invalid\n", i);
			err = -EINVAL;
			goto unlock;
		}

2458 2459 2460 2461 2462
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

2463 2464 2465 2466
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2467 2468 2469 2470
	err = mv88e6xxx_mac_setup(chip);
	if (err)
		goto unlock;

2471 2472 2473 2474
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2475 2476 2477 2478
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2479 2480 2481 2482
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2483 2484 2485 2486
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2487 2488 2489 2490
	err = mv88e6xxx_broadcast_setup(chip, 0);
	if (err)
		goto unlock;

2491 2492 2493 2494
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2495 2496 2497 2498
	err = mv88e6xxx_rmu_setup(chip);
	if (err)
		goto unlock;

2499 2500 2501
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2502

2503 2504 2505 2506
	err = mv88e6xxx_trunk_setup(chip);
	if (err)
		goto unlock;

2507 2508 2509 2510
	err = mv88e6xxx_devmap_setup(chip);
	if (err)
		goto unlock;

2511 2512 2513 2514
	err = mv88e6xxx_pri_setup(chip);
	if (err)
		goto unlock;

2515
	/* Setup PTP Hardware Clock and timestamping */
2516 2517 2518 2519
	if (chip->info->ptp_support) {
		err = mv88e6xxx_ptp_setup(chip);
		if (err)
			goto unlock;
2520 2521 2522 2523

		err = mv88e6xxx_hwtstamp_setup(chip);
		if (err)
			goto unlock;
2524 2525
	}

2526 2527 2528 2529
	err = mv88e6xxx_stats_setup(chip);
	if (err)
		goto unlock;

2530
unlock:
2531
	mv88e6xxx_reg_unlock(chip);
2532

2533
	return err;
2534 2535
}

2536
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2537
{
2538 2539
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2540 2541
	u16 val;
	int err;
2542

2543 2544 2545
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2546
	mv88e6xxx_reg_lock(chip);
2547
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2548
	mv88e6xxx_reg_unlock(chip);
2549

2550
	if (reg == MII_PHYSID2) {
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
		/* Some internal PHYs don't have a model number. */
		if (chip->info->family != MV88E6XXX_FAMILY_6165)
			/* Then there is the 6165 family. It gets is
			 * PHYs correct. But it can also have two
			 * SERDES interfaces in the PHY address
			 * space. And these don't have a model
			 * number. But they are not PHYs, so we don't
			 * want to give them something a PHY driver
			 * will recognise.
			 *
			 * Use the mv88e6390 family model number
			 * instead, for anything which really could be
			 * a PHY,
			 */
			if (!(val & 0x3f0))
				val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2567 2568
	}

2569
	return err ? err : val;
2570 2571
}

2572
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2573
{
2574 2575
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2576
	int err;
2577

2578 2579 2580
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2581
	mv88e6xxx_reg_lock(chip);
2582
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2583
	mv88e6xxx_reg_unlock(chip);
2584 2585

	return err;
2586 2587
}

2588
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2589 2590
				   struct device_node *np,
				   bool external)
2591 2592
{
	static int index;
2593
	struct mv88e6xxx_mdio_bus *mdio_bus;
2594 2595 2596
	struct mii_bus *bus;
	int err;

2597
	if (external) {
2598
		mv88e6xxx_reg_lock(chip);
2599
		err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
2600
		mv88e6xxx_reg_unlock(chip);
2601 2602 2603 2604 2605

		if (err)
			return err;
	}

2606
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2607 2608 2609
	if (!bus)
		return -ENOMEM;

2610
	mdio_bus = bus->priv;
2611
	mdio_bus->bus = bus;
2612
	mdio_bus->chip = chip;
2613 2614
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2615

2616 2617
	if (np) {
		bus->name = np->full_name;
2618
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2619 2620 2621 2622 2623 2624 2625
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2626
	bus->parent = chip->dev;
2627

2628 2629 2630 2631 2632 2633
	if (!external) {
		err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
		if (err)
			return err;
	}

2634
	err = of_mdiobus_register(bus, np);
2635
	if (err) {
2636
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2637
		mv88e6xxx_g2_irq_mdio_free(chip, bus);
2638
		return err;
2639
	}
2640 2641 2642 2643 2644

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2645 2646

	return 0;
2647
}
2648

2649 2650 2651 2652 2653
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2654

2655 2656 2657 2658 2659 2660 2661 2662 2663
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)

{
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;

	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;

2664 2665 2666
		if (!mdio_bus->external)
			mv88e6xxx_g2_irq_mdio_free(chip, bus);

2667 2668 2669 2670
		mdiobus_unregister(bus);
	}
}

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
2695 2696
			if (err) {
				mv88e6xxx_mdios_unregister(chip);
2697
				of_node_put(child);
2698
				return err;
2699
			}
2700 2701 2702 2703
		}
	}

	return 0;
2704 2705
}

2706 2707
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2708
	struct mv88e6xxx_chip *chip = ds->priv;
2709 2710 2711 2712 2713 2714 2715

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2716
	struct mv88e6xxx_chip *chip = ds->priv;
2717 2718
	int err;

2719 2720
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2721

2722
	mv88e6xxx_reg_lock(chip);
2723
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2724
	mv88e6xxx_reg_unlock(chip);
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2737
	struct mv88e6xxx_chip *chip = ds->priv;
2738 2739
	int err;

2740 2741 2742
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2743 2744 2745
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

2746
	mv88e6xxx_reg_lock(chip);
2747
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2748
	mv88e6xxx_reg_unlock(chip);
2749 2750 2751 2752

	return err;
}

2753
static const struct mv88e6xxx_ops mv88e6085_ops = {
2754
	/* MV88E6XXX_FAMILY_6097 */
2755 2756
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2757
	.irl_init_all = mv88e6352_g2_irl_init_all,
2758
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2759 2760
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2761
	.port_set_link = mv88e6xxx_port_set_link,
2762
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2763
	.port_set_speed = mv88e6185_port_set_speed,
2764
	.port_tag_remap = mv88e6095_port_tag_remap,
2765
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2766
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2767
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2768
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2769
	.port_pause_limit = mv88e6097_port_pause_limit,
2770
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2771
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2772
	.port_link_state = mv88e6352_port_link_state,
2773
	.port_get_cmode = mv88e6185_port_get_cmode,
2774
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2775
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2776
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2777 2778
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2779
	.stats_get_stats = mv88e6095_stats_get_stats,
2780 2781
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2782
	.watchdog_ops = &mv88e6097_watchdog_ops,
2783
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2784
	.pot_clear = mv88e6xxx_g2_pot_clear,
2785 2786
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2787
	.reset = mv88e6185_g1_reset,
2788
	.rmu_disable = mv88e6085_g1_rmu_disable,
2789
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2790
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2791
	.phylink_validate = mv88e6185_phylink_validate,
2792 2793 2794
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2795
	/* MV88E6XXX_FAMILY_6095 */
2796 2797
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2798
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2799 2800
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2801
	.port_set_link = mv88e6xxx_port_set_link,
2802
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2803
	.port_set_speed = mv88e6185_port_set_speed,
2804
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2805
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2806
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2807
	.port_link_state = mv88e6185_port_link_state,
2808
	.port_get_cmode = mv88e6185_port_get_cmode,
2809
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2810
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2811
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2812 2813
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2814
	.stats_get_stats = mv88e6095_stats_get_stats,
2815
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2816 2817
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2818
	.reset = mv88e6185_g1_reset,
2819
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2820
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2821
	.phylink_validate = mv88e6185_phylink_validate,
2822 2823
};

2824
static const struct mv88e6xxx_ops mv88e6097_ops = {
2825
	/* MV88E6XXX_FAMILY_6097 */
2826 2827
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2828
	.irl_init_all = mv88e6352_g2_irl_init_all,
2829 2830 2831 2832 2833 2834
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2835
	.port_tag_remap = mv88e6095_port_tag_remap,
2836
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2837
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2838
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2839
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2840
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2841
	.port_pause_limit = mv88e6097_port_pause_limit,
2842
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2843
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2844
	.port_link_state = mv88e6352_port_link_state,
2845
	.port_get_cmode = mv88e6185_port_get_cmode,
2846
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2847
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2848
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2849 2850 2851
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2852 2853
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2854
	.watchdog_ops = &mv88e6097_watchdog_ops,
2855
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2856
	.pot_clear = mv88e6xxx_g2_pot_clear,
2857
	.reset = mv88e6352_g1_reset,
2858
	.rmu_disable = mv88e6085_g1_rmu_disable,
2859
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2860
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2861
	.phylink_validate = mv88e6185_phylink_validate,
2862 2863
};

2864
static const struct mv88e6xxx_ops mv88e6123_ops = {
2865
	/* MV88E6XXX_FAMILY_6165 */
2866 2867
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2868
	.irl_init_all = mv88e6352_g2_irl_init_all,
2869
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2870 2871
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2872
	.port_set_link = mv88e6xxx_port_set_link,
2873
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2874
	.port_set_speed = mv88e6185_port_set_speed,
2875
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2876
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2877
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2878
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2879
	.port_link_state = mv88e6352_port_link_state,
2880
	.port_get_cmode = mv88e6185_port_get_cmode,
2881
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2882
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2883
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2884 2885
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2886
	.stats_get_stats = mv88e6095_stats_get_stats,
2887 2888
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2889
	.watchdog_ops = &mv88e6097_watchdog_ops,
2890
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2891
	.pot_clear = mv88e6xxx_g2_pot_clear,
2892
	.reset = mv88e6352_g1_reset,
2893
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2894
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2895
	.phylink_validate = mv88e6185_phylink_validate,
2896 2897 2898
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2899
	/* MV88E6XXX_FAMILY_6185 */
2900 2901
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2902
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2903 2904
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2905
	.port_set_link = mv88e6xxx_port_set_link,
2906
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2907
	.port_set_speed = mv88e6185_port_set_speed,
2908
	.port_tag_remap = mv88e6095_port_tag_remap,
2909
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2910
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2911
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2912
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2913
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2914
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2915
	.port_pause_limit = mv88e6097_port_pause_limit,
2916
	.port_set_pause = mv88e6185_port_set_pause,
2917
	.port_link_state = mv88e6352_port_link_state,
2918
	.port_get_cmode = mv88e6185_port_get_cmode,
2919
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2920
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2921
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2922 2923
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2924
	.stats_get_stats = mv88e6095_stats_get_stats,
2925 2926
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2927
	.watchdog_ops = &mv88e6097_watchdog_ops,
2928
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2929
	.ppu_enable = mv88e6185_g1_ppu_enable,
2930
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
2931
	.ppu_disable = mv88e6185_g1_ppu_disable,
2932
	.reset = mv88e6185_g1_reset,
2933
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2934
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2935
	.phylink_validate = mv88e6185_phylink_validate,
2936 2937
};

2938 2939
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2940 2941
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2942
	.irl_init_all = mv88e6352_g2_irl_init_all,
2943 2944 2945 2946 2947 2948 2949 2950
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2951
	.port_set_speed = mv88e6341_port_set_speed,
2952
	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
2953 2954 2955 2956
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2957
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2958
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2959
	.port_pause_limit = mv88e6097_port_pause_limit,
2960 2961
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2962
	.port_link_state = mv88e6352_port_link_state,
2963
	.port_get_cmode = mv88e6352_port_get_cmode,
2964
	.port_setup_message_port = mv88e6xxx_setup_message_port,
2965
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2966
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2967 2968 2969
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2970 2971
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2972 2973
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2974
	.pot_clear = mv88e6xxx_g2_pot_clear,
2975
	.reset = mv88e6352_g1_reset,
2976
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2977
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2978
	.serdes_power = mv88e6341_serdes_power,
2979
	.gpio_ops = &mv88e6352_gpio_ops,
2980
	.phylink_validate = mv88e6341_phylink_validate,
2981 2982
};

2983
static const struct mv88e6xxx_ops mv88e6161_ops = {
2984
	/* MV88E6XXX_FAMILY_6165 */
2985 2986
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2987
	.irl_init_all = mv88e6352_g2_irl_init_all,
2988
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2989 2990
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2991
	.port_set_link = mv88e6xxx_port_set_link,
2992
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2993
	.port_set_speed = mv88e6185_port_set_speed,
2994
	.port_tag_remap = mv88e6095_port_tag_remap,
2995
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2996
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2997
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2998
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2999
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3000
	.port_pause_limit = mv88e6097_port_pause_limit,
3001
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3002
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3003
	.port_link_state = mv88e6352_port_link_state,
3004
	.port_get_cmode = mv88e6185_port_get_cmode,
3005
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3006
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3007
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3008 3009
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3010
	.stats_get_stats = mv88e6095_stats_get_stats,
3011 3012
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3013
	.watchdog_ops = &mv88e6097_watchdog_ops,
3014
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3015
	.pot_clear = mv88e6xxx_g2_pot_clear,
3016
	.reset = mv88e6352_g1_reset,
3017
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3018
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3019
	.avb_ops = &mv88e6165_avb_ops,
3020
	.ptp_ops = &mv88e6165_ptp_ops,
3021
	.phylink_validate = mv88e6185_phylink_validate,
3022 3023 3024
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3025
	/* MV88E6XXX_FAMILY_6165 */
3026 3027
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3028
	.irl_init_all = mv88e6352_g2_irl_init_all,
3029
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3030 3031
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3032
	.port_set_link = mv88e6xxx_port_set_link,
3033
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3034
	.port_set_speed = mv88e6185_port_set_speed,
3035
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3036
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3037
	.port_link_state = mv88e6352_port_link_state,
3038
	.port_get_cmode = mv88e6185_port_get_cmode,
3039
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3040
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3041
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3042 3043
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3044
	.stats_get_stats = mv88e6095_stats_get_stats,
3045 3046
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3047
	.watchdog_ops = &mv88e6097_watchdog_ops,
3048
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3049
	.pot_clear = mv88e6xxx_g2_pot_clear,
3050
	.reset = mv88e6352_g1_reset,
3051
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3052
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3053
	.avb_ops = &mv88e6165_avb_ops,
3054
	.ptp_ops = &mv88e6165_ptp_ops,
3055
	.phylink_validate = mv88e6185_phylink_validate,
3056 3057 3058
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3059
	/* MV88E6XXX_FAMILY_6351 */
3060 3061
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3062
	.irl_init_all = mv88e6352_g2_irl_init_all,
3063
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3064 3065
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3066
	.port_set_link = mv88e6xxx_port_set_link,
3067
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3068
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3069
	.port_set_speed = mv88e6185_port_set_speed,
3070
	.port_tag_remap = mv88e6095_port_tag_remap,
3071
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3072
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3073
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3074
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3075
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3076
	.port_pause_limit = mv88e6097_port_pause_limit,
3077
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3078
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3079
	.port_link_state = mv88e6352_port_link_state,
3080
	.port_get_cmode = mv88e6352_port_get_cmode,
3081
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3082
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3083
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3084 3085
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3086
	.stats_get_stats = mv88e6095_stats_get_stats,
3087 3088
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3089
	.watchdog_ops = &mv88e6097_watchdog_ops,
3090
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3091
	.pot_clear = mv88e6xxx_g2_pot_clear,
3092
	.reset = mv88e6352_g1_reset,
3093
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3094
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3095
	.phylink_validate = mv88e6185_phylink_validate,
3096 3097 3098
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3099
	/* MV88E6XXX_FAMILY_6352 */
3100 3101
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3102
	.irl_init_all = mv88e6352_g2_irl_init_all,
3103 3104
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3105
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3106 3107
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3108
	.port_set_link = mv88e6xxx_port_set_link,
3109
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3110
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3111
	.port_set_speed = mv88e6352_port_set_speed,
3112
	.port_tag_remap = mv88e6095_port_tag_remap,
3113
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3114
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3115
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3116
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3117
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3118
	.port_pause_limit = mv88e6097_port_pause_limit,
3119
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3120
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3121
	.port_link_state = mv88e6352_port_link_state,
3122
	.port_get_cmode = mv88e6352_port_get_cmode,
3123
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3124
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3125
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3126 3127
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3128
	.stats_get_stats = mv88e6095_stats_get_stats,
3129 3130
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3131
	.watchdog_ops = &mv88e6097_watchdog_ops,
3132
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3133
	.pot_clear = mv88e6xxx_g2_pot_clear,
3134
	.reset = mv88e6352_g1_reset,
3135
	.rmu_disable = mv88e6352_g1_rmu_disable,
3136
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3137
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3138
	.serdes_power = mv88e6352_serdes_power,
3139
	.gpio_ops = &mv88e6352_gpio_ops,
3140
	.phylink_validate = mv88e6352_phylink_validate,
3141 3142 3143
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3144
	/* MV88E6XXX_FAMILY_6351 */
3145 3146
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3147
	.irl_init_all = mv88e6352_g2_irl_init_all,
3148
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3149 3150
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3151
	.port_set_link = mv88e6xxx_port_set_link,
3152
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3153
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3154
	.port_set_speed = mv88e6185_port_set_speed,
3155
	.port_tag_remap = mv88e6095_port_tag_remap,
3156
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3157
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3158
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3159
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3160
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3161
	.port_pause_limit = mv88e6097_port_pause_limit,
3162
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3163
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3164
	.port_link_state = mv88e6352_port_link_state,
3165
	.port_get_cmode = mv88e6352_port_get_cmode,
3166
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3167
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3168
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3169 3170
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3171
	.stats_get_stats = mv88e6095_stats_get_stats,
3172 3173
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3174
	.watchdog_ops = &mv88e6097_watchdog_ops,
3175
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3176
	.pot_clear = mv88e6xxx_g2_pot_clear,
3177
	.reset = mv88e6352_g1_reset,
3178
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3179
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3180
	.phylink_validate = mv88e6185_phylink_validate,
3181 3182 3183
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3184
	/* MV88E6XXX_FAMILY_6352 */
3185 3186
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3187
	.irl_init_all = mv88e6352_g2_irl_init_all,
3188 3189
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3190
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3191 3192
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3193
	.port_set_link = mv88e6xxx_port_set_link,
3194
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3195
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3196
	.port_set_speed = mv88e6352_port_set_speed,
3197
	.port_tag_remap = mv88e6095_port_tag_remap,
3198
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3199
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3200
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3201
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3202
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3203
	.port_pause_limit = mv88e6097_port_pause_limit,
3204
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3205
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3206
	.port_link_state = mv88e6352_port_link_state,
3207
	.port_get_cmode = mv88e6352_port_get_cmode,
3208
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3209
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3210
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3211 3212
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3213
	.stats_get_stats = mv88e6095_stats_get_stats,
3214 3215
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3216
	.watchdog_ops = &mv88e6097_watchdog_ops,
3217
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3218
	.pot_clear = mv88e6xxx_g2_pot_clear,
3219
	.reset = mv88e6352_g1_reset,
3220
	.rmu_disable = mv88e6352_g1_rmu_disable,
3221
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3222
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3223
	.serdes_power = mv88e6352_serdes_power,
3224 3225
	.serdes_irq_setup = mv88e6352_serdes_irq_setup,
	.serdes_irq_free = mv88e6352_serdes_irq_free,
3226
	.gpio_ops = &mv88e6352_gpio_ops,
3227
	.phylink_validate = mv88e6352_phylink_validate,
3228 3229 3230
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3231
	/* MV88E6XXX_FAMILY_6185 */
3232 3233
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3234
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3235 3236
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3237
	.port_set_link = mv88e6xxx_port_set_link,
3238
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3239
	.port_set_speed = mv88e6185_port_set_speed,
3240
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3241
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3242
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3243
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3244
	.port_set_pause = mv88e6185_port_set_pause,
3245
	.port_link_state = mv88e6185_port_link_state,
3246
	.port_get_cmode = mv88e6185_port_get_cmode,
3247
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3248
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3249
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3250 3251
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3252
	.stats_get_stats = mv88e6095_stats_get_stats,
3253 3254
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3255
	.watchdog_ops = &mv88e6097_watchdog_ops,
3256
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3257
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3258 3259
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3260
	.reset = mv88e6185_g1_reset,
3261
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3262
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3263
	.phylink_validate = mv88e6185_phylink_validate,
3264 3265
};

3266
static const struct mv88e6xxx_ops mv88e6190_ops = {
3267
	/* MV88E6XXX_FAMILY_6390 */
3268
	.setup_errata = mv88e6390_setup_errata,
3269
	.irl_init_all = mv88e6390_g2_irl_init_all,
3270 3271
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3272 3273 3274 3275 3276 3277 3278
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3279
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3280
	.port_tag_remap = mv88e6390_port_tag_remap,
3281
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3282
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3283
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3284
	.port_pause_limit = mv88e6390_port_pause_limit,
3285
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3286
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3287
	.port_link_state = mv88e6352_port_link_state,
3288
	.port_get_cmode = mv88e6352_port_get_cmode,
3289
	.port_set_cmode = mv88e6390_port_set_cmode,
3290
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3291
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3292
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3293 3294
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3295
	.stats_get_stats = mv88e6390_stats_get_stats,
3296 3297
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3298
	.watchdog_ops = &mv88e6390_watchdog_ops,
3299
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3300
	.pot_clear = mv88e6xxx_g2_pot_clear,
3301
	.reset = mv88e6352_g1_reset,
3302
	.rmu_disable = mv88e6390_g1_rmu_disable,
3303 3304
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3305
	.serdes_power = mv88e6390_serdes_power,
3306 3307
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3308
	.gpio_ops = &mv88e6352_gpio_ops,
3309
	.phylink_validate = mv88e6390_phylink_validate,
3310 3311 3312
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3313
	/* MV88E6XXX_FAMILY_6390 */
3314
	.setup_errata = mv88e6390_setup_errata,
3315
	.irl_init_all = mv88e6390_g2_irl_init_all,
3316 3317
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3318 3319 3320 3321 3322 3323 3324
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3325
	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
3326
	.port_tag_remap = mv88e6390_port_tag_remap,
3327
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3328
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3329
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3330
	.port_pause_limit = mv88e6390_port_pause_limit,
3331
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3332
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3333
	.port_link_state = mv88e6352_port_link_state,
3334
	.port_get_cmode = mv88e6352_port_get_cmode,
3335
	.port_set_cmode = mv88e6390x_port_set_cmode,
3336
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3337
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3338
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3339 3340
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3341
	.stats_get_stats = mv88e6390_stats_get_stats,
3342 3343
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3344
	.watchdog_ops = &mv88e6390_watchdog_ops,
3345
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3346
	.pot_clear = mv88e6xxx_g2_pot_clear,
3347
	.reset = mv88e6352_g1_reset,
3348
	.rmu_disable = mv88e6390_g1_rmu_disable,
3349 3350
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3351
	.serdes_power = mv88e6390x_serdes_power,
3352 3353
	.serdes_irq_setup = mv88e6390x_serdes_irq_setup,
	.serdes_irq_free = mv88e6390x_serdes_irq_free,
3354
	.gpio_ops = &mv88e6352_gpio_ops,
3355
	.phylink_validate = mv88e6390x_phylink_validate,
3356 3357 3358
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3359
	/* MV88E6XXX_FAMILY_6390 */
3360
	.setup_errata = mv88e6390_setup_errata,
3361
	.irl_init_all = mv88e6390_g2_irl_init_all,
3362 3363
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3364 3365 3366 3367 3368 3369 3370
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3371
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3372
	.port_tag_remap = mv88e6390_port_tag_remap,
3373
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3374
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3375
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3376
	.port_pause_limit = mv88e6390_port_pause_limit,
3377
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3378
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3379
	.port_link_state = mv88e6352_port_link_state,
3380
	.port_get_cmode = mv88e6352_port_get_cmode,
3381
	.port_set_cmode = mv88e6390_port_set_cmode,
3382
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3383
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3384
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3385 3386
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3387
	.stats_get_stats = mv88e6390_stats_get_stats,
3388 3389
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3390
	.watchdog_ops = &mv88e6390_watchdog_ops,
3391
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3392
	.pot_clear = mv88e6xxx_g2_pot_clear,
3393
	.reset = mv88e6352_g1_reset,
3394
	.rmu_disable = mv88e6390_g1_rmu_disable,
3395 3396
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3397
	.serdes_power = mv88e6390_serdes_power,
3398 3399
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3400 3401
	.avb_ops = &mv88e6390_avb_ops,
	.ptp_ops = &mv88e6352_ptp_ops,
3402
	.phylink_validate = mv88e6390_phylink_validate,
3403 3404
};

3405
static const struct mv88e6xxx_ops mv88e6240_ops = {
3406
	/* MV88E6XXX_FAMILY_6352 */
3407 3408
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3409
	.irl_init_all = mv88e6352_g2_irl_init_all,
3410 3411
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3412
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3413 3414
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3415
	.port_set_link = mv88e6xxx_port_set_link,
3416
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3417
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3418
	.port_set_speed = mv88e6352_port_set_speed,
3419
	.port_tag_remap = mv88e6095_port_tag_remap,
3420
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3421
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3422
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3423
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3424
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3425
	.port_pause_limit = mv88e6097_port_pause_limit,
3426
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3427
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3428
	.port_link_state = mv88e6352_port_link_state,
3429
	.port_get_cmode = mv88e6352_port_get_cmode,
3430
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3431
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3432
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3433 3434
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3435
	.stats_get_stats = mv88e6095_stats_get_stats,
3436 3437
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3438
	.watchdog_ops = &mv88e6097_watchdog_ops,
3439
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3440
	.pot_clear = mv88e6xxx_g2_pot_clear,
3441
	.reset = mv88e6352_g1_reset,
3442
	.rmu_disable = mv88e6352_g1_rmu_disable,
3443
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3444
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3445
	.serdes_power = mv88e6352_serdes_power,
3446 3447
	.serdes_irq_setup = mv88e6352_serdes_irq_setup,
	.serdes_irq_free = mv88e6352_serdes_irq_free,
3448
	.gpio_ops = &mv88e6352_gpio_ops,
3449
	.avb_ops = &mv88e6352_avb_ops,
3450
	.ptp_ops = &mv88e6352_ptp_ops,
3451
	.phylink_validate = mv88e6352_phylink_validate,
3452 3453
};

3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
static const struct mv88e6xxx_ops mv88e6250_ops = {
	/* MV88E6XXX_FAMILY_6250 */
	.ieee_pri_map = mv88e6250_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
	.irl_init_all = mv88e6352_g2_irl_init_all,
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
	.port_set_speed = mv88e6250_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_limit = mv88e6097_port_pause_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.port_link_state = mv88e6250_port_link_state,
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
	.stats_get_sset_count = mv88e6250_stats_get_sset_count,
	.stats_get_strings = mv88e6250_stats_get_strings,
	.stats_get_stats = mv88e6250_stats_get_stats,
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
	.watchdog_ops = &mv88e6250_watchdog_ops,
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
	.pot_clear = mv88e6xxx_g2_pot_clear,
	.reset = mv88e6250_g1_reset,
	.vtu_getnext = mv88e6250_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6250_g1_vtu_loadpurge,
3489 3490
	.avb_ops = &mv88e6352_avb_ops,
	.ptp_ops = &mv88e6250_ptp_ops,
3491 3492 3493
	.phylink_validate = mv88e6065_phylink_validate,
};

3494
static const struct mv88e6xxx_ops mv88e6290_ops = {
3495
	/* MV88E6XXX_FAMILY_6390 */
3496
	.setup_errata = mv88e6390_setup_errata,
3497
	.irl_init_all = mv88e6390_g2_irl_init_all,
3498 3499
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3500 3501 3502 3503 3504 3505 3506
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3507
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3508
	.port_tag_remap = mv88e6390_port_tag_remap,
3509
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3510
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3511
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3512
	.port_pause_limit = mv88e6390_port_pause_limit,
3513
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3514
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3515
	.port_link_state = mv88e6352_port_link_state,
3516
	.port_get_cmode = mv88e6352_port_get_cmode,
3517
	.port_set_cmode = mv88e6390_port_set_cmode,
3518
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3519
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3520
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3521 3522
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3523
	.stats_get_stats = mv88e6390_stats_get_stats,
3524 3525
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3526
	.watchdog_ops = &mv88e6390_watchdog_ops,
3527
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3528
	.pot_clear = mv88e6xxx_g2_pot_clear,
3529
	.reset = mv88e6352_g1_reset,
3530
	.rmu_disable = mv88e6390_g1_rmu_disable,
3531 3532
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3533
	.serdes_power = mv88e6390_serdes_power,
3534 3535
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3536
	.gpio_ops = &mv88e6352_gpio_ops,
3537
	.avb_ops = &mv88e6390_avb_ops,
3538
	.ptp_ops = &mv88e6352_ptp_ops,
3539
	.phylink_validate = mv88e6390_phylink_validate,
3540 3541
};

3542
static const struct mv88e6xxx_ops mv88e6320_ops = {
3543
	/* MV88E6XXX_FAMILY_6320 */
3544 3545
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3546
	.irl_init_all = mv88e6352_g2_irl_init_all,
3547 3548
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3549
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3550 3551
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3552
	.port_set_link = mv88e6xxx_port_set_link,
3553
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3554
	.port_set_speed = mv88e6185_port_set_speed,
3555
	.port_tag_remap = mv88e6095_port_tag_remap,
3556
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3557
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3558
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3559
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3560
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3561
	.port_pause_limit = mv88e6097_port_pause_limit,
3562
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3563
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3564
	.port_link_state = mv88e6352_port_link_state,
3565
	.port_get_cmode = mv88e6352_port_get_cmode,
3566
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3567
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3568
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3569 3570
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3571
	.stats_get_stats = mv88e6320_stats_get_stats,
3572 3573
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3574
	.watchdog_ops = &mv88e6390_watchdog_ops,
3575
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3576
	.pot_clear = mv88e6xxx_g2_pot_clear,
3577
	.reset = mv88e6352_g1_reset,
3578
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3579
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3580
	.gpio_ops = &mv88e6352_gpio_ops,
3581
	.avb_ops = &mv88e6352_avb_ops,
3582
	.ptp_ops = &mv88e6352_ptp_ops,
3583
	.phylink_validate = mv88e6185_phylink_validate,
3584 3585 3586
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3587
	/* MV88E6XXX_FAMILY_6320 */
3588 3589
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3590
	.irl_init_all = mv88e6352_g2_irl_init_all,
3591 3592
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3593
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3594 3595
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3596
	.port_set_link = mv88e6xxx_port_set_link,
3597
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3598
	.port_set_speed = mv88e6185_port_set_speed,
3599
	.port_tag_remap = mv88e6095_port_tag_remap,
3600
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3601
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3602
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3603
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3604
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3605
	.port_pause_limit = mv88e6097_port_pause_limit,
3606
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3607
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3608
	.port_link_state = mv88e6352_port_link_state,
3609
	.port_get_cmode = mv88e6352_port_get_cmode,
3610
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3611
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3612
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3613 3614
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3615
	.stats_get_stats = mv88e6320_stats_get_stats,
3616 3617
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3618
	.watchdog_ops = &mv88e6390_watchdog_ops,
3619
	.reset = mv88e6352_g1_reset,
3620
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3621
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3622
	.gpio_ops = &mv88e6352_gpio_ops,
3623
	.avb_ops = &mv88e6352_avb_ops,
3624
	.ptp_ops = &mv88e6352_ptp_ops,
3625
	.phylink_validate = mv88e6185_phylink_validate,
3626 3627
};

3628 3629
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3630 3631
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3632
	.irl_init_all = mv88e6352_g2_irl_init_all,
3633 3634 3635 3636 3637 3638 3639 3640
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3641
	.port_set_speed = mv88e6341_port_set_speed,
3642
	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
3643 3644 3645 3646
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3647
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3648
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3649
	.port_pause_limit = mv88e6097_port_pause_limit,
3650 3651
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3652
	.port_link_state = mv88e6352_port_link_state,
3653
	.port_get_cmode = mv88e6352_port_get_cmode,
3654
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3655
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3656
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3657 3658 3659
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3660 3661
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3662 3663
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3664
	.pot_clear = mv88e6xxx_g2_pot_clear,
3665
	.reset = mv88e6352_g1_reset,
3666
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3667
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3668
	.serdes_power = mv88e6341_serdes_power,
3669
	.gpio_ops = &mv88e6352_gpio_ops,
3670
	.avb_ops = &mv88e6390_avb_ops,
3671
	.ptp_ops = &mv88e6352_ptp_ops,
3672
	.phylink_validate = mv88e6341_phylink_validate,
3673 3674
};

3675
static const struct mv88e6xxx_ops mv88e6350_ops = {
3676
	/* MV88E6XXX_FAMILY_6351 */
3677 3678
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3679
	.irl_init_all = mv88e6352_g2_irl_init_all,
3680
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3681 3682
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3683
	.port_set_link = mv88e6xxx_port_set_link,
3684
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3685
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3686
	.port_set_speed = mv88e6185_port_set_speed,
3687
	.port_tag_remap = mv88e6095_port_tag_remap,
3688
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3689
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3690
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3691
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3692
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3693
	.port_pause_limit = mv88e6097_port_pause_limit,
3694
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3695
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3696
	.port_link_state = mv88e6352_port_link_state,
3697
	.port_get_cmode = mv88e6352_port_get_cmode,
3698
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3699
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3700
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3701 3702
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3703
	.stats_get_stats = mv88e6095_stats_get_stats,
3704 3705
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3706
	.watchdog_ops = &mv88e6097_watchdog_ops,
3707
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3708
	.pot_clear = mv88e6xxx_g2_pot_clear,
3709
	.reset = mv88e6352_g1_reset,
3710
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3711
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3712
	.phylink_validate = mv88e6185_phylink_validate,
3713 3714 3715
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3716
	/* MV88E6XXX_FAMILY_6351 */
3717 3718
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3719
	.irl_init_all = mv88e6352_g2_irl_init_all,
3720
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3721 3722
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3723
	.port_set_link = mv88e6xxx_port_set_link,
3724
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3725
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3726
	.port_set_speed = mv88e6185_port_set_speed,
3727
	.port_tag_remap = mv88e6095_port_tag_remap,
3728
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3729
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3730
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3731
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3732
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3733
	.port_pause_limit = mv88e6097_port_pause_limit,
3734
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3735
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3736
	.port_link_state = mv88e6352_port_link_state,
3737
	.port_get_cmode = mv88e6352_port_get_cmode,
3738
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3739
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3740
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3741 3742
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3743
	.stats_get_stats = mv88e6095_stats_get_stats,
3744 3745
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3746
	.watchdog_ops = &mv88e6097_watchdog_ops,
3747
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3748
	.pot_clear = mv88e6xxx_g2_pot_clear,
3749
	.reset = mv88e6352_g1_reset,
3750
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3751
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3752
	.avb_ops = &mv88e6352_avb_ops,
3753
	.ptp_ops = &mv88e6352_ptp_ops,
3754
	.phylink_validate = mv88e6185_phylink_validate,
3755 3756 3757
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3758
	/* MV88E6XXX_FAMILY_6352 */
3759 3760
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3761
	.irl_init_all = mv88e6352_g2_irl_init_all,
3762 3763
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3764
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3765 3766
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3767
	.port_set_link = mv88e6xxx_port_set_link,
3768
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3769
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3770
	.port_set_speed = mv88e6352_port_set_speed,
3771
	.port_tag_remap = mv88e6095_port_tag_remap,
3772
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3773
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3774
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3775
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3776
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3777
	.port_pause_limit = mv88e6097_port_pause_limit,
3778
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3779
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3780
	.port_link_state = mv88e6352_port_link_state,
3781
	.port_get_cmode = mv88e6352_port_get_cmode,
3782
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3783
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3784
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3785 3786
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3787
	.stats_get_stats = mv88e6095_stats_get_stats,
3788 3789
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3790
	.watchdog_ops = &mv88e6097_watchdog_ops,
3791
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3792
	.pot_clear = mv88e6xxx_g2_pot_clear,
3793
	.reset = mv88e6352_g1_reset,
3794
	.rmu_disable = mv88e6352_g1_rmu_disable,
3795
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3796
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3797
	.serdes_power = mv88e6352_serdes_power,
3798 3799
	.serdes_irq_setup = mv88e6352_serdes_irq_setup,
	.serdes_irq_free = mv88e6352_serdes_irq_free,
3800
	.gpio_ops = &mv88e6352_gpio_ops,
3801
	.avb_ops = &mv88e6352_avb_ops,
3802
	.ptp_ops = &mv88e6352_ptp_ops,
3803 3804 3805
	.serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
	.serdes_get_strings = mv88e6352_serdes_get_strings,
	.serdes_get_stats = mv88e6352_serdes_get_stats,
3806
	.phylink_validate = mv88e6352_phylink_validate,
3807 3808
};

3809
static const struct mv88e6xxx_ops mv88e6390_ops = {
3810
	/* MV88E6XXX_FAMILY_6390 */
3811
	.setup_errata = mv88e6390_setup_errata,
3812
	.irl_init_all = mv88e6390_g2_irl_init_all,
3813 3814
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3815 3816 3817 3818 3819 3820 3821
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3822
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3823
	.port_tag_remap = mv88e6390_port_tag_remap,
3824
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3825
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3826
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3827
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3828
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3829
	.port_pause_limit = mv88e6390_port_pause_limit,
3830
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3831
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3832
	.port_link_state = mv88e6352_port_link_state,
3833
	.port_get_cmode = mv88e6352_port_get_cmode,
3834
	.port_set_cmode = mv88e6390_port_set_cmode,
3835
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3836
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3837
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3838 3839
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3840
	.stats_get_stats = mv88e6390_stats_get_stats,
3841 3842
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3843
	.watchdog_ops = &mv88e6390_watchdog_ops,
3844
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3845
	.pot_clear = mv88e6xxx_g2_pot_clear,
3846
	.reset = mv88e6352_g1_reset,
3847
	.rmu_disable = mv88e6390_g1_rmu_disable,
3848 3849
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3850
	.serdes_power = mv88e6390_serdes_power,
3851 3852
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3853
	.gpio_ops = &mv88e6352_gpio_ops,
3854
	.avb_ops = &mv88e6390_avb_ops,
3855
	.ptp_ops = &mv88e6352_ptp_ops,
3856
	.phylink_validate = mv88e6390_phylink_validate,
3857 3858 3859
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3860
	/* MV88E6XXX_FAMILY_6390 */
3861
	.setup_errata = mv88e6390_setup_errata,
3862
	.irl_init_all = mv88e6390_g2_irl_init_all,
3863 3864
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3865 3866 3867 3868 3869 3870 3871
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3872
	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
3873
	.port_tag_remap = mv88e6390_port_tag_remap,
3874
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3875
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3876
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3877
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3878
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3879
	.port_pause_limit = mv88e6390_port_pause_limit,
3880
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3881
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3882
	.port_link_state = mv88e6352_port_link_state,
3883
	.port_get_cmode = mv88e6352_port_get_cmode,
3884
	.port_set_cmode = mv88e6390x_port_set_cmode,
3885
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3886
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3887
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3888 3889
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3890
	.stats_get_stats = mv88e6390_stats_get_stats,
3891 3892
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3893
	.watchdog_ops = &mv88e6390_watchdog_ops,
3894
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3895
	.pot_clear = mv88e6xxx_g2_pot_clear,
3896
	.reset = mv88e6352_g1_reset,
3897
	.rmu_disable = mv88e6390_g1_rmu_disable,
3898 3899
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3900
	.serdes_power = mv88e6390x_serdes_power,
3901 3902
	.serdes_irq_setup = mv88e6390x_serdes_irq_setup,
	.serdes_irq_free = mv88e6390x_serdes_irq_free,
3903
	.gpio_ops = &mv88e6352_gpio_ops,
3904
	.avb_ops = &mv88e6390_avb_ops,
3905
	.ptp_ops = &mv88e6352_ptp_ops,
3906
	.phylink_validate = mv88e6390x_phylink_validate,
3907 3908
};

3909 3910
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3911
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3912 3913 3914 3915
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3916
		.num_internal_phys = 5,
3917
		.max_vid = 4095,
3918
		.port_base_addr = 0x10,
3919
		.phy_base_addr = 0x0,
3920
		.global1_addr = 0x1b,
3921
		.global2_addr = 0x1c,
3922
		.age_time_coeff = 15000,
3923
		.g1_irqs = 8,
3924
		.g2_irqs = 10,
3925
		.atu_move_port_mask = 0xf,
3926
		.pvt = true,
3927
		.multi_chip = true,
3928
		.tag_protocol = DSA_TAG_PROTO_DSA,
3929
		.ops = &mv88e6085_ops,
3930 3931 3932
	},

	[MV88E6095] = {
3933
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3934 3935 3936 3937
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3938
		.num_internal_phys = 0,
3939
		.max_vid = 4095,
3940
		.port_base_addr = 0x10,
3941
		.phy_base_addr = 0x0,
3942
		.global1_addr = 0x1b,
3943
		.global2_addr = 0x1c,
3944
		.age_time_coeff = 15000,
3945
		.g1_irqs = 8,
3946
		.atu_move_port_mask = 0xf,
3947
		.multi_chip = true,
3948
		.tag_protocol = DSA_TAG_PROTO_DSA,
3949
		.ops = &mv88e6095_ops,
3950 3951
	},

3952
	[MV88E6097] = {
3953
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3954 3955 3956 3957
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3958
		.num_internal_phys = 8,
3959
		.max_vid = 4095,
3960
		.port_base_addr = 0x10,
3961
		.phy_base_addr = 0x0,
3962
		.global1_addr = 0x1b,
3963
		.global2_addr = 0x1c,
3964
		.age_time_coeff = 15000,
3965
		.g1_irqs = 8,
3966
		.g2_irqs = 10,
3967
		.atu_move_port_mask = 0xf,
3968
		.pvt = true,
3969
		.multi_chip = true,
3970
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3971 3972 3973
		.ops = &mv88e6097_ops,
	},

3974
	[MV88E6123] = {
3975
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3976 3977 3978 3979
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3980
		.num_internal_phys = 5,
3981
		.max_vid = 4095,
3982
		.port_base_addr = 0x10,
3983
		.phy_base_addr = 0x0,
3984
		.global1_addr = 0x1b,
3985
		.global2_addr = 0x1c,
3986
		.age_time_coeff = 15000,
3987
		.g1_irqs = 9,
3988
		.g2_irqs = 10,
3989
		.atu_move_port_mask = 0xf,
3990
		.pvt = true,
3991
		.multi_chip = true,
3992
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3993
		.ops = &mv88e6123_ops,
3994 3995 3996
	},

	[MV88E6131] = {
3997
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3998 3999 4000 4001
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
4002
		.num_internal_phys = 0,
4003
		.max_vid = 4095,
4004
		.port_base_addr = 0x10,
4005
		.phy_base_addr = 0x0,
4006
		.global1_addr = 0x1b,
4007
		.global2_addr = 0x1c,
4008
		.age_time_coeff = 15000,
4009
		.g1_irqs = 9,
4010
		.atu_move_port_mask = 0xf,
4011
		.multi_chip = true,
4012
		.tag_protocol = DSA_TAG_PROTO_DSA,
4013
		.ops = &mv88e6131_ops,
4014 4015
	},

4016
	[MV88E6141] = {
4017
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
4018
		.family = MV88E6XXX_FAMILY_6341,
4019
		.name = "Marvell 88E6141",
4020 4021
		.num_databases = 4096,
		.num_ports = 6,
4022
		.num_internal_phys = 5,
4023
		.num_gpio = 11,
4024
		.max_vid = 4095,
4025
		.port_base_addr = 0x10,
4026
		.phy_base_addr = 0x10,
4027
		.global1_addr = 0x1b,
4028
		.global2_addr = 0x1c,
4029 4030
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
4031
		.g1_irqs = 9,
4032
		.g2_irqs = 10,
4033
		.pvt = true,
4034
		.multi_chip = true,
4035 4036 4037 4038
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

4039
	[MV88E6161] = {
4040
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
4041 4042 4043 4044
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
4045
		.num_internal_phys = 5,
4046
		.max_vid = 4095,
4047
		.port_base_addr = 0x10,
4048
		.phy_base_addr = 0x0,
4049
		.global1_addr = 0x1b,
4050
		.global2_addr = 0x1c,
4051
		.age_time_coeff = 15000,
4052
		.g1_irqs = 9,
4053
		.g2_irqs = 10,
4054
		.atu_move_port_mask = 0xf,
4055
		.pvt = true,
4056
		.multi_chip = true,
4057
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4058
		.ptp_support = true,
4059
		.ops = &mv88e6161_ops,
4060 4061 4062
	},

	[MV88E6165] = {
4063
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
4064 4065 4066 4067
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
4068
		.num_internal_phys = 0,
4069
		.max_vid = 4095,
4070
		.port_base_addr = 0x10,
4071
		.phy_base_addr = 0x0,
4072
		.global1_addr = 0x1b,
4073
		.global2_addr = 0x1c,
4074
		.age_time_coeff = 15000,
4075
		.g1_irqs = 9,
4076
		.g2_irqs = 10,
4077
		.atu_move_port_mask = 0xf,
4078
		.pvt = true,
4079
		.multi_chip = true,
4080
		.tag_protocol = DSA_TAG_PROTO_DSA,
4081
		.ptp_support = true,
4082
		.ops = &mv88e6165_ops,
4083 4084 4085
	},

	[MV88E6171] = {
4086
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
4087 4088 4089 4090
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
4091
		.num_internal_phys = 5,
4092
		.max_vid = 4095,
4093
		.port_base_addr = 0x10,
4094
		.phy_base_addr = 0x0,
4095
		.global1_addr = 0x1b,
4096
		.global2_addr = 0x1c,
4097
		.age_time_coeff = 15000,
4098
		.g1_irqs = 9,
4099
		.g2_irqs = 10,
4100
		.atu_move_port_mask = 0xf,
4101
		.pvt = true,
4102
		.multi_chip = true,
4103
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4104
		.ops = &mv88e6171_ops,
4105 4106 4107
	},

	[MV88E6172] = {
4108
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
4109 4110 4111 4112
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
4113
		.num_internal_phys = 5,
4114
		.num_gpio = 15,
4115
		.max_vid = 4095,
4116
		.port_base_addr = 0x10,
4117
		.phy_base_addr = 0x0,
4118
		.global1_addr = 0x1b,
4119
		.global2_addr = 0x1c,
4120
		.age_time_coeff = 15000,
4121
		.g1_irqs = 9,
4122
		.g2_irqs = 10,
4123
		.atu_move_port_mask = 0xf,
4124
		.pvt = true,
4125
		.multi_chip = true,
4126
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4127
		.ops = &mv88e6172_ops,
4128 4129 4130
	},

	[MV88E6175] = {
4131
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
4132 4133 4134 4135
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
4136
		.num_internal_phys = 5,
4137
		.max_vid = 4095,
4138
		.port_base_addr = 0x10,
4139
		.phy_base_addr = 0x0,
4140
		.global1_addr = 0x1b,
4141
		.global2_addr = 0x1c,
4142
		.age_time_coeff = 15000,
4143
		.g1_irqs = 9,
4144
		.g2_irqs = 10,
4145
		.atu_move_port_mask = 0xf,
4146
		.pvt = true,
4147
		.multi_chip = true,
4148
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4149
		.ops = &mv88e6175_ops,
4150 4151 4152
	},

	[MV88E6176] = {
4153
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
4154 4155 4156 4157
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
4158
		.num_internal_phys = 5,
4159
		.num_gpio = 15,
4160
		.max_vid = 4095,
4161
		.port_base_addr = 0x10,
4162
		.phy_base_addr = 0x0,
4163
		.global1_addr = 0x1b,
4164
		.global2_addr = 0x1c,
4165
		.age_time_coeff = 15000,
4166
		.g1_irqs = 9,
4167
		.g2_irqs = 10,
4168
		.atu_move_port_mask = 0xf,
4169
		.pvt = true,
4170
		.multi_chip = true,
4171
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4172
		.ops = &mv88e6176_ops,
4173 4174 4175
	},

	[MV88E6185] = {
4176
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
4177 4178 4179 4180
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
4181
		.num_internal_phys = 0,
4182
		.max_vid = 4095,
4183
		.port_base_addr = 0x10,
4184
		.phy_base_addr = 0x0,
4185
		.global1_addr = 0x1b,
4186
		.global2_addr = 0x1c,
4187
		.age_time_coeff = 15000,
4188
		.g1_irqs = 8,
4189
		.atu_move_port_mask = 0xf,
4190
		.multi_chip = true,
4191
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4192
		.ops = &mv88e6185_ops,
4193 4194
	},

4195
	[MV88E6190] = {
4196
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
4197 4198 4199 4200
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4201
		.num_internal_phys = 9,
4202
		.num_gpio = 16,
4203
		.max_vid = 8191,
4204
		.port_base_addr = 0x0,
4205
		.phy_base_addr = 0x0,
4206
		.global1_addr = 0x1b,
4207
		.global2_addr = 0x1c,
4208
		.tag_protocol = DSA_TAG_PROTO_DSA,
4209
		.age_time_coeff = 3750,
4210
		.g1_irqs = 9,
4211
		.g2_irqs = 14,
4212
		.pvt = true,
4213
		.multi_chip = true,
4214
		.atu_move_port_mask = 0x1f,
4215 4216 4217 4218
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
4219
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
4220 4221 4222 4223
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4224
		.num_internal_phys = 9,
4225
		.num_gpio = 16,
4226
		.max_vid = 8191,
4227
		.port_base_addr = 0x0,
4228
		.phy_base_addr = 0x0,
4229
		.global1_addr = 0x1b,
4230
		.global2_addr = 0x1c,
4231
		.age_time_coeff = 3750,
4232
		.g1_irqs = 9,
4233
		.g2_irqs = 14,
4234
		.atu_move_port_mask = 0x1f,
4235
		.pvt = true,
4236
		.multi_chip = true,
4237
		.tag_protocol = DSA_TAG_PROTO_DSA,
4238 4239 4240 4241
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
4242
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
4243 4244 4245 4246
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4247
		.num_internal_phys = 9,
4248
		.max_vid = 8191,
4249
		.port_base_addr = 0x0,
4250
		.phy_base_addr = 0x0,
4251
		.global1_addr = 0x1b,
4252
		.global2_addr = 0x1c,
4253
		.age_time_coeff = 3750,
4254
		.g1_irqs = 9,
4255
		.g2_irqs = 14,
4256
		.atu_move_port_mask = 0x1f,
4257
		.pvt = true,
4258
		.multi_chip = true,
4259
		.tag_protocol = DSA_TAG_PROTO_DSA,
4260
		.ptp_support = true,
4261
		.ops = &mv88e6191_ops,
4262 4263
	},

4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274
	[MV88E6220] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
		.family = MV88E6XXX_FAMILY_6250,
		.name = "Marvell 88E6220",
		.num_databases = 64,

		/* Ports 2-4 are not routed to pins
		 * => usable ports 0, 1, 5, 6
		 */
		.num_ports = 7,
		.num_internal_phys = 2,
4275
		.invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
		.max_vid = 4095,
		.port_base_addr = 0x08,
		.phy_base_addr = 0x00,
		.global1_addr = 0x0f,
		.global2_addr = 0x07,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.g2_irqs = 10,
		.atu_move_port_mask = 0xf,
		.dual_chip = true,
		.tag_protocol = DSA_TAG_PROTO_DSA,
4287
		.ptp_support = true,
4288 4289 4290
		.ops = &mv88e6250_ops,
	},

4291
	[MV88E6240] = {
4292
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
4293 4294 4295 4296
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
4297
		.num_internal_phys = 5,
4298
		.num_gpio = 15,
4299
		.max_vid = 4095,
4300
		.port_base_addr = 0x10,
4301
		.phy_base_addr = 0x0,
4302
		.global1_addr = 0x1b,
4303
		.global2_addr = 0x1c,
4304
		.age_time_coeff = 15000,
4305
		.g1_irqs = 9,
4306
		.g2_irqs = 10,
4307
		.atu_move_port_mask = 0xf,
4308
		.pvt = true,
4309
		.multi_chip = true,
4310
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4311
		.ptp_support = true,
4312
		.ops = &mv88e6240_ops,
4313 4314
	},

4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332
	[MV88E6250] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
		.family = MV88E6XXX_FAMILY_6250,
		.name = "Marvell 88E6250",
		.num_databases = 64,
		.num_ports = 7,
		.num_internal_phys = 5,
		.max_vid = 4095,
		.port_base_addr = 0x08,
		.phy_base_addr = 0x00,
		.global1_addr = 0x0f,
		.global2_addr = 0x07,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.g2_irqs = 10,
		.atu_move_port_mask = 0xf,
		.dual_chip = true,
		.tag_protocol = DSA_TAG_PROTO_DSA,
4333
		.ptp_support = true,
4334 4335 4336
		.ops = &mv88e6250_ops,
	},

4337
	[MV88E6290] = {
4338
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
4339 4340 4341 4342
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4343
		.num_internal_phys = 9,
4344
		.num_gpio = 16,
4345
		.max_vid = 8191,
4346
		.port_base_addr = 0x0,
4347
		.phy_base_addr = 0x0,
4348
		.global1_addr = 0x1b,
4349
		.global2_addr = 0x1c,
4350
		.age_time_coeff = 3750,
4351
		.g1_irqs = 9,
4352
		.g2_irqs = 14,
4353
		.atu_move_port_mask = 0x1f,
4354
		.pvt = true,
4355
		.multi_chip = true,
4356
		.tag_protocol = DSA_TAG_PROTO_DSA,
4357
		.ptp_support = true,
4358 4359 4360
		.ops = &mv88e6290_ops,
	},

4361
	[MV88E6320] = {
4362
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
4363 4364 4365 4366
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4367
		.num_internal_phys = 5,
4368
		.num_gpio = 15,
4369
		.max_vid = 4095,
4370
		.port_base_addr = 0x10,
4371
		.phy_base_addr = 0x0,
4372
		.global1_addr = 0x1b,
4373
		.global2_addr = 0x1c,
4374
		.age_time_coeff = 15000,
4375
		.g1_irqs = 8,
4376
		.g2_irqs = 10,
4377
		.atu_move_port_mask = 0xf,
4378
		.pvt = true,
4379
		.multi_chip = true,
4380
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4381
		.ptp_support = true,
4382
		.ops = &mv88e6320_ops,
4383 4384 4385
	},

	[MV88E6321] = {
4386
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
4387 4388 4389 4390
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4391
		.num_internal_phys = 5,
4392
		.num_gpio = 15,
4393
		.max_vid = 4095,
4394
		.port_base_addr = 0x10,
4395
		.phy_base_addr = 0x0,
4396
		.global1_addr = 0x1b,
4397
		.global2_addr = 0x1c,
4398
		.age_time_coeff = 15000,
4399
		.g1_irqs = 8,
4400
		.g2_irqs = 10,
4401
		.atu_move_port_mask = 0xf,
4402
		.multi_chip = true,
4403
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4404
		.ptp_support = true,
4405
		.ops = &mv88e6321_ops,
4406 4407
	},

4408
	[MV88E6341] = {
4409
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
4410 4411 4412
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
4413
		.num_internal_phys = 5,
4414
		.num_ports = 6,
4415
		.num_gpio = 11,
4416
		.max_vid = 4095,
4417
		.port_base_addr = 0x10,
4418
		.phy_base_addr = 0x10,
4419
		.global1_addr = 0x1b,
4420
		.global2_addr = 0x1c,
4421
		.age_time_coeff = 3750,
4422
		.atu_move_port_mask = 0x1f,
4423
		.g1_irqs = 9,
4424
		.g2_irqs = 10,
4425
		.pvt = true,
4426
		.multi_chip = true,
4427
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4428
		.ptp_support = true,
4429 4430 4431
		.ops = &mv88e6341_ops,
	},

4432
	[MV88E6350] = {
4433
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
4434 4435 4436 4437
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4438
		.num_internal_phys = 5,
4439
		.max_vid = 4095,
4440
		.port_base_addr = 0x10,
4441
		.phy_base_addr = 0x0,
4442
		.global1_addr = 0x1b,
4443
		.global2_addr = 0x1c,
4444
		.age_time_coeff = 15000,
4445
		.g1_irqs = 9,
4446
		.g2_irqs = 10,
4447
		.atu_move_port_mask = 0xf,
4448
		.pvt = true,
4449
		.multi_chip = true,
4450
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4451
		.ops = &mv88e6350_ops,
4452 4453 4454
	},

	[MV88E6351] = {
4455
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
4456 4457 4458 4459
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4460
		.num_internal_phys = 5,
4461
		.max_vid = 4095,
4462
		.port_base_addr = 0x10,
4463
		.phy_base_addr = 0x0,
4464
		.global1_addr = 0x1b,
4465
		.global2_addr = 0x1c,
4466
		.age_time_coeff = 15000,
4467
		.g1_irqs = 9,
4468
		.g2_irqs = 10,
4469
		.atu_move_port_mask = 0xf,
4470
		.pvt = true,
4471
		.multi_chip = true,
4472
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4473
		.ops = &mv88e6351_ops,
4474 4475 4476
	},

	[MV88E6352] = {
4477
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
4478 4479 4480 4481
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4482
		.num_internal_phys = 5,
4483
		.num_gpio = 15,
4484
		.max_vid = 4095,
4485
		.port_base_addr = 0x10,
4486
		.phy_base_addr = 0x0,
4487
		.global1_addr = 0x1b,
4488
		.global2_addr = 0x1c,
4489
		.age_time_coeff = 15000,
4490
		.g1_irqs = 9,
4491
		.g2_irqs = 10,
4492
		.atu_move_port_mask = 0xf,
4493
		.pvt = true,
4494
		.multi_chip = true,
4495
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4496
		.ptp_support = true,
4497
		.ops = &mv88e6352_ops,
4498
	},
4499
	[MV88E6390] = {
4500
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
4501 4502 4503 4504
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4505
		.num_internal_phys = 9,
4506
		.num_gpio = 16,
4507
		.max_vid = 8191,
4508
		.port_base_addr = 0x0,
4509
		.phy_base_addr = 0x0,
4510
		.global1_addr = 0x1b,
4511
		.global2_addr = 0x1c,
4512
		.age_time_coeff = 3750,
4513
		.g1_irqs = 9,
4514
		.g2_irqs = 14,
4515
		.atu_move_port_mask = 0x1f,
4516
		.pvt = true,
4517
		.multi_chip = true,
4518
		.tag_protocol = DSA_TAG_PROTO_DSA,
4519
		.ptp_support = true,
4520 4521 4522
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
4523
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
4524 4525 4526 4527
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4528
		.num_internal_phys = 9,
4529
		.num_gpio = 16,
4530
		.max_vid = 8191,
4531
		.port_base_addr = 0x0,
4532
		.phy_base_addr = 0x0,
4533
		.global1_addr = 0x1b,
4534
		.global2_addr = 0x1c,
4535
		.age_time_coeff = 3750,
4536
		.g1_irqs = 9,
4537
		.g2_irqs = 14,
4538
		.atu_move_port_mask = 0x1f,
4539
		.pvt = true,
4540
		.multi_chip = true,
4541
		.tag_protocol = DSA_TAG_PROTO_DSA,
4542
		.ptp_support = true,
4543 4544
		.ops = &mv88e6390x_ops,
	},
4545 4546
};

4547
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4548
{
4549
	int i;
4550

4551 4552 4553
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4554 4555 4556 4557

	return NULL;
}

4558
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4559 4560
{
	const struct mv88e6xxx_info *info;
4561 4562 4563
	unsigned int prod_num, rev;
	u16 id;
	int err;
4564

4565
	mv88e6xxx_reg_lock(chip);
4566
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
4567
	mv88e6xxx_reg_unlock(chip);
4568 4569
	if (err)
		return err;
4570

4571 4572
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
4573 4574 4575 4576 4577

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4578
	/* Update the compatible info with the probed one */
4579
	chip->info = info;
4580

4581 4582 4583 4584
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4585 4586
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4587 4588 4589 4590

	return 0;
}

4591
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4592
{
4593
	struct mv88e6xxx_chip *chip;
4594

4595 4596
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4597 4598
		return NULL;

4599
	chip->dev = dev;
4600

4601
	mutex_init(&chip->reg_lock);
4602
	INIT_LIST_HEAD(&chip->mdios);
4603

4604
	return chip;
4605 4606
}

4607 4608
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
							int port)
4609
{
V
Vivien Didelot 已提交
4610
	struct mv88e6xxx_chip *chip = ds->priv;
4611

4612
	return chip->info->tag_protocol;
4613 4614
}

4615
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4616
				      const struct switchdev_obj_port_mdb *mdb)
4617 4618 4619 4620 4621 4622 4623 4624 4625
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4626
				   const struct switchdev_obj_port_mdb *mdb)
4627
{
V
Vivien Didelot 已提交
4628
	struct mv88e6xxx_chip *chip = ds->priv;
4629

4630
	mv88e6xxx_reg_lock(chip);
4631
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4632
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
4633 4634
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
4635
	mv88e6xxx_reg_unlock(chip);
4636 4637 4638 4639 4640
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4641
	struct mv88e6xxx_chip *chip = ds->priv;
4642 4643
	int err;

4644
	mv88e6xxx_reg_lock(chip);
4645
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4646
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
4647
	mv88e6xxx_reg_unlock(chip);
4648 4649 4650 4651

	return err;
}

4652 4653 4654 4655 4656 4657
static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
					 bool unicast, bool multicast)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err = -EOPNOTSUPP;

4658
	mv88e6xxx_reg_lock(chip);
4659 4660 4661 4662
	if (chip->info->ops->port_set_egress_floods)
		err = chip->info->ops->port_set_egress_floods(chip, port,
							      unicast,
							      multicast);
4663
	mv88e6xxx_reg_unlock(chip);
4664 4665 4666 4667

	return err;
}

4668
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4669
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4670
	.setup			= mv88e6xxx_setup,
4671 4672 4673 4674 4675
	.phylink_validate	= mv88e6xxx_validate,
	.phylink_mac_link_state	= mv88e6xxx_link_state,
	.phylink_mac_config	= mv88e6xxx_mac_config,
	.phylink_mac_link_down	= mv88e6xxx_mac_link_down,
	.phylink_mac_link_up	= mv88e6xxx_mac_link_up,
4676 4677 4678
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
4679 4680
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
V
Vivien Didelot 已提交
4681 4682
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
4683
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4684 4685 4686 4687
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4688
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4689 4690
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
4691
	.port_egress_floods	= mv88e6xxx_port_egress_floods,
4692
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4693
	.port_fast_age		= mv88e6xxx_port_fast_age,
4694 4695 4696 4697 4698 4699 4700
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4701 4702 4703
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
4704 4705
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4706 4707 4708 4709 4710
	.port_hwtstamp_set	= mv88e6xxx_port_hwtstamp_set,
	.port_hwtstamp_get	= mv88e6xxx_port_hwtstamp_get,
	.port_txtstamp		= mv88e6xxx_port_txtstamp,
	.port_rxtstamp		= mv88e6xxx_port_rxtstamp,
	.get_ts_info		= mv88e6xxx_get_ts_info,
4711 4712
};

4713
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4714
{
4715
	struct device *dev = chip->dev;
4716 4717
	struct dsa_switch *ds;

4718
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4719 4720 4721
	if (!ds)
		return -ENOMEM;

4722
	ds->priv = chip;
4723
	ds->dev = dev;
4724
	ds->ops = &mv88e6xxx_switch_ops;
4725 4726
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4727 4728 4729

	dev_set_drvdata(dev, ds);

4730
	return dsa_register_switch(ds);
4731 4732
}

4733
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4734
{
4735
	dsa_unregister_switch(chip->ds);
4736 4737
}

4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750
static const void *pdata_device_get_match_data(struct device *dev)
{
	const struct of_device_id *matches = dev->driver->of_match_table;
	const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;

	for (; matches->name[0] || matches->type[0] || matches->compatible[0];
	     matches++) {
		if (!strcmp(pdata->compatible, matches->compatible))
			return matches->data;
	}
	return NULL;
}

4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765
/* There is no suspend to RAM support at DSA level yet, the switch configuration
 * would be lost after a power cycle so prevent it to be suspended.
 */
static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
{
	return -EOPNOTSUPP;
}

static int __maybe_unused mv88e6xxx_resume(struct device *dev)
{
	return 0;
}

static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);

4766
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4767
{
4768
	struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
4769
	const struct mv88e6xxx_info *compat_info = NULL;
4770
	struct device *dev = &mdiodev->dev;
4771
	struct device_node *np = dev->of_node;
4772
	struct mv88e6xxx_chip *chip;
4773
	int port;
4774
	int err;
4775

4776 4777 4778
	if (!np && !pdata)
		return -EINVAL;

4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797
	if (np)
		compat_info = of_device_get_match_data(dev);

	if (pdata) {
		compat_info = pdata_device_get_match_data(dev);

		if (!pdata->netdev)
			return -EINVAL;

		for (port = 0; port < DSA_MAX_PORTS; port++) {
			if (!(pdata->enabled_ports & (1 << port)))
				continue;
			if (strcmp(pdata->cd.port_names[port], "cpu"))
				continue;
			pdata->cd.netdev[port] = &pdata->netdev->dev;
			break;
		}
	}

4798 4799 4800
	if (!compat_info)
		return -EINVAL;

4801
	chip = mv88e6xxx_alloc_chip(dev);
4802 4803 4804 4805
	if (!chip) {
		err = -ENOMEM;
		goto out;
	}
4806

4807
	chip->info = compat_info;
4808

4809
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4810
	if (err)
4811
		goto out;
4812

4813
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4814 4815 4816 4817
	if (IS_ERR(chip->reset)) {
		err = PTR_ERR(chip->reset);
		goto out;
	}
4818 4819
	if (chip->reset)
		usleep_range(1000, 2000);
4820

4821
	err = mv88e6xxx_detect(chip);
4822
	if (err)
4823
		goto out;
4824

4825 4826
	mv88e6xxx_phy_init(chip);

4827 4828 4829 4830 4831 4832 4833
	if (chip->info->ops->get_eeprom) {
		if (np)
			of_property_read_u32(np, "eeprom-length",
					     &chip->eeprom_len);
		else
			chip->eeprom_len = pdata->eeprom_len;
	}
4834

4835
	mv88e6xxx_reg_lock(chip);
4836
	err = mv88e6xxx_switch_reset(chip);
4837
	mv88e6xxx_reg_unlock(chip);
4838 4839 4840
	if (err)
		goto out;

4841 4842 4843 4844 4845 4846
	if (np) {
		chip->irq = of_irq_get(np, 0);
		if (chip->irq == -EPROBE_DEFER) {
			err = chip->irq;
			goto out;
		}
4847 4848
	}

4849 4850 4851
	if (pdata)
		chip->irq = pdata->irq;

4852
	/* Has to be performed before the MDIO bus is created, because
4853
	 * the PHYs will link their interrupts to these interrupt
4854 4855
	 * controllers
	 */
4856
	mv88e6xxx_reg_lock(chip);
4857
	if (chip->irq > 0)
4858
		err = mv88e6xxx_g1_irq_setup(chip);
4859 4860
	else
		err = mv88e6xxx_irq_poll_setup(chip);
4861
	mv88e6xxx_reg_unlock(chip);
4862

4863 4864
	if (err)
		goto out;
4865

4866 4867
	if (chip->info->g2_irqs > 0) {
		err = mv88e6xxx_g2_irq_setup(chip);
4868
		if (err)
4869
			goto out_g1_irq;
4870 4871
	}

4872 4873 4874 4875 4876 4877 4878 4879
	err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
	if (err)
		goto out_g2_irq;

	err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
	if (err)
		goto out_g1_atu_prob_irq;

4880
	err = mv88e6xxx_mdios_register(chip, np);
4881
	if (err)
4882
		goto out_g1_vtu_prob_irq;
4883

4884
	err = mv88e6xxx_register_switch(chip);
4885 4886
	if (err)
		goto out_mdio;
4887

4888
	return 0;
4889 4890

out_mdio:
4891
	mv88e6xxx_mdios_unregister(chip);
4892
out_g1_vtu_prob_irq:
4893
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
4894
out_g1_atu_prob_irq:
4895
	mv88e6xxx_g1_atu_prob_irq_free(chip);
4896
out_g2_irq:
4897
	if (chip->info->g2_irqs > 0)
4898 4899
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4900
	if (chip->irq > 0)
4901
		mv88e6xxx_g1_irq_free(chip);
4902 4903
	else
		mv88e6xxx_irq_poll_free(chip);
4904
out:
4905 4906 4907
	if (pdata)
		dev_put(pdata->netdev);

4908
	return err;
4909
}
4910 4911 4912 4913

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4914
	struct mv88e6xxx_chip *chip = ds->priv;
4915

4916 4917
	if (chip->info->ptp_support) {
		mv88e6xxx_hwtstamp_free(chip);
4918
		mv88e6xxx_ptp_free(chip);
4919
	}
4920

4921
	mv88e6xxx_phy_destroy(chip);
4922
	mv88e6xxx_unregister_switch(chip);
4923
	mv88e6xxx_mdios_unregister(chip);
4924

4925 4926 4927 4928 4929 4930 4931
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
	mv88e6xxx_g1_atu_prob_irq_free(chip);

	if (chip->info->g2_irqs > 0)
		mv88e6xxx_g2_irq_free(chip);

	if (chip->irq > 0)
4932
		mv88e6xxx_g1_irq_free(chip);
4933 4934
	else
		mv88e6xxx_irq_poll_free(chip);
4935 4936 4937
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4938 4939 4940 4941
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4942 4943 4944 4945
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4946 4947 4948 4949
	{
		.compatible = "marvell,mv88e6250",
		.data = &mv88e6xxx_table[MV88E6250],
	},
4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
4961
		.pm = &mv88e6xxx_pm_ops,
4962 4963 4964
	},
};

4965
mdio_module_driver(mv88e6xxx_driver);
4966 4967 4968 4969

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");