chip.c 111.6 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227 228 229
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

230
	if (!chip->info->ops->phy_read)
231 232
		return -EOPNOTSUPP;

233
	return chip->info->ops->phy_read(chip, addr, reg, val);
234 235 236 237 238 239 240
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

241
	if (!chip->info->ops->phy_write)
242 243
		return -EOPNOTSUPP;

244
	return chip->info->ops->phy_write(chip, addr, reg, val);
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
416 417 418 419 420 421 422
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
423

424
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
425
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
426 427 428
		irq_dispose_mapping(virq);
	}

429
	irq_domain_remove(chip->g1_irq.domain);
430 431 432 433
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
434 435
	int err, irq, virq;
	u16 reg, mask;
436 437 438 439 440 441 442 443 444 445 446 447 448 449

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

450
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
451
	if (err)
452
		goto out_mapping;
453

454
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
455

456
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
	if (err)
458
		goto out_disable;
459 460 461 462

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
463
		goto out_disable;
464 465 466 467 468 469

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
470
		goto out_disable;
471 472 473

	return 0;

474 475 476 477 478 479 480 481 482 483 484
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
485 486 487 488

	return err;
}

489
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
490
{
491
	int i;
492

493
	for (i = 0; i < 16; i++) {
494 495 496 497 498 499 500 501 502 503 504 505 506
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

507
	dev_err(chip->dev, "Timeout while waiting for switch\n");
508 509 510
	return -ETIMEDOUT;
}

511
/* Indirect write to single pointer-data register with an Update bit */
512
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
513 514
{
	u16 val;
515
	int err;
516 517

	/* Wait until the previous operation is completed */
518 519 520
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
521 522 523 524 525 526 527

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

528
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
529 530
{
	u16 val;
531
	int i, err;
532

533
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
534 535 536
	if (err)
		return err;

537 538 539 540
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
				 val & ~GLOBAL_CONTROL_PPU_ENABLE);
	if (err)
		return err;
541

542
	for (i = 0; i < 16; i++) {
543 544 545
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
		if (err)
			return err;
546

547
		usleep_range(1000, 2000);
548
		if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
549
			return 0;
550 551 552 553 554
	}

	return -ETIMEDOUT;
}

555
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
556
{
557 558
	u16 val;
	int i, err;
559

560 561 562
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
	if (err)
		return err;
563

564 565
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
				 val | GLOBAL_CONTROL_PPU_ENABLE);
566 567
	if (err)
		return err;
568

569
	for (i = 0; i < 16; i++) {
570 571 572
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
		if (err)
			return err;
573

574
		usleep_range(1000, 2000);
575
		if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
576
			return 0;
577 578 579 580 581 582 583
	}

	return -ETIMEDOUT;
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
584
	struct mv88e6xxx_chip *chip;
585

586
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
587

588
	mutex_lock(&chip->reg_lock);
589

590 591 592 593
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
594
	}
595

596
	mutex_unlock(&chip->reg_lock);
597 598 599 600
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
601
	struct mv88e6xxx_chip *chip = (void *)_ps;
602

603
	schedule_work(&chip->ppu_work);
604 605
}

606
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
607 608 609
{
	int ret;

610
	mutex_lock(&chip->ppu_mutex);
611

612
	/* If the PHY polling unit is enabled, disable it so that
613 614 615 616
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
617 618
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
619
		if (ret < 0) {
620
			mutex_unlock(&chip->ppu_mutex);
621 622
			return ret;
		}
623
		chip->ppu_disabled = 1;
624
	} else {
625
		del_timer(&chip->ppu_timer);
626
		ret = 0;
627 628 629 630 631
	}

	return ret;
}

632
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
633
{
634
	/* Schedule a timer to re-enable the PHY polling unit. */
635 636
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
637 638
}

639
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
640
{
641 642
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
643 644
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
645 646
}

647 648 649 650 651
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

652 653
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
				  int reg, u16 *val)
654
{
655
	int err;
656

657 658 659
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
660
		mv88e6xxx_ppu_access_put(chip);
661 662
	}

663
	return err;
664 665
}

666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
				   int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680
static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
681
{
682
	return chip->info->family == MV88E6XXX_FAMILY_6065;
683 684
}

685
static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
686
{
687
	return chip->info->family == MV88E6XXX_FAMILY_6095;
688 689
}

690
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
691
{
692
	return chip->info->family == MV88E6XXX_FAMILY_6097;
693 694
}

695
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
696
{
697
	return chip->info->family == MV88E6XXX_FAMILY_6165;
698 699
}

700
static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
701
{
702
	return chip->info->family == MV88E6XXX_FAMILY_6185;
703 704
}

705
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
706
{
707
	return chip->info->family == MV88E6XXX_FAMILY_6320;
708 709
}

710
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
711
{
712
	return chip->info->family == MV88E6XXX_FAMILY_6351;
713 714
}

715
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
716
{
717
	return chip->info->family == MV88E6XXX_FAMILY_6352;
718 719
}

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

761 762 763 764
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
765 766
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
767
{
V
Vivien Didelot 已提交
768
	struct mv88e6xxx_chip *chip = ds->priv;
769
	int err;
770 771 772 773

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

774
	mutex_lock(&chip->reg_lock);
775 776
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
777
	mutex_unlock(&chip->reg_lock);
778 779 780

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
781 782
}

783
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
784
{
785 786
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
787

788
	return chip->info->ops->stats_snapshot(chip, port);
789 790
}

791
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
851 852
};

853
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
854
					    struct mv88e6xxx_hw_stat *s,
855 856
					    int port, u16 bank1_select,
					    u16 histogram)
857 858 859
{
	u32 low;
	u32 high = 0;
860
	u16 reg = 0;
861
	int err;
862 863
	u64 value;

864
	switch (s->type) {
865
	case STATS_TYPE_PORT:
866 867
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
868 869
			return UINT64_MAX;

870
		low = reg;
871
		if (s->sizeof_stat == 4) {
872 873
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
874
				return UINT64_MAX;
875
			high = reg;
876
		}
877
		break;
878
	case STATS_TYPE_BANK1:
879
		reg = bank1_select;
880 881
		/* fall through */
	case STATS_TYPE_BANK0:
882
		reg |= s->reg | histogram;
883
		mv88e6xxx_g1_stats_read(chip, reg, &low);
884
		if (s->sizeof_stat == 8)
885
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
886 887 888 889 890
	}
	value = (((u64)high) << 16) | low;
	return value;
}

891 892
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
893
{
894 895
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
896

897 898
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
899
		if (stat->type & types) {
900 901 902 903
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
904
	}
905 906
}

907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
923
{
V
Vivien Didelot 已提交
924
	struct mv88e6xxx_chip *chip = ds->priv;
925 926 927 928 929 930 931 932

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
933 934 935 936 937
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
938
		if (stat->type & types)
939 940 941
			j++;
	}
	return j;
942 943
}

944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

966
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
967 968
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
969 970 971 972 973 974 975
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
976 977 978
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
979 980 981 982 983 984 985 986 987
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
988 989
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
990 991 992 993 994 995
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
996 997 998 999 1000 1001 1002 1003 1004 1005 1006
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
1007 1008 1009 1010 1011 1012 1013 1014 1015
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

1016 1017
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1018
{
V
Vivien Didelot 已提交
1019
	struct mv88e6xxx_chip *chip = ds->priv;
1020 1021
	int ret;

1022
	mutex_lock(&chip->reg_lock);
1023

1024
	ret = mv88e6xxx_stats_snapshot(chip, port);
1025
	if (ret < 0) {
1026
		mutex_unlock(&chip->reg_lock);
1027 1028
		return;
	}
1029 1030

	mv88e6xxx_get_stats(chip, port, data);
1031

1032
	mutex_unlock(&chip->reg_lock);
1033 1034
}

1035 1036 1037 1038 1039 1040 1041 1042
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1043
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1044 1045 1046 1047
{
	return 32 * sizeof(u16);
}

1048 1049
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1050
{
V
Vivien Didelot 已提交
1051
	struct mv88e6xxx_chip *chip = ds->priv;
1052 1053
	int err;
	u16 reg;
1054 1055 1056 1057 1058 1059 1060
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1061
	mutex_lock(&chip->reg_lock);
1062

1063 1064
	for (i = 0; i < 32; i++) {

1065 1066 1067
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1068
	}
1069

1070
	mutex_unlock(&chip->reg_lock);
1071 1072
}

1073
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1074
{
1075
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1076 1077
}

1078 1079
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1080
{
V
Vivien Didelot 已提交
1081
	struct mv88e6xxx_chip *chip = ds->priv;
1082 1083
	u16 reg;
	int err;
1084

1085
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1086 1087
		return -EOPNOTSUPP;

1088
	mutex_lock(&chip->reg_lock);
1089

1090 1091
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1092
		goto out;
1093 1094 1095 1096

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1097
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1098
	if (err)
1099
		goto out;
1100

1101
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1102
out:
1103
	mutex_unlock(&chip->reg_lock);
1104 1105

	return err;
1106 1107
}

1108 1109
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1110
{
V
Vivien Didelot 已提交
1111
	struct mv88e6xxx_chip *chip = ds->priv;
1112 1113
	u16 reg;
	int err;
1114

1115
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1116 1117
		return -EOPNOTSUPP;

1118
	mutex_lock(&chip->reg_lock);
1119

1120 1121
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1122 1123
		goto out;

1124
	reg &= ~0x0300;
1125 1126 1127 1128 1129
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1130
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1131
out:
1132
	mutex_unlock(&chip->reg_lock);
1133

1134
	return err;
1135 1136
}

1137
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1138
{
1139 1140
	u16 val;
	int err;
1141

1142
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1143 1144 1145
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1146
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1147
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1148 1149 1150
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1151

1152 1153 1154 1155
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1156 1157 1158

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1159 1160
	}

1161 1162 1163
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1164

1165
	return _mv88e6xxx_atu_wait(chip);
1166 1167
}

1168
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1188
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1189 1190
}

1191
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1192 1193
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1194
{
1195 1196
	int op;
	int err;
1197

1198
	err = _mv88e6xxx_atu_wait(chip);
1199 1200
	if (err)
		return err;
1201

1202
	err = _mv88e6xxx_atu_data_write(chip, entry);
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1214
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1215 1216
}

1217
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1218
				u16 fid, bool static_too)
1219 1220 1221 1222 1223
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1224

1225
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1226 1227
}

1228
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1229
			       int from_port, int to_port, bool static_too)
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1243
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1244 1245
}

1246
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1247
				 int port, bool static_too)
1248 1249
{
	/* Destination port 0xF means remove the entries */
1250
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1251 1252
}

1253
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1254
{
1255 1256
	struct net_device *bridge = chip->ports[port].bridge_dev;
	struct dsa_switch *ds = chip->ds;
1257 1258 1259 1260 1261
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1262
		output_ports = ~0;
1263
	} else {
1264
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1265
			/* allow sending frames to every group member */
1266
			if (bridge && chip->ports[i].bridge_dev == bridge)
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1277

1278
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1279 1280
}

1281 1282
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1283
{
V
Vivien Didelot 已提交
1284
	struct mv88e6xxx_chip *chip = ds->priv;
1285
	int stp_state;
1286
	int err;
1287 1288 1289

	switch (state) {
	case BR_STATE_DISABLED:
1290
		stp_state = PORT_CONTROL_STATE_DISABLED;
1291 1292 1293
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1294
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1295 1296
		break;
	case BR_STATE_LEARNING:
1297
		stp_state = PORT_CONTROL_STATE_LEARNING;
1298 1299 1300
		break;
	case BR_STATE_FORWARDING:
	default:
1301
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1302 1303 1304
		break;
	}

1305
	mutex_lock(&chip->reg_lock);
1306
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1307
	mutex_unlock(&chip->reg_lock);
1308 1309

	if (err)
1310
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1311 1312
}

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1326
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1327
{
1328
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1329 1330
}

1331
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1332
{
1333
	int err;
1334

1335 1336 1337
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1338

1339
	return _mv88e6xxx_vtu_wait(chip);
1340 1341
}

1342
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1343 1344 1345
{
	int ret;

1346
	ret = _mv88e6xxx_vtu_wait(chip);
1347 1348 1349
	if (ret < 0)
		return ret;

1350
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1351 1352
}

1353
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1354
					struct mv88e6xxx_vtu_entry *entry,
1355 1356 1357
					unsigned int nibble_offset)
{
	u16 regs[3];
1358
	int i, err;
1359 1360

	for (i = 0; i < 3; ++i) {
1361
		u16 *reg = &regs[i];
1362

1363 1364 1365
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1366 1367
	}

1368
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1369 1370 1371 1372 1373 1374 1375 1376 1377
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1378
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1379
				   struct mv88e6xxx_vtu_entry *entry)
1380
{
1381
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1382 1383
}

1384
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1385
				   struct mv88e6xxx_vtu_entry *entry)
1386
{
1387
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1388 1389
}

1390
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1391
					 struct mv88e6xxx_vtu_entry *entry,
1392 1393 1394
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1395
	int i, err;
1396

1397
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1398 1399 1400 1401 1402 1403 1404
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1405 1406 1407 1408 1409
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1410 1411 1412 1413 1414
	}

	return 0;
}

1415
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1416
				    struct mv88e6xxx_vtu_entry *entry)
1417
{
1418
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1419 1420
}

1421
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1422
				    struct mv88e6xxx_vtu_entry *entry)
1423
{
1424
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1425 1426
}

1427
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1428
{
1429 1430
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1431 1432
}

1433
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1434
				  struct mv88e6xxx_vtu_entry *entry)
1435
{
1436
	struct mv88e6xxx_vtu_entry next = { 0 };
1437 1438
	u16 val;
	int err;
1439

1440 1441 1442
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1443

1444 1445 1446
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1447

1448 1449 1450
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1451

1452 1453
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1454 1455

	if (next.valid) {
1456 1457 1458
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1459

1460
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1461 1462 1463
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1464

1465
			next.fid = val & GLOBAL_VTU_FID_MASK;
1466
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1467 1468 1469
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1470 1471 1472
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1473

1474 1475
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1476
		}
1477

1478
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1479 1480 1481
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1482

1483
			next.sid = val & GLOBAL_VTU_SID_MASK;
1484 1485 1486 1487 1488 1489 1490
		}
	}

	*entry = next;
	return 0;
}

1491 1492 1493
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1494
{
V
Vivien Didelot 已提交
1495
	struct mv88e6xxx_chip *chip = ds->priv;
1496
	struct mv88e6xxx_vtu_entry next;
1497 1498 1499
	u16 pvid;
	int err;

1500
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1501 1502
		return -EOPNOTSUPP;

1503
	mutex_lock(&chip->reg_lock);
1504

1505
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1506 1507 1508
	if (err)
		goto unlock;

1509
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1510 1511 1512 1513
	if (err)
		goto unlock;

	do {
1514
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1525 1526
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1541
	mutex_unlock(&chip->reg_lock);
1542 1543 1544 1545

	return err;
}

1546
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1547
				    struct mv88e6xxx_vtu_entry *entry)
1548
{
1549
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1550
	u16 reg = 0;
1551
	int err;
1552

1553 1554 1555
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1556 1557 1558 1559 1560

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1561 1562 1563
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1564

1565
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1566
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1567 1568 1569
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1570
	}
1571

1572
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1573
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1574 1575 1576
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1577
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1578 1579 1580 1581 1582
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1583 1584 1585 1586 1587
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1588 1589 1590
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1591

1592
	return _mv88e6xxx_vtu_cmd(chip, op);
1593 1594
}

1595
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1596
				  struct mv88e6xxx_vtu_entry *entry)
1597
{
1598
	struct mv88e6xxx_vtu_entry next = { 0 };
1599 1600
	u16 val;
	int err;
1601

1602 1603 1604
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1605

1606 1607 1608 1609
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1610

1611 1612 1613
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1614

1615 1616 1617
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1618

1619
	next.sid = val & GLOBAL_VTU_SID_MASK;
1620

1621 1622 1623
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1624

1625
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1626 1627

	if (next.valid) {
1628 1629 1630
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1631 1632 1633 1634 1635 1636
	}

	*entry = next;
	return 0;
}

1637
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1638
				    struct mv88e6xxx_vtu_entry *entry)
1639 1640
{
	u16 reg = 0;
1641
	int err;
1642

1643 1644 1645
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1646 1647 1648 1649 1650

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1651 1652 1653
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1654 1655 1656

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1657 1658 1659
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1660 1661

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1662 1663 1664
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1665

1666
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1667 1668
}

1669
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1670 1671
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1672
	struct mv88e6xxx_vtu_entry vlan;
1673
	int i, err;
1674 1675 1676

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1677
	/* Set every FID bit used by the (un)bridged ports */
1678
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1679
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1680 1681 1682 1683 1684 1685
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1686
	/* Set every FID bit used by the VLAN entries */
1687
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1688 1689 1690 1691
	if (err)
		return err;

	do {
1692
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1706
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1707 1708 1709
		return -ENOSPC;

	/* Clear the database */
1710
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1711 1712
}

1713
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1714
			      struct mv88e6xxx_vtu_entry *entry)
1715
{
1716
	struct dsa_switch *ds = chip->ds;
1717
	struct mv88e6xxx_vtu_entry vlan = {
1718 1719 1720
		.valid = true,
		.vid = vid,
	};
1721 1722
	int i, err;

1723
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1724 1725
	if (err)
		return err;
1726

1727
	/* exclude all ports except the CPU and DSA ports */
1728
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1729 1730 1731
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1732

1733 1734
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
1735
		struct mv88e6xxx_vtu_entry vstp;
1736 1737 1738 1739 1740 1741

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1742
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1743 1744 1745 1746 1747 1748 1749 1750
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1751
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1752 1753 1754 1755 1756 1757 1758 1759 1760
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1761
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1762
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1763 1764 1765 1766 1767 1768
{
	int err;

	if (!vid)
		return -EINVAL;

1769
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1770 1771 1772
	if (err)
		return err;

1773
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1784
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1785 1786 1787 1788 1789
	}

	return err;
}

1790 1791 1792
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1793
	struct mv88e6xxx_chip *chip = ds->priv;
1794
	struct mv88e6xxx_vtu_entry vlan;
1795 1796 1797 1798 1799
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1800
	mutex_lock(&chip->reg_lock);
1801

1802
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1803 1804 1805 1806
	if (err)
		goto unlock;

	do {
1807
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1808 1809 1810 1811 1812 1813 1814 1815 1816
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1817
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1818 1819 1820 1821 1822 1823 1824
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1825 1826
			if (chip->ports[i].bridge_dev ==
			    chip->ports[port].bridge_dev)
1827 1828
				break; /* same bridge, check next VLAN */

1829
			netdev_warn(ds->ports[port].netdev,
1830 1831
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1832
				    netdev_name(chip->ports[i].bridge_dev));
1833 1834 1835 1836 1837 1838
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1839
	mutex_unlock(&chip->reg_lock);
1840 1841 1842 1843

	return err;
}

1844 1845
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1846
{
V
Vivien Didelot 已提交
1847
	struct mv88e6xxx_chip *chip = ds->priv;
1848
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1849
		PORT_CONTROL_2_8021Q_DISABLED;
1850
	int err;
1851

1852
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1853 1854
		return -EOPNOTSUPP;

1855
	mutex_lock(&chip->reg_lock);
1856
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1857
	mutex_unlock(&chip->reg_lock);
1858

1859
	return err;
1860 1861
}

1862 1863 1864 1865
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1866
{
V
Vivien Didelot 已提交
1867
	struct mv88e6xxx_chip *chip = ds->priv;
1868 1869
	int err;

1870
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1871 1872
		return -EOPNOTSUPP;

1873 1874 1875 1876 1877 1878 1879 1880
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1881 1882 1883 1884 1885 1886
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1887
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1888
				    u16 vid, bool untagged)
1889
{
1890
	struct mv88e6xxx_vtu_entry vlan;
1891 1892
	int err;

1893
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1894
	if (err)
1895
		return err;
1896 1897 1898 1899 1900

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1901
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1902 1903
}

1904 1905 1906
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1907
{
V
Vivien Didelot 已提交
1908
	struct mv88e6xxx_chip *chip = ds->priv;
1909 1910 1911 1912
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1913
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1914 1915
		return;

1916
	mutex_lock(&chip->reg_lock);
1917

1918
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1919
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1920 1921
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1922
				   vid, untagged ? 'u' : 't');
1923

1924
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1925
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1926
			   vlan->vid_end);
1927

1928
	mutex_unlock(&chip->reg_lock);
1929 1930
}

1931
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1932
				    int port, u16 vid)
1933
{
1934
	struct dsa_switch *ds = chip->ds;
1935
	struct mv88e6xxx_vtu_entry vlan;
1936 1937
	int i, err;

1938
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1939
	if (err)
1940
		return err;
1941

1942 1943
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1944
		return -EOPNOTSUPP;
1945 1946 1947 1948

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1949
	vlan.valid = false;
1950
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1951
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1952 1953 1954
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1955
			vlan.valid = true;
1956 1957 1958 1959
			break;
		}
	}

1960
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1961 1962 1963
	if (err)
		return err;

1964
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
1965 1966
}

1967 1968
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1969
{
V
Vivien Didelot 已提交
1970
	struct mv88e6xxx_chip *chip = ds->priv;
1971 1972 1973
	u16 pvid, vid;
	int err = 0;

1974
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1975 1976
		return -EOPNOTSUPP;

1977
	mutex_lock(&chip->reg_lock);
1978

1979
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1980 1981 1982
	if (err)
		goto unlock;

1983
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1984
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1985 1986 1987 1988
		if (err)
			goto unlock;

		if (vid == pvid) {
1989
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1990 1991 1992 1993 1994
			if (err)
				goto unlock;
		}
	}

1995
unlock:
1996
	mutex_unlock(&chip->reg_lock);
1997 1998 1999 2000

	return err;
}

2001
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
2002
				    const unsigned char *addr)
2003
{
2004
	int i, err;
2005 2006

	for (i = 0; i < 3; i++) {
2007 2008 2009 2010
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
2011 2012 2013 2014 2015
	}

	return 0;
}

2016
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
2017
				   unsigned char *addr)
2018
{
2019 2020
	u16 val;
	int i, err;
2021 2022

	for (i = 0; i < 3; i++) {
2023 2024 2025 2026 2027 2028
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
2029 2030 2031 2032 2033
	}

	return 0;
}

2034
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
2035
			       struct mv88e6xxx_atu_entry *entry)
2036
{
2037 2038
	int ret;

2039
	ret = _mv88e6xxx_atu_wait(chip);
2040 2041 2042
	if (ret < 0)
		return ret;

2043
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2044 2045 2046
	if (ret < 0)
		return ret;

2047
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2048
	if (ret < 0)
2049 2050
		return ret;

2051
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2052
}
2053

2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

	eth_broadcast_addr(next.mac);

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
	} while (!is_broadcast_ether_addr(next.mac));

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2090 2091 2092
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2093
{
2094
	struct mv88e6xxx_vtu_entry vlan;
2095
	struct mv88e6xxx_atu_entry entry;
2096 2097
	int err;

2098 2099
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2100
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
2101
	else
2102
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2103 2104
	if (err)
		return err;
2105

2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2118 2119
	}

2120
	return _mv88e6xxx_atu_load(chip, &entry);
2121 2122
}

2123 2124 2125
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2126 2127 2128 2129 2130 2131 2132
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2133 2134 2135
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2136
{
V
Vivien Didelot 已提交
2137
	struct mv88e6xxx_chip *chip = ds->priv;
2138

2139
	mutex_lock(&chip->reg_lock);
2140 2141 2142
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2143
	mutex_unlock(&chip->reg_lock);
2144 2145
}

2146 2147
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2148
{
V
Vivien Didelot 已提交
2149
	struct mv88e6xxx_chip *chip = ds->priv;
2150
	int err;
2151

2152
	mutex_lock(&chip->reg_lock);
2153 2154
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2155
	mutex_unlock(&chip->reg_lock);
2156

2157
	return err;
2158 2159
}

2160
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2161
				  struct mv88e6xxx_atu_entry *entry)
2162
{
2163
	struct mv88e6xxx_atu_entry next = { 0 };
2164 2165
	u16 val;
	int err;
2166 2167

	next.fid = fid;
2168

2169 2170 2171
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2172

2173 2174 2175
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2176

2177 2178 2179
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2180

2181 2182 2183
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2184

2185
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2186 2187 2188
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2189
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2190 2191 2192 2193 2194 2195 2196 2197 2198
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2199
		next.portv_trunkid = (val & mask) >> shift;
2200
	}
2201

2202
	*entry = next;
2203 2204 2205
	return 0;
}

2206 2207 2208 2209
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2210 2211 2212 2213 2214 2215
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2216
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2217 2218 2219 2220
	if (err)
		return err;

	do {
2221
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2222
		if (err)
2223
			return err;
2224 2225 2226 2227

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2228 2229 2230 2231 2232
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2233

2234 2235 2236 2237
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2238 2239
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2240 2241 2242 2243
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2244 2245 2246 2247 2248 2249 2250 2251 2252
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2253 2254
		} else {
			return -EOPNOTSUPP;
2255
		}
2256 2257 2258 2259

		err = cb(obj);
		if (err)
			return err;
2260 2261 2262 2263 2264
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2265 2266 2267
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2268
{
2269
	struct mv88e6xxx_vtu_entry vlan = {
2270 2271
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2272
	u16 fid;
2273 2274
	int err;

2275
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2276
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2277
	if (err)
2278
		return err;
2279

2280
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2281
	if (err)
2282
		return err;
2283

2284
	/* Dump VLANs' Filtering Information Databases */
2285
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2286
	if (err)
2287
		return err;
2288 2289

	do {
2290
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2291
		if (err)
2292
			return err;
2293 2294 2295 2296

		if (!vlan.valid)
			break;

2297 2298
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2299
		if (err)
2300
			return err;
2301 2302
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2303 2304 2305 2306 2307 2308 2309
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2310
	struct mv88e6xxx_chip *chip = ds->priv;
2311 2312 2313 2314
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2315
	mutex_unlock(&chip->reg_lock);
2316 2317 2318 2319

	return err;
}

2320 2321
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *bridge)
2322
{
V
Vivien Didelot 已提交
2323
	struct mv88e6xxx_chip *chip = ds->priv;
2324
	int i, err = 0;
2325

2326
	mutex_lock(&chip->reg_lock);
2327

2328
	/* Assign the bridge and remap each port's VLANTable */
2329
	chip->ports[port].bridge_dev = bridge;
2330

2331
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2332 2333
		if (chip->ports[i].bridge_dev == bridge) {
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2334 2335 2336 2337 2338
			if (err)
				break;
		}
	}

2339
	mutex_unlock(&chip->reg_lock);
2340

2341
	return err;
2342 2343
}

2344
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
2345
{
V
Vivien Didelot 已提交
2346
	struct mv88e6xxx_chip *chip = ds->priv;
2347
	struct net_device *bridge = chip->ports[port].bridge_dev;
2348
	int i;
2349

2350
	mutex_lock(&chip->reg_lock);
2351

2352
	/* Unassign the bridge and remap each port's VLANTable */
2353
	chip->ports[port].bridge_dev = NULL;
2354

2355
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2356 2357
		if (i == port || chip->ports[i].bridge_dev == bridge)
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2358 2359
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2360

2361
	mutex_unlock(&chip->reg_lock);
2362 2363
}

2364
static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
2365
{
2366
	bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
2367
	u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
2368
	struct gpio_desc *gpiod = chip->reset;
2369
	unsigned long timeout;
2370
	u16 reg;
2371
	int err;
2372 2373 2374
	int i;

	/* Set all ports to the disabled state. */
2375
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2376 2377
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2378 2379
		if (err)
			return err;
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397
	}

	/* Wait for transmit queues to drain. */
	usleep_range(2000, 4000);

	/* If there is a gpio connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}

	/* Reset the switch. Keep the PPU active if requested. The PPU
	 * needs to be active to support indirect phy register access
	 * through global registers 0x18 and 0x19.
	 */
	if (ppu_active)
2398
		err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
2399
	else
2400
		err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
2401 2402
	if (err)
		return err;
2403 2404 2405 2406

	/* Wait up to one second for reset to complete. */
	timeout = jiffies + 1 * HZ;
	while (time_before(jiffies, timeout)) {
2407 2408 2409
		err = mv88e6xxx_g1_read(chip, 0x00, &reg);
		if (err)
			return err;
2410

2411
		if ((reg & is_reset) == is_reset)
2412 2413 2414 2415
			break;
		usleep_range(1000, 2000);
	}
	if (time_after(jiffies, timeout))
2416
		err = -ETIMEDOUT;
2417
	else
2418
		err = 0;
2419

2420
	return err;
2421 2422
}

2423
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2424
{
2425 2426
	u16 val;
	int err;
2427

2428 2429 2430 2431
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2432

2433 2434 2435
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2436 2437
	}

2438
	return err;
2439 2440
}

2441
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2442
{
2443
	struct dsa_switch *ds = chip->ds;
2444
	int err;
2445
	u16 reg;
2446

2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
	reg = 0;
2477 2478 2479 2480
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
	    mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
2481 2482 2483 2484
		reg = PORT_CONTROL_IGMP_MLD_SNOOP |
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
	if (dsa_is_cpu_port(ds, port)) {
2485
		if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2486
			reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
2487
				PORT_CONTROL_FORWARD_UNKNOWN_MC;
2488 2489
		else
			reg |= PORT_CONTROL_DSA_TAG;
2490 2491
		reg |= PORT_CONTROL_EGRESS_ADD_TAG |
			PORT_CONTROL_FORWARD_UNKNOWN;
2492
	}
2493
	if (dsa_is_dsa_port(ds, port)) {
2494 2495
		if (mv88e6xxx_6095_family(chip) ||
		    mv88e6xxx_6185_family(chip))
2496
			reg |= PORT_CONTROL_DSA_TAG;
2497 2498 2499 2500 2501
		if (mv88e6xxx_6352_family(chip) ||
		    mv88e6xxx_6351_family(chip) ||
		    mv88e6xxx_6165_family(chip) ||
		    mv88e6xxx_6097_family(chip) ||
		    mv88e6xxx_6320_family(chip)) {
2502
			reg |= PORT_CONTROL_FRAME_MODE_DSA;
2503 2504
		}

2505 2506 2507 2508 2509
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_FORWARD_UNKNOWN |
				PORT_CONTROL_FORWARD_UNKNOWN_MC;
	}
	if (reg) {
2510 2511 2512
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
		if (err)
			return err;
2513 2514
	}

2515 2516 2517
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2518
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2529 2530 2531
		}
	}

2532
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2533
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2534 2535 2536
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2537 2538
	 */
	reg = 0;
2539 2540 2541 2542
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
	    mv88e6xxx_6185_family(chip))
2543 2544
		reg = PORT_CONTROL_2_MAP_DA;

2545 2546
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
2547 2548
		reg |= PORT_CONTROL_2_JUMBO_10240;

2549
	if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
2550 2551 2552 2553 2554 2555 2556 2557 2558
		/* Set the upstream port this port should use */
		reg |= dsa_upstream_port(ds);
		/* enable forwarding of unknown multicast addresses to
		 * the upstream port
		 */
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
	}

2559
	reg |= PORT_CONTROL_2_8021Q_DISABLED;
2560

2561
	if (reg) {
2562 2563 2564
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
			return err;
2565 2566 2567 2568 2569 2570 2571
	}

	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2572
	reg = 1 << port;
2573 2574
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2575
		reg = 0;
2576

2577 2578 2579
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2580 2581

	/* Egress rate control 2: disable egress rate control. */
2582 2583 2584
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2585

2586 2587 2588
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2589 2590 2591 2592
		/* Do not limit the period of time that this port can
		 * be paused for by the remote end or the period of
		 * time that this port can pause the remote end.
		 */
2593 2594 2595
		err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
		if (err)
			return err;
2596 2597 2598 2599 2600

		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2601 2602
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2603 2604 2605
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2606 2607 2608 2609
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2610 2611 2612 2613

		/* Port Ethertype: use the Ethertype DSA Ethertype
		 * value.
		 */
2614
		if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA) {
2615 2616 2617 2618
			err = mv88e6xxx_port_write(chip, port, PORT_ETH_TYPE,
						   ETH_P_EDSA);
			if (err)
				return err;
2619
		}
2620
	}
2621

2622 2623
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2624 2625
		if (err)
			return err;
2626 2627
	}

2628
	/* Rate Control: disable ingress rate limiting. */
2629 2630 2631
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2632 2633 2634 2635
		err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
					   0x0001);
		if (err)
			return err;
2636
	} else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
2637 2638 2639 2640
		err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
					   0x0000);
		if (err)
			return err;
2641 2642
	}

2643 2644
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2645
	 */
2646 2647 2648
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2649

2650
	/* Port based VLAN map: give each port the same default address
2651 2652
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2653
	 */
2654
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2655 2656
	if (err)
		return err;
2657

2658 2659 2660
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2661 2662 2663 2664

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2665
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2666 2667
}

2668
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2669 2670 2671
{
	int err;

2672
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2673 2674 2675
	if (err)
		return err;

2676
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2677 2678 2679
	if (err)
		return err;

2680 2681 2682 2683 2684
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2685 2686
}

2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
				     unsigned int msecs)
{
	const unsigned int coeff = chip->info->age_time_coeff;
	const unsigned int min = 0x01 * coeff;
	const unsigned int max = 0xff * coeff;
	u8 age_time;
	u16 val;
	int err;

	if (msecs < min || msecs > max)
		return -ERANGE;

	/* Round to nearest multiple of coeff */
	age_time = (msecs + coeff / 2) / coeff;

2703
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
2704 2705 2706 2707 2708 2709 2710
	if (err)
		return err;

	/* AgeTime is 11:4 bits */
	val &= ~0xff0;
	val |= age_time << 4;

2711
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
2712 2713
}

2714 2715 2716
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2717
	struct mv88e6xxx_chip *chip = ds->priv;
2718 2719 2720 2721 2722 2723 2724 2725 2726
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
	mutex_unlock(&chip->reg_lock);

	return err;
}

2727
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2728
{
2729
	struct dsa_switch *ds = chip->ds;
2730
	u32 upstream_port = dsa_upstream_port(ds);
2731
	u16 reg;
2732
	int err;
2733

2734 2735 2736
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2737 2738 2739 2740 2741
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err < 0)
		return err;

	reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
2742 2743
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
	    mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
2744 2745
		reg |= GLOBAL_CONTROL_PPU_ENABLE;

2746
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
2747 2748 2749
	if (err)
		return err;

2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2761

2762
	/* Disable remote management, and set the switch's DSA device number. */
2763 2764 2765
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2766 2767 2768
	if (err)
		return err;

2769 2770 2771 2772 2773
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2774 2775 2776 2777
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2778 2779
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2780
	if (err)
2781
		return err;
2782

2783 2784
	err = mv88e6xxx_g1_set_age_time(chip, 300000);
	if (err)
2785 2786 2787 2788 2789 2790 2791
		return err;

	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2792
	/* Configure the IP ToS mapping registers. */
2793
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2794
	if (err)
2795
		return err;
2796
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2797
	if (err)
2798
		return err;
2799
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2800
	if (err)
2801
		return err;
2802
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2803
	if (err)
2804
		return err;
2805
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2806
	if (err)
2807
		return err;
2808
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2809
	if (err)
2810
		return err;
2811
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2812
	if (err)
2813
		return err;
2814
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2815
	if (err)
2816
		return err;
2817 2818

	/* Configure the IEEE 802.1p priority mapping register. */
2819
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2820
	if (err)
2821
		return err;
2822

2823 2824 2825 2826 2827
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2828
	/* Clear the statistics counters for all ports */
2829 2830
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2831 2832 2833 2834
	if (err)
		return err;

	/* Wait for the flush to complete. */
2835
	err = mv88e6xxx_g1_stats_wait(chip);
2836 2837 2838 2839 2840 2841
	if (err)
		return err;

	return 0;
}

2842
static int mv88e6xxx_setup(struct dsa_switch *ds)
2843
{
V
Vivien Didelot 已提交
2844
	struct mv88e6xxx_chip *chip = ds->priv;
2845
	int err;
2846 2847
	int i;

2848 2849
	chip->ds = ds;
	ds->slave_mii_bus = chip->mdio_bus;
2850

2851
	mutex_lock(&chip->reg_lock);
2852

2853
	/* Setup Switch Port Registers */
2854
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2855 2856 2857 2858 2859 2860 2861
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2862 2863 2864
	if (err)
		goto unlock;

2865 2866 2867
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2868 2869 2870
		if (err)
			goto unlock;
	}
2871

2872
unlock:
2873
	mutex_unlock(&chip->reg_lock);
2874

2875
	return err;
2876 2877
}

2878 2879
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2880
	struct mv88e6xxx_chip *chip = ds->priv;
2881 2882
	int err;

2883 2884
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2885

2886 2887
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2888 2889 2890 2891 2892
	mutex_unlock(&chip->reg_lock);

	return err;
}

2893
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2894
{
2895
	struct mv88e6xxx_chip *chip = bus->priv;
2896 2897
	u16 val;
	int err;
2898

2899
	if (phy >= mv88e6xxx_num_ports(chip))
2900
		return 0xffff;
2901

2902
	mutex_lock(&chip->reg_lock);
2903
	err = mv88e6xxx_phy_read(chip, phy, reg, &val);
2904
	mutex_unlock(&chip->reg_lock);
2905 2906

	return err ? err : val;
2907 2908
}

2909
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2910
{
2911
	struct mv88e6xxx_chip *chip = bus->priv;
2912
	int err;
2913

2914
	if (phy >= mv88e6xxx_num_ports(chip))
2915
		return 0xffff;
2916

2917
	mutex_lock(&chip->reg_lock);
2918
	err = mv88e6xxx_phy_write(chip, phy, reg, val);
2919
	mutex_unlock(&chip->reg_lock);
2920 2921

	return err;
2922 2923
}

2924
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2925 2926 2927 2928 2929 2930 2931
				   struct device_node *np)
{
	static int index;
	struct mii_bus *bus;
	int err;

	if (np)
2932
		chip->mdio_np = of_get_child_by_name(np, "mdio");
2933

2934
	bus = devm_mdiobus_alloc(chip->dev);
2935 2936 2937
	if (!bus)
		return -ENOMEM;

2938
	bus->priv = (void *)chip;
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2949
	bus->parent = chip->dev;
2950

2951 2952
	if (chip->mdio_np)
		err = of_mdiobus_register(bus, chip->mdio_np);
2953 2954 2955
	else
		err = mdiobus_register(bus);
	if (err) {
2956
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2957 2958
		goto out;
	}
2959
	chip->mdio_bus = bus;
2960 2961 2962 2963

	return 0;

out:
2964 2965
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2966 2967 2968 2969

	return err;
}

2970
static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
2971 2972

{
2973
	struct mii_bus *bus = chip->mdio_bus;
2974 2975 2976

	mdiobus_unregister(bus);

2977 2978
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2979 2980
}

2981 2982 2983 2984
#ifdef CONFIG_NET_DSA_HWMON

static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
2985
	struct mv88e6xxx_chip *chip = ds->priv;
2986
	u16 val;
2987 2988 2989 2990
	int ret;

	*temp = 0;

2991
	mutex_lock(&chip->reg_lock);
2992

2993
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
2994 2995 2996 2997
	if (ret < 0)
		goto error;

	/* Enable temperature sensor */
2998
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
2999 3000 3001
	if (ret < 0)
		goto error;

3002
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
3003 3004 3005 3006 3007 3008
	if (ret < 0)
		goto error;

	/* Wait for temperature to stabilize */
	usleep_range(10000, 12000);

3009 3010
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
	if (ret < 0)
3011 3012 3013
		goto error;

	/* Disable temperature sensor */
3014
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
3015 3016 3017 3018 3019 3020
	if (ret < 0)
		goto error;

	*temp = ((val & 0x1f) - 5) * 5;

error:
3021
	mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
3022
	mutex_unlock(&chip->reg_lock);
3023 3024 3025 3026 3027
	return ret;
}

static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
3028
	struct mv88e6xxx_chip *chip = ds->priv;
3029
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3030
	u16 val;
3031 3032 3033 3034
	int ret;

	*temp = 0;

3035 3036 3037
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
	mutex_unlock(&chip->reg_lock);
3038 3039 3040
	if (ret < 0)
		return ret;

3041
	*temp = (val & 0xff) - 25;
3042 3043 3044 3045

	return 0;
}

3046
static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
3047
{
V
Vivien Didelot 已提交
3048
	struct mv88e6xxx_chip *chip = ds->priv;
3049

3050
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
3051 3052
		return -EOPNOTSUPP;

3053
	if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
3054 3055 3056 3057 3058
		return mv88e63xx_get_temp(ds, temp);

	return mv88e61xx_get_temp(ds, temp);
}

3059
static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
3060
{
V
Vivien Didelot 已提交
3061
	struct mv88e6xxx_chip *chip = ds->priv;
3062
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3063
	u16 val;
3064 3065
	int ret;

3066
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3067 3068 3069 3070
		return -EOPNOTSUPP;

	*temp = 0;

3071 3072 3073
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3074 3075 3076
	if (ret < 0)
		return ret;

3077
	*temp = (((val >> 8) & 0x1f) * 5) - 25;
3078 3079 3080 3081

	return 0;
}

3082
static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
3083
{
V
Vivien Didelot 已提交
3084
	struct mv88e6xxx_chip *chip = ds->priv;
3085
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3086 3087
	u16 val;
	int err;
3088

3089
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3090 3091
		return -EOPNOTSUPP;

3092 3093 3094 3095
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	if (err)
		goto unlock;
3096
	temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
3097 3098 3099 3100 3101 3102
	err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
				       (val & 0xe0ff) | (temp << 8));
unlock:
	mutex_unlock(&chip->reg_lock);

	return err;
3103 3104
}

3105
static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
3106
{
V
Vivien Didelot 已提交
3107
	struct mv88e6xxx_chip *chip = ds->priv;
3108
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3109
	u16 val;
3110 3111
	int ret;

3112
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3113 3114 3115 3116
		return -EOPNOTSUPP;

	*alarm = false;

3117 3118 3119
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3120 3121 3122
	if (ret < 0)
		return ret;

3123
	*alarm = !!(val & 0x40);
3124 3125 3126 3127 3128

	return 0;
}
#endif /* CONFIG_NET_DSA_HWMON */

3129 3130
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3131
	struct mv88e6xxx_chip *chip = ds->priv;
3132 3133 3134 3135 3136 3137 3138

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3139
	struct mv88e6xxx_chip *chip = ds->priv;
3140 3141
	int err;

3142 3143
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3144

3145 3146
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3160
	struct mv88e6xxx_chip *chip = ds->priv;
3161 3162
	int err;

3163 3164 3165
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3166 3167 3168 3169
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3170
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3171 3172 3173 3174 3175
	mutex_unlock(&chip->reg_lock);

	return err;
}

3176
static const struct mv88e6xxx_ops mv88e6085_ops = {
3177
	/* MV88E6XXX_FAMILY_6097 */
3178
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3179 3180
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3181
	.port_set_link = mv88e6xxx_port_set_link,
3182
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3183
	.port_set_speed = mv88e6185_port_set_speed,
3184
	.port_tag_remap = mv88e6095_port_tag_remap,
3185
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3186 3187
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3188
	.stats_get_stats = mv88e6095_stats_get_stats,
3189 3190
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3191 3192 3193
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3194
	/* MV88E6XXX_FAMILY_6095 */
3195
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3196 3197
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3198
	.port_set_link = mv88e6xxx_port_set_link,
3199
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3200
	.port_set_speed = mv88e6185_port_set_speed,
3201
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3202 3203
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3204
	.stats_get_stats = mv88e6095_stats_get_stats,
3205 3206
};

3207
static const struct mv88e6xxx_ops mv88e6097_ops = {
3208
	/* MV88E6XXX_FAMILY_6097 */
3209 3210 3211 3212 3213 3214
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
3215
	.port_tag_remap = mv88e6095_port_tag_remap,
3216 3217 3218 3219
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3220 3221
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3222 3223
};

3224
static const struct mv88e6xxx_ops mv88e6123_ops = {
3225
	/* MV88E6XXX_FAMILY_6165 */
3226
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3227 3228
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3229
	.port_set_link = mv88e6xxx_port_set_link,
3230
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3231
	.port_set_speed = mv88e6185_port_set_speed,
3232
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3233 3234
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3235
	.stats_get_stats = mv88e6095_stats_get_stats,
3236 3237
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3238 3239 3240
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3241
	/* MV88E6XXX_FAMILY_6185 */
3242
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3243 3244
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3245
	.port_set_link = mv88e6xxx_port_set_link,
3246
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3247
	.port_set_speed = mv88e6185_port_set_speed,
3248
	.port_tag_remap = mv88e6095_port_tag_remap,
3249
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3250 3251
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3252
	.stats_get_stats = mv88e6095_stats_get_stats,
3253 3254
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3255 3256 3257
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3258
	/* MV88E6XXX_FAMILY_6165 */
3259
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3260 3261
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3262
	.port_set_link = mv88e6xxx_port_set_link,
3263
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3264
	.port_set_speed = mv88e6185_port_set_speed,
3265
	.port_tag_remap = mv88e6095_port_tag_remap,
3266
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3267 3268
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3269
	.stats_get_stats = mv88e6095_stats_get_stats,
3270 3271
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3272 3273 3274
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3275
	/* MV88E6XXX_FAMILY_6165 */
3276
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3277 3278
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3279
	.port_set_link = mv88e6xxx_port_set_link,
3280
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3281
	.port_set_speed = mv88e6185_port_set_speed,
3282
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3283 3284
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3285
	.stats_get_stats = mv88e6095_stats_get_stats,
3286 3287
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3288 3289 3290
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3291
	/* MV88E6XXX_FAMILY_6351 */
3292
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3293 3294
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3295
	.port_set_link = mv88e6xxx_port_set_link,
3296
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3297
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3298
	.port_set_speed = mv88e6185_port_set_speed,
3299
	.port_tag_remap = mv88e6095_port_tag_remap,
3300
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3301 3302
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3303
	.stats_get_stats = mv88e6095_stats_get_stats,
3304 3305
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3306 3307 3308
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3309
	/* MV88E6XXX_FAMILY_6352 */
3310 3311
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3312
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3313 3314
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3315
	.port_set_link = mv88e6xxx_port_set_link,
3316
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3317
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3318
	.port_set_speed = mv88e6352_port_set_speed,
3319
	.port_tag_remap = mv88e6095_port_tag_remap,
3320
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3321 3322
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3323
	.stats_get_stats = mv88e6095_stats_get_stats,
3324 3325
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3326 3327 3328
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3329
	/* MV88E6XXX_FAMILY_6351 */
3330
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3331 3332
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3333
	.port_set_link = mv88e6xxx_port_set_link,
3334
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3335
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3336
	.port_set_speed = mv88e6185_port_set_speed,
3337
	.port_tag_remap = mv88e6095_port_tag_remap,
3338
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3339 3340
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3341
	.stats_get_stats = mv88e6095_stats_get_stats,
3342 3343
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3344 3345 3346
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3347
	/* MV88E6XXX_FAMILY_6352 */
3348 3349
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3350
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3351 3352
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3353
	.port_set_link = mv88e6xxx_port_set_link,
3354
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3355
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3356
	.port_set_speed = mv88e6352_port_set_speed,
3357
	.port_tag_remap = mv88e6095_port_tag_remap,
3358
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3359 3360
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3361
	.stats_get_stats = mv88e6095_stats_get_stats,
3362 3363
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3364 3365 3366
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3367
	/* MV88E6XXX_FAMILY_6185 */
3368
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3369 3370
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3371
	.port_set_link = mv88e6xxx_port_set_link,
3372
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3373
	.port_set_speed = mv88e6185_port_set_speed,
3374
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3375 3376
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3377
	.stats_get_stats = mv88e6095_stats_get_stats,
3378 3379
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3380 3381
};

3382
static const struct mv88e6xxx_ops mv88e6190_ops = {
3383
	/* MV88E6XXX_FAMILY_6390 */
3384 3385 3386 3387 3388 3389 3390
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3391
	.port_tag_remap = mv88e6390_port_tag_remap,
3392
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3393
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3394 3395
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3396
	.stats_get_stats = mv88e6390_stats_get_stats,
3397 3398
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3399 3400 3401
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3402
	/* MV88E6XXX_FAMILY_6390 */
3403 3404 3405 3406 3407 3408 3409
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3410
	.port_tag_remap = mv88e6390_port_tag_remap,
3411
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3412
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3413 3414
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3415
	.stats_get_stats = mv88e6390_stats_get_stats,
3416 3417
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3418 3419 3420
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3421
	/* MV88E6XXX_FAMILY_6390 */
3422 3423 3424 3425 3426 3427 3428
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3429
	.port_tag_remap = mv88e6390_port_tag_remap,
3430
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3431
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3432 3433
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3434
	.stats_get_stats = mv88e6390_stats_get_stats,
3435 3436
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3437 3438
};

3439
static const struct mv88e6xxx_ops mv88e6240_ops = {
3440
	/* MV88E6XXX_FAMILY_6352 */
3441 3442
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3443
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3444 3445
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3446
	.port_set_link = mv88e6xxx_port_set_link,
3447
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3448
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3449
	.port_set_speed = mv88e6352_port_set_speed,
3450
	.port_tag_remap = mv88e6095_port_tag_remap,
3451
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3452 3453
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3454
	.stats_get_stats = mv88e6095_stats_get_stats,
3455 3456
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3457 3458
};

3459
static const struct mv88e6xxx_ops mv88e6290_ops = {
3460
	/* MV88E6XXX_FAMILY_6390 */
3461 3462 3463 3464 3465 3466 3467
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3468
	.port_tag_remap = mv88e6390_port_tag_remap,
3469
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3470
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3471 3472
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3473
	.stats_get_stats = mv88e6390_stats_get_stats,
3474 3475
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3476 3477
};

3478
static const struct mv88e6xxx_ops mv88e6320_ops = {
3479
	/* MV88E6XXX_FAMILY_6320 */
3480 3481
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3482
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3483 3484
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3485
	.port_set_link = mv88e6xxx_port_set_link,
3486
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3487
	.port_set_speed = mv88e6185_port_set_speed,
3488
	.port_tag_remap = mv88e6095_port_tag_remap,
3489
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3490 3491
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3492
	.stats_get_stats = mv88e6320_stats_get_stats,
3493 3494
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3495 3496 3497
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3498
	/* MV88E6XXX_FAMILY_6321 */
3499 3500
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3501
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3502 3503
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3504
	.port_set_link = mv88e6xxx_port_set_link,
3505
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3506
	.port_set_speed = mv88e6185_port_set_speed,
3507
	.port_tag_remap = mv88e6095_port_tag_remap,
3508
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3509 3510
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3511
	.stats_get_stats = mv88e6320_stats_get_stats,
3512 3513
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3514 3515 3516
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3517
	/* MV88E6XXX_FAMILY_6351 */
3518
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3519 3520
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3521
	.port_set_link = mv88e6xxx_port_set_link,
3522
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3523
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3524
	.port_set_speed = mv88e6185_port_set_speed,
3525
	.port_tag_remap = mv88e6095_port_tag_remap,
3526
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3527 3528
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3529
	.stats_get_stats = mv88e6095_stats_get_stats,
3530 3531
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3532 3533 3534
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3535
	/* MV88E6XXX_FAMILY_6351 */
3536
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3537 3538
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3539
	.port_set_link = mv88e6xxx_port_set_link,
3540
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3541
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3542
	.port_set_speed = mv88e6185_port_set_speed,
3543
	.port_tag_remap = mv88e6095_port_tag_remap,
3544
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3545 3546
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3547
	.stats_get_stats = mv88e6095_stats_get_stats,
3548 3549
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3550 3551 3552
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3553
	/* MV88E6XXX_FAMILY_6352 */
3554 3555
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3556
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3557 3558
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3559
	.port_set_link = mv88e6xxx_port_set_link,
3560
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3561
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3562
	.port_set_speed = mv88e6352_port_set_speed,
3563
	.port_tag_remap = mv88e6095_port_tag_remap,
3564
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3565 3566
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3567
	.stats_get_stats = mv88e6095_stats_get_stats,
3568 3569
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3570 3571
};

3572
static const struct mv88e6xxx_ops mv88e6390_ops = {
3573
	/* MV88E6XXX_FAMILY_6390 */
3574 3575 3576 3577 3578 3579 3580
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3581
	.port_tag_remap = mv88e6390_port_tag_remap,
3582
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3583
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3584 3585
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3586
	.stats_get_stats = mv88e6390_stats_get_stats,
3587 3588
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3589 3590 3591
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3592
	/* MV88E6XXX_FAMILY_6390 */
3593 3594 3595 3596 3597 3598 3599
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3600
	.port_tag_remap = mv88e6390_port_tag_remap,
3601
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3602
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3603 3604
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3605
	.stats_get_stats = mv88e6390_stats_get_stats,
3606 3607
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3608 3609 3610
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3611
	/* MV88E6XXX_FAMILY_6390 */
3612 3613 3614 3615 3616 3617 3618
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3619
	.port_tag_remap = mv88e6390_port_tag_remap,
3620
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3621
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3622 3623
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3624
	.stats_get_stats = mv88e6390_stats_get_stats,
3625 3626
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3627 3628
};

3629 3630 3631 3632 3633 3634 3635
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3636
		.port_base_addr = 0x10,
3637
		.global1_addr = 0x1b,
3638
		.age_time_coeff = 15000,
3639
		.g1_irqs = 8,
3640
		.tag_protocol = DSA_TAG_PROTO_DSA,
3641
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3642
		.ops = &mv88e6085_ops,
3643 3644 3645 3646 3647 3648 3649 3650
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3651
		.port_base_addr = 0x10,
3652
		.global1_addr = 0x1b,
3653
		.age_time_coeff = 15000,
3654
		.g1_irqs = 8,
3655
		.tag_protocol = DSA_TAG_PROTO_DSA,
3656
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3657
		.ops = &mv88e6095_ops,
3658 3659
	},

3660 3661 3662 3663 3664 3665 3666 3667 3668
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3669
		.g1_irqs = 8,
3670 3671 3672 3673
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3674 3675 3676 3677 3678 3679
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3680
		.port_base_addr = 0x10,
3681
		.global1_addr = 0x1b,
3682
		.age_time_coeff = 15000,
3683
		.g1_irqs = 9,
3684
		.tag_protocol = DSA_TAG_PROTO_DSA,
3685
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3686
		.ops = &mv88e6123_ops,
3687 3688 3689 3690 3691 3692 3693 3694
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3695
		.port_base_addr = 0x10,
3696
		.global1_addr = 0x1b,
3697
		.age_time_coeff = 15000,
3698
		.g1_irqs = 9,
3699
		.tag_protocol = DSA_TAG_PROTO_DSA,
3700
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3701
		.ops = &mv88e6131_ops,
3702 3703 3704 3705 3706 3707 3708 3709
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3710
		.port_base_addr = 0x10,
3711
		.global1_addr = 0x1b,
3712
		.age_time_coeff = 15000,
3713
		.g1_irqs = 9,
3714
		.tag_protocol = DSA_TAG_PROTO_DSA,
3715
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3716
		.ops = &mv88e6161_ops,
3717 3718 3719 3720 3721 3722 3723 3724
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3725
		.port_base_addr = 0x10,
3726
		.global1_addr = 0x1b,
3727
		.age_time_coeff = 15000,
3728
		.g1_irqs = 9,
3729
		.tag_protocol = DSA_TAG_PROTO_DSA,
3730
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3731
		.ops = &mv88e6165_ops,
3732 3733 3734 3735 3736 3737 3738 3739
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3740
		.port_base_addr = 0x10,
3741
		.global1_addr = 0x1b,
3742
		.age_time_coeff = 15000,
3743
		.g1_irqs = 9,
3744
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3745
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3746
		.ops = &mv88e6171_ops,
3747 3748 3749 3750 3751 3752 3753 3754
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3755
		.port_base_addr = 0x10,
3756
		.global1_addr = 0x1b,
3757
		.age_time_coeff = 15000,
3758
		.g1_irqs = 9,
3759
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3760
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3761
		.ops = &mv88e6172_ops,
3762 3763 3764 3765 3766 3767 3768 3769
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3770
		.port_base_addr = 0x10,
3771
		.global1_addr = 0x1b,
3772
		.age_time_coeff = 15000,
3773
		.g1_irqs = 9,
3774
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3775
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3776
		.ops = &mv88e6175_ops,
3777 3778 3779 3780 3781 3782 3783 3784
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3785
		.port_base_addr = 0x10,
3786
		.global1_addr = 0x1b,
3787
		.age_time_coeff = 15000,
3788
		.g1_irqs = 9,
3789
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3790
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3791
		.ops = &mv88e6176_ops,
3792 3793 3794 3795 3796 3797 3798 3799
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3800
		.port_base_addr = 0x10,
3801
		.global1_addr = 0x1b,
3802
		.age_time_coeff = 15000,
3803
		.g1_irqs = 8,
3804
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3805
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3806
		.ops = &mv88e6185_ops,
3807 3808
	},

3809 3810 3811 3812 3813 3814 3815 3816
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3817
		.tag_protocol = DSA_TAG_PROTO_DSA,
3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
3834
		.tag_protocol = DSA_TAG_PROTO_DSA,
3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3848 3849
		.g1_irqs = 9,
		.tag_protocol = DSA_TAG_PROTO_DSA,
3850 3851 3852 3853
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

3854 3855 3856 3857 3858 3859
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3860
		.port_base_addr = 0x10,
3861
		.global1_addr = 0x1b,
3862
		.age_time_coeff = 15000,
3863
		.g1_irqs = 9,
3864
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3865
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3866
		.ops = &mv88e6240_ops,
3867 3868
	},

3869 3870 3871 3872 3873 3874 3875 3876 3877 3878
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
3879
		.tag_protocol = DSA_TAG_PROTO_DSA,
3880 3881 3882 3883
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3884 3885 3886 3887 3888 3889
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3890
		.port_base_addr = 0x10,
3891
		.global1_addr = 0x1b,
3892
		.age_time_coeff = 15000,
3893
		.g1_irqs = 8,
3894
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3895
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3896
		.ops = &mv88e6320_ops,
3897 3898 3899 3900 3901 3902 3903 3904
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3905
		.port_base_addr = 0x10,
3906
		.global1_addr = 0x1b,
3907
		.age_time_coeff = 15000,
3908
		.g1_irqs = 8,
3909
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3910
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3911
		.ops = &mv88e6321_ops,
3912 3913 3914 3915 3916 3917 3918 3919
	},

	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3920
		.port_base_addr = 0x10,
3921
		.global1_addr = 0x1b,
3922
		.age_time_coeff = 15000,
3923
		.g1_irqs = 9,
3924
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3925
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3926
		.ops = &mv88e6350_ops,
3927 3928 3929 3930 3931 3932 3933 3934
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3935
		.port_base_addr = 0x10,
3936
		.global1_addr = 0x1b,
3937
		.age_time_coeff = 15000,
3938
		.g1_irqs = 9,
3939
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3940
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3941
		.ops = &mv88e6351_ops,
3942 3943 3944 3945 3946 3947 3948 3949
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3950
		.port_base_addr = 0x10,
3951
		.global1_addr = 0x1b,
3952
		.age_time_coeff = 15000,
3953
		.g1_irqs = 9,
3954
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3955
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3956
		.ops = &mv88e6352_ops,
3957
	},
3958 3959 3960 3961 3962 3963 3964 3965 3966 3967
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
3968
		.tag_protocol = DSA_TAG_PROTO_DSA,
3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
3982
		.tag_protocol = DSA_TAG_PROTO_DSA,
3983 3984 3985
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3986 3987
};

3988
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3989
{
3990
	int i;
3991

3992 3993 3994
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3995 3996 3997 3998

	return NULL;
}

3999
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4000 4001
{
	const struct mv88e6xxx_info *info;
4002 4003 4004
	unsigned int prod_num, rev;
	u16 id;
	int err;
4005

4006 4007 4008 4009 4010
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4011 4012 4013 4014 4015 4016 4017 4018

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4019
	/* Update the compatible info with the probed one */
4020
	chip->info = info;
4021

4022 4023 4024 4025
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4026 4027
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4028 4029 4030 4031

	return 0;
}

4032
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4033
{
4034
	struct mv88e6xxx_chip *chip;
4035

4036 4037
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4038 4039
		return NULL;

4040
	chip->dev = dev;
4041

4042
	mutex_init(&chip->reg_lock);
4043

4044
	return chip;
4045 4046
}

4047 4048
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4049
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
4050 4051 4052
		mv88e6xxx_ppu_state_init(chip);
}

4053 4054
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4055
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
4056 4057 4058
		mv88e6xxx_ppu_state_destroy(chip);
}

4059
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4060 4061 4062 4063 4064 4065
			      struct mii_bus *bus, int sw_addr)
{
	/* ADDR[0] pin is unavailable externally and considered zero */
	if (sw_addr & 0x1)
		return -EINVAL;

4066
	if (sw_addr == 0)
4067
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4068
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4069
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4070 4071 4072
	else
		return -EINVAL;

4073 4074
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4075 4076 4077 4078

	return 0;
}

4079 4080
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4081
	struct mv88e6xxx_chip *chip = ds->priv;
4082

4083
	return chip->info->tag_protocol;
4084 4085
}

4086 4087 4088
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4089
{
4090
	struct mv88e6xxx_chip *chip;
4091
	struct mii_bus *bus;
4092
	int err;
4093

4094
	bus = dsa_host_dev_to_mii_bus(host_dev);
4095 4096 4097
	if (!bus)
		return NULL;

4098 4099
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4100 4101
		return NULL;

4102
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4103
	chip->info = &mv88e6xxx_table[MV88E6085];
4104

4105
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4106 4107 4108
	if (err)
		goto free;

4109
	err = mv88e6xxx_detect(chip);
4110
	if (err)
4111
		goto free;
4112

4113 4114 4115 4116 4117 4118
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4119 4120
	mv88e6xxx_phy_init(chip);

4121
	err = mv88e6xxx_mdio_register(chip, NULL);
4122
	if (err)
4123
		goto free;
4124

4125
	*priv = chip;
4126

4127
	return chip->info->name;
4128
free:
4129
	devm_kfree(dsa_dev, chip);
4130 4131

	return NULL;
4132 4133
}

4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4149
	struct mv88e6xxx_chip *chip = ds->priv;
4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4161
	struct mv88e6xxx_chip *chip = ds->priv;
4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4176
	struct mv88e6xxx_chip *chip = ds->priv;
4177 4178 4179 4180 4181 4182 4183 4184 4185
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4186
static struct dsa_switch_ops mv88e6xxx_switch_ops = {
4187
	.probe			= mv88e6xxx_drv_probe,
4188
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
#ifdef CONFIG_NET_DSA_HWMON
	.get_temp		= mv88e6xxx_get_temp,
	.get_temp_limit		= mv88e6xxx_get_temp_limit,
	.set_temp_limit		= mv88e6xxx_set_temp_limit,
	.get_temp_alarm		= mv88e6xxx_get_temp_alarm,
#endif
4203
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4204 4205 4206 4207
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4208
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4209 4210 4211
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4212
	.port_fast_age		= mv88e6xxx_port_fast_age,
4213 4214 4215 4216 4217 4218 4219 4220 4221
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4222 4223 4224 4225
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4226 4227
};

4228
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
4229 4230
				     struct device_node *np)
{
4231
	struct device *dev = chip->dev;
4232 4233 4234 4235 4236 4237 4238
	struct dsa_switch *ds;

	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
	if (!ds)
		return -ENOMEM;

	ds->dev = dev;
4239
	ds->priv = chip;
4240
	ds->ops = &mv88e6xxx_switch_ops;
4241 4242 4243 4244 4245 4246

	dev_set_drvdata(dev, ds);

	return dsa_register_switch(ds, np);
}

4247
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4248
{
4249
	dsa_unregister_switch(chip->ds);
4250 4251
}

4252
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4253
{
4254
	struct device *dev = &mdiodev->dev;
4255
	struct device_node *np = dev->of_node;
4256
	const struct mv88e6xxx_info *compat_info;
4257
	struct mv88e6xxx_chip *chip;
4258
	u32 eeprom_len;
4259
	int err;
4260

4261 4262 4263 4264
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4265 4266
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4267 4268
		return -ENOMEM;

4269
	chip->info = compat_info;
4270

4271
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4272 4273
	if (err)
		return err;
4274

4275 4276 4277 4278
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4279
	err = mv88e6xxx_detect(chip);
4280 4281
	if (err)
		return err;
4282

4283 4284
	mv88e6xxx_phy_init(chip);

4285
	if (chip->info->ops->get_eeprom &&
4286
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4287
		chip->eeprom_len = eeprom_len;
4288

4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4320
	err = mv88e6xxx_mdio_register(chip, np);
4321
	if (err)
4322
		goto out_g2_irq;
4323

4324
	err = mv88e6xxx_register_switch(chip, np);
4325 4326
	if (err)
		goto out_mdio;
4327

4328
	return 0;
4329 4330 4331 4332

out_mdio:
	mv88e6xxx_mdio_unregister(chip);
out_g2_irq:
4333
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4334 4335
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4336 4337
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4338
		mv88e6xxx_g1_irq_free(chip);
4339 4340
		mutex_unlock(&chip->reg_lock);
	}
4341 4342
out:
	return err;
4343
}
4344 4345 4346 4347

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4348
	struct mv88e6xxx_chip *chip = ds->priv;
4349

4350
	mv88e6xxx_phy_destroy(chip);
4351 4352
	mv88e6xxx_unregister_switch(chip);
	mv88e6xxx_mdio_unregister(chip);
4353

4354 4355 4356 4357 4358
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4359 4360 4361
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4362 4363 4364 4365
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4366 4367 4368 4369
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4386
	register_switch_driver(&mv88e6xxx_switch_ops);
4387 4388
	return mdio_driver_register(&mv88e6xxx_driver);
}
4389 4390 4391 4392
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4393
	mdio_driver_unregister(&mv88e6xxx_driver);
4394
	unregister_switch_driver(&mv88e6xxx_switch_ops);
4395 4396
}
module_exit(mv88e6xxx_cleanup);
4397 4398 4399 4400

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");