chip.c 113.0 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "mv88e6xxx.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340 341 342 343 344 345
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
380
	if (err)
381
		goto out_disable;
382 383 384 385

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398 399 400 401 402 403 404 405 406 407
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491 492 493 494 495 496 497
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

498 499 500 501
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
502 503
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
504
{
V
Vivien Didelot 已提交
505
	struct mv88e6xxx_chip *chip = ds->priv;
506
	int err;
507 508 509 510

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

511
	mutex_lock(&chip->reg_lock);
512 513
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
514
	mutex_unlock(&chip->reg_lock);
515 516 517

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
518 519
}

520
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
521
{
522 523
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
524

525
	return chip->info->ops->stats_snapshot(chip, port);
526 527
}

528
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
588 589
};

590
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
591
					    struct mv88e6xxx_hw_stat *s,
592 593
					    int port, u16 bank1_select,
					    u16 histogram)
594 595 596
{
	u32 low;
	u32 high = 0;
597
	u16 reg = 0;
598
	int err;
599 600
	u64 value;

601
	switch (s->type) {
602
	case STATS_TYPE_PORT:
603 604
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
605 606
			return UINT64_MAX;

607
		low = reg;
608
		if (s->sizeof_stat == 4) {
609 610
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
611
				return UINT64_MAX;
612
			high = reg;
613
		}
614
		break;
615
	case STATS_TYPE_BANK1:
616
		reg = bank1_select;
617 618
		/* fall through */
	case STATS_TYPE_BANK0:
619
		reg |= s->reg | histogram;
620
		mv88e6xxx_g1_stats_read(chip, reg, &low);
621
		if (s->sizeof_stat == 8)
622
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
623 624 625
		break;
	default:
		return UINT64_MAX;
626 627 628 629 630
	}
	value = (((u64)high) << 16) | low;
	return value;
}

631 632
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
633
{
634 635
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
636

637 638
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
639
		if (stat->type & types) {
640 641 642 643
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
644
	}
645 646
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
663
{
V
Vivien Didelot 已提交
664
	struct mv88e6xxx_chip *chip = ds->priv;
665 666 667 668 669 670 671 672

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
673 674 675 676 677
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
678
		if (stat->type & types)
679 680 681
			j++;
	}
	return j;
682 683
}

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

706
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
707 708
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
709 710 711 712 713 714 715
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
716 717 718
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
719 720 721 722 723 724 725 726 727
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
728 729
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
730 731 732 733 734 735
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
736 737 738 739 740 741 742 743 744 745 746
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

813 814
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
815
{
V
Vivien Didelot 已提交
816
	struct mv88e6xxx_chip *chip = ds->priv;
817 818
	u16 reg;
	int err;
819

820
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
821 822
		return -EOPNOTSUPP;

823
	mutex_lock(&chip->reg_lock);
824

825 826
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
827
		goto out;
828 829 830 831

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

832
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
833
	if (err)
834
		goto out;
835

836
	e->eee_active = !!(reg & PORT_STATUS_EEE);
837
out:
838
	mutex_unlock(&chip->reg_lock);
839 840

	return err;
841 842
}

843 844
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
845
{
V
Vivien Didelot 已提交
846
	struct mv88e6xxx_chip *chip = ds->priv;
847 848
	u16 reg;
	int err;
849

850
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
851 852
		return -EOPNOTSUPP;

853
	mutex_lock(&chip->reg_lock);
854

855 856
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
857 858
		goto out;

859
	reg &= ~0x0300;
860 861 862 863 864
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

865
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
866
out:
867
	mutex_unlock(&chip->reg_lock);
868

869
	return err;
870 871
}

872
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
873
{
874 875 876
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
877 878
	int i;

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

905
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
906 907
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
908 909 910

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
911

912
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
913 914
}

915 916
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
917
{
V
Vivien Didelot 已提交
918
	struct mv88e6xxx_chip *chip = ds->priv;
919
	int stp_state;
920
	int err;
921 922 923

	switch (state) {
	case BR_STATE_DISABLED:
924
		stp_state = PORT_CONTROL_STATE_DISABLED;
925 926 927
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
928
		stp_state = PORT_CONTROL_STATE_BLOCKING;
929 930
		break;
	case BR_STATE_LEARNING:
931
		stp_state = PORT_CONTROL_STATE_LEARNING;
932 933 934
		break;
	case BR_STATE_FORWARDING:
	default:
935
		stp_state = PORT_CONTROL_STATE_FORWARDING;
936 937 938
		break;
	}

939
	mutex_lock(&chip->reg_lock);
940
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
941
	mutex_unlock(&chip->reg_lock);
942 943

	if (err)
944
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
945 946
}

947 948
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
949 950
	int err;

951 952 953 954
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

955 956 957 958
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

959 960 961
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

962 963 964 965 966 967 968 969 970
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
971
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
972 973 974 975

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

976 977
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
978 979 980
	int dev, port;
	int err;

981 982 983 984 985 986
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
987 988 989 990 991 992 993 994 995 996 997 998 999
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1000 1001
}

1002 1003 1004 1005 1006 1007
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1008
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1009 1010 1011 1012 1013 1014
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1015 1016 1017 1018 1019 1020 1021 1022
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1023 1024 1025 1026 1027 1028 1029 1030 1031
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1032 1033 1034 1035 1036 1037 1038 1039 1040
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1041 1042
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1043
				    switchdev_obj_dump_cb_t *cb)
1044
{
V
Vivien Didelot 已提交
1045
	struct mv88e6xxx_chip *chip = ds->priv;
1046 1047 1048
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1049 1050 1051
	u16 pvid;
	int err;

1052
	if (!chip->info->max_vid)
1053 1054
		return -EOPNOTSUPP;

1055
	mutex_lock(&chip->reg_lock);
1056

1057
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1058 1059 1060 1061
	if (err)
		goto unlock;

	do {
1062
		err = mv88e6xxx_vtu_getnext(chip, &next);
1063 1064 1065 1066 1067 1068
		if (err)
			break;

		if (!next.valid)
			break;

1069
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1070 1071 1072
			continue;

		/* reinit and dump this VLAN obj */
1073 1074
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1075 1076
		vlan->flags = 0;

1077
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1078 1079 1080 1081 1082 1083 1084 1085
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1086
	} while (next.vid < chip->info->max_vid);
1087 1088

unlock:
1089
	mutex_unlock(&chip->reg_lock);
1090 1091 1092 1093

	return err;
}

1094
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1095 1096
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1097 1098 1099
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1100
	int i, err;
1101 1102 1103

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1104
	/* Set every FID bit used by the (un)bridged ports */
1105
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1106
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1107 1108 1109 1110 1111 1112
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1113 1114
	/* Set every FID bit used by the VLAN entries */
	do {
1115
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1116 1117 1118 1119 1120 1121 1122
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1123
	} while (vlan.vid < chip->info->max_vid);
1124 1125 1126 1127 1128

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1129
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1130 1131 1132
		return -ENOSPC;

	/* Clear the database */
1133
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1134 1135
}

1136 1137
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1138 1139 1140 1141 1142 1143
{
	int err;

	if (!vid)
		return -EINVAL;

1144 1145
	entry->vid = vid - 1;
	entry->valid = false;
1146

1147
	err = mv88e6xxx_vtu_getnext(chip, entry);
1148 1149 1150
	if (err)
		return err;

1151 1152
	if (entry->vid == vid && entry->valid)
		return 0;
1153

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

		/* Include only CPU and DSA ports */
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
			entry->member[i] = dsa_is_normal_port(chip->ds, i) ?
				GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER :
				GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;

		return mv88e6xxx_atu_new(chip, &entry->fid);
1169 1170
	}

1171 1172
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1173 1174
}

1175 1176 1177
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1178
	struct mv88e6xxx_chip *chip = ds->priv;
1179 1180 1181
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1182 1183 1184 1185 1186
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1187
	mutex_lock(&chip->reg_lock);
1188 1189

	do {
1190
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1191 1192 1193 1194 1195 1196 1197 1198 1199
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1200
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1201 1202 1203
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1204 1205 1206
			if (!ds->ports[port].netdev)
				continue;

1207
			if (vlan.member[i] ==
1208 1209 1210
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1211 1212
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1213 1214
				break; /* same bridge, check next VLAN */

1215
			if (!ds->ports[i].bridge_dev)
1216 1217
				continue;

1218
			netdev_warn(ds->ports[port].netdev,
1219 1220
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1221
				    netdev_name(ds->ports[i].bridge_dev));
1222 1223 1224 1225 1226 1227
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1228
	mutex_unlock(&chip->reg_lock);
1229 1230 1231 1232

	return err;
}

1233 1234
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1235
{
V
Vivien Didelot 已提交
1236
	struct mv88e6xxx_chip *chip = ds->priv;
1237
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1238
		PORT_CONTROL_2_8021Q_DISABLED;
1239
	int err;
1240

1241
	if (!chip->info->max_vid)
1242 1243
		return -EOPNOTSUPP;

1244
	mutex_lock(&chip->reg_lock);
1245
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1246
	mutex_unlock(&chip->reg_lock);
1247

1248
	return err;
1249 1250
}

1251 1252 1253 1254
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1255
{
V
Vivien Didelot 已提交
1256
	struct mv88e6xxx_chip *chip = ds->priv;
1257 1258
	int err;

1259
	if (!chip->info->max_vid)
1260 1261
		return -EOPNOTSUPP;

1262 1263 1264 1265 1266 1267 1268 1269
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1270 1271 1272 1273 1274 1275
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1276
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1277
				    u16 vid, bool untagged)
1278
{
1279
	struct mv88e6xxx_vtu_entry vlan;
1280 1281
	int err;

1282
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1283
	if (err)
1284
		return err;
1285

1286
	vlan.member[port] = untagged ?
1287 1288 1289
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1290
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1291 1292
}

1293 1294 1295
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1296
{
V
Vivien Didelot 已提交
1297
	struct mv88e6xxx_chip *chip = ds->priv;
1298 1299 1300 1301
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1302
	if (!chip->info->max_vid)
1303 1304
		return;

1305
	mutex_lock(&chip->reg_lock);
1306

1307
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1308
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1309 1310
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1311
				   vid, untagged ? 'u' : 't');
1312

1313
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1314
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1315
			   vlan->vid_end);
1316

1317
	mutex_unlock(&chip->reg_lock);
1318 1319
}

1320
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1321
				    int port, u16 vid)
1322
{
1323
	struct dsa_switch *ds = chip->ds;
1324
	struct mv88e6xxx_vtu_entry vlan;
1325 1326
	int i, err;

1327
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1328
	if (err)
1329
		return err;
1330

1331
	/* Tell switchdev if this VLAN is handled in software */
1332
	if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1333
		return -EOPNOTSUPP;
1334

1335
	vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1336 1337

	/* keep the VLAN unless all ports are excluded */
1338
	vlan.valid = false;
1339
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1340
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1341 1342
			continue;

1343
		if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1344
			vlan.valid = true;
1345 1346 1347 1348
			break;
		}
	}

1349
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1350 1351 1352
	if (err)
		return err;

1353
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1354 1355
}

1356 1357
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1358
{
V
Vivien Didelot 已提交
1359
	struct mv88e6xxx_chip *chip = ds->priv;
1360 1361 1362
	u16 pvid, vid;
	int err = 0;

1363
	if (!chip->info->max_vid)
1364 1365
		return -EOPNOTSUPP;

1366
	mutex_lock(&chip->reg_lock);
1367

1368
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1369 1370 1371
	if (err)
		goto unlock;

1372
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1373
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1374 1375 1376 1377
		if (err)
			goto unlock;

		if (vid == pvid) {
1378
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1379 1380 1381 1382 1383
			if (err)
				goto unlock;
		}
	}

1384
unlock:
1385
	mutex_unlock(&chip->reg_lock);
1386 1387 1388 1389

	return err;
}

1390 1391 1392
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1393
{
1394
	struct mv88e6xxx_vtu_entry vlan;
1395
	struct mv88e6xxx_atu_entry entry;
1396 1397
	int err;

1398 1399
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1400
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1401
	else
1402
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1403 1404
	if (err)
		return err;
1405

1406 1407 1408 1409 1410
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1411 1412 1413
	if (err)
		return err;

1414 1415 1416 1417 1418 1419 1420
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1421 1422
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1423 1424
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1425 1426
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1427
		entry.portvec |= BIT(port);
1428
		entry.state = state;
1429 1430
	}

1431
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1432 1433
}

1434 1435 1436
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1437 1438 1439 1440 1441 1442 1443
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1444 1445 1446
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1447
{
V
Vivien Didelot 已提交
1448
	struct mv88e6xxx_chip *chip = ds->priv;
1449

1450
	mutex_lock(&chip->reg_lock);
1451 1452 1453
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
1454
	mutex_unlock(&chip->reg_lock);
1455 1456
}

1457 1458
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1459
{
V
Vivien Didelot 已提交
1460
	struct mv88e6xxx_chip *chip = ds->priv;
1461
	int err;
1462

1463
	mutex_lock(&chip->reg_lock);
1464 1465
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1466
	mutex_unlock(&chip->reg_lock);
1467

1468
	return err;
1469 1470
}

1471 1472 1473
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1474
				      switchdev_obj_dump_cb_t *cb)
1475
{
1476
	struct mv88e6xxx_atu_entry addr;
1477 1478
	int err;

1479 1480
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1481 1482

	do {
1483
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1484
		if (err)
1485
			return err;
1486 1487 1488 1489

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1490
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1491 1492 1493 1494
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1495

1496 1497 1498 1499
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1500 1501
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1502 1503 1504 1505
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1506 1507 1508 1509 1510 1511 1512 1513 1514
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1515 1516
		} else {
			return -EOPNOTSUPP;
1517
		}
1518 1519 1520 1521

		err = cb(obj);
		if (err)
			return err;
1522 1523 1524 1525 1526
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1527 1528
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1529
				  switchdev_obj_dump_cb_t *cb)
1530
{
1531
	struct mv88e6xxx_vtu_entry vlan = {
1532
		.vid = chip->info->max_vid,
1533
	};
1534
	u16 fid;
1535 1536
	int err;

1537
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1538
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1539
	if (err)
1540
		return err;
1541

1542
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1543
	if (err)
1544
		return err;
1545

1546
	/* Dump VLANs' Filtering Information Databases */
1547
	do {
1548
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1549
		if (err)
1550
			return err;
1551 1552 1553 1554

		if (!vlan.valid)
			break;

1555 1556
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1557
		if (err)
1558
			return err;
1559
	} while (vlan.vid < chip->info->max_vid);
1560

1561 1562 1563 1564 1565
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1566
				   switchdev_obj_dump_cb_t *cb)
1567
{
V
Vivien Didelot 已提交
1568
	struct mv88e6xxx_chip *chip = ds->priv;
1569 1570 1571 1572
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1573
	mutex_unlock(&chip->reg_lock);
1574 1575 1576 1577

	return err;
}

1578 1579
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1580
{
1581
	struct dsa_switch *ds;
1582
	int port;
1583
	int dev;
1584
	int err;
1585

1586 1587 1588 1589
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1590
			if (err)
1591
				return err;
1592 1593 1594
		}
	}

1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1624
	mutex_unlock(&chip->reg_lock);
1625

1626
	return err;
1627 1628
}

1629 1630
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1631
{
V
Vivien Didelot 已提交
1632
	struct mv88e6xxx_chip *chip = ds->priv;
1633

1634
	mutex_lock(&chip->reg_lock);
1635 1636 1637
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1638
	mutex_unlock(&chip->reg_lock);
1639 1640
}

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1671 1672 1673 1674 1675 1676 1677 1678
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1692
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1693
{
1694
	int i, err;
1695

1696
	/* Set all ports to the Disabled state */
1697
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1698 1699
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
1700 1701
		if (err)
			return err;
1702 1703
	}

1704 1705 1706
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1707 1708
	usleep_range(2000, 4000);

1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1720
	mv88e6xxx_hardware_reset(chip);
1721

1722
	return mv88e6xxx_software_reset(chip);
1723 1724
}

1725 1726 1727
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
				   enum mv88e6xxx_frame_mode frame, u16 egress,
				   u16 etype)
1728 1729 1730
{
	int err;

1731 1732 1733 1734
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1735 1736 1737
	if (err)
		return err;

1738 1739 1740 1741 1742 1743 1744 1745
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1746 1747
}

1748
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1749
{
1750 1751 1752 1753
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
1754

1755 1756 1757 1758 1759 1760
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
1761

1762 1763 1764 1765 1766 1767
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
				       PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
}
1768

1769 1770 1771 1772
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1773

1774 1775
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1776

1777 1778 1779
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1780

1781 1782
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1783

1784
	return -EINVAL;
1785 1786
}

1787
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1788
{
1789
	bool message = dsa_is_dsa_port(chip->ds, port);
1790

1791
	return mv88e6xxx_port_set_message_port(chip, port, message);
1792
}
1793

1794
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1795
{
1796
	bool flood = port == dsa_upstream_port(chip->ds);
1797

1798 1799 1800 1801
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1802

1803
	return 0;
1804 1805
}

1806 1807 1808
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1809 1810
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1811

1812
	return 0;
1813 1814
}

1815
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1816
{
1817
	struct dsa_switch *ds = chip->ds;
1818
	int err;
1819
	u16 reg;
1820

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1850
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
1851 1852
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
1853 1854 1855
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
1856

1857
	err = mv88e6xxx_setup_port_mode(chip, port);
1858 1859
	if (err)
		return err;
1860

1861
	err = mv88e6xxx_setup_egress_floods(chip, port);
1862 1863 1864
	if (err)
		return err;

1865 1866 1867
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1868
	 */
1869 1870 1871 1872 1873
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1874

1875
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1876
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1877 1878 1879
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1880
	 */
1881 1882 1883
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1884

1885 1886 1887 1888
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1889 1890
		if (err)
			return err;
1891 1892
	}

1893 1894 1895 1896 1897
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

1898 1899 1900 1901 1902 1903
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

1904 1905 1906 1907 1908
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1909
	reg = 1 << port;
1910 1911
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1912
		reg = 0;
1913

1914 1915 1916
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
1917 1918

	/* Egress rate control 2: disable egress rate control. */
1919 1920 1921
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
1922

1923 1924
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
1925 1926
		if (err)
			return err;
1927
	}
1928

1929 1930 1931 1932 1933 1934
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1935 1936
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1937 1938
		if (err)
			return err;
1939
	}
1940

1941 1942
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1943 1944
		if (err)
			return err;
1945 1946
	}

1947 1948
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1949 1950
		if (err)
			return err;
1951 1952
	}

1953
	err = mv88e6xxx_setup_message_port(chip, port);
1954 1955
	if (err)
		return err;
1956

1957
	/* Port based VLAN map: give each port the same default address
1958 1959
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1960
	 */
1961
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1962 1963
	if (err)
		return err;
1964

1965
	err = mv88e6xxx_port_vlan_map(chip, port);
1966 1967
	if (err)
		return err;
1968 1969 1970 1971

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1972
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
1973 1974
}

1975 1976 1977 1978
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1979
	int err;
1980 1981

	mutex_lock(&chip->reg_lock);
1982
	err = mv88e6xxx_serdes_power(chip, port, true);
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1994 1995
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1996 1997 1998
	mutex_unlock(&chip->reg_lock);
}

1999
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2000 2001 2002
{
	int err;

2003
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2004 2005 2006
	if (err)
		return err;

2007
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2008 2009 2010
	if (err)
		return err;

2011 2012 2013 2014 2015
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2016 2017
}

2018 2019 2020
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2021
	struct mv88e6xxx_chip *chip = ds->priv;
2022 2023 2024
	int err;

	mutex_lock(&chip->reg_lock);
2025
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2026 2027 2028 2029 2030
	mutex_unlock(&chip->reg_lock);

	return err;
}

2031
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2032
{
2033
	struct dsa_switch *ds = chip->ds;
2034
	u32 upstream_port = dsa_upstream_port(ds);
2035
	int err;
2036

2037 2038 2039
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2040
	err = mv88e6xxx_ppu_enable(chip);
2041 2042 2043
	if (err)
		return err;

2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2055

2056
	/* Disable remote management, and set the switch's DSA device number. */
2057 2058 2059
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2060 2061 2062
	if (err)
		return err;

2063
	/* Configure the IP ToS mapping registers. */
2064
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2065
	if (err)
2066
		return err;
2067
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2068
	if (err)
2069
		return err;
2070
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2071
	if (err)
2072
		return err;
2073
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2074
	if (err)
2075
		return err;
2076
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2077
	if (err)
2078
		return err;
2079
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2080
	if (err)
2081
		return err;
2082
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2083
	if (err)
2084
		return err;
2085
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2086
	if (err)
2087
		return err;
2088 2089

	/* Configure the IEEE 802.1p priority mapping register. */
2090
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2091
	if (err)
2092
		return err;
2093

2094 2095 2096 2097 2098
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2099
	/* Clear the statistics counters for all ports */
2100 2101
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2102 2103 2104 2105
	if (err)
		return err;

	/* Wait for the flush to complete. */
2106
	err = mv88e6xxx_g1_stats_wait(chip);
2107 2108 2109 2110 2111 2112
	if (err)
		return err;

	return 0;
}

2113
static int mv88e6xxx_setup(struct dsa_switch *ds)
2114
{
V
Vivien Didelot 已提交
2115
	struct mv88e6xxx_chip *chip = ds->priv;
2116
	int err;
2117 2118
	int i;

2119
	chip->ds = ds;
2120
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2121

2122
	mutex_lock(&chip->reg_lock);
2123

2124
	/* Setup Switch Port Registers */
2125
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2126 2127 2128 2129 2130 2131 2132
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2133 2134 2135
	if (err)
		goto unlock;

2136 2137 2138
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2139 2140 2141
		if (err)
			goto unlock;
	}
2142

2143 2144 2145 2146
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2147 2148 2149 2150
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2151 2152 2153 2154
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2166
unlock:
2167
	mutex_unlock(&chip->reg_lock);
2168

2169
	return err;
2170 2171
}

2172 2173
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2174
	struct mv88e6xxx_chip *chip = ds->priv;
2175 2176
	int err;

2177 2178
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2179

2180 2181
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2182 2183 2184 2185 2186
	mutex_unlock(&chip->reg_lock);

	return err;
}

2187
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2188
{
2189 2190
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2191 2192
	u16 val;
	int err;
2193

2194 2195 2196
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2197
	mutex_lock(&chip->reg_lock);
2198
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2199
	mutex_unlock(&chip->reg_lock);
2200

2201 2202 2203 2204 2205 2206 2207 2208
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2209
	return err ? err : val;
2210 2211
}

2212
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2213
{
2214 2215
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2216
	int err;
2217

2218 2219 2220
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2221
	mutex_lock(&chip->reg_lock);
2222
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2223
	mutex_unlock(&chip->reg_lock);
2224 2225

	return err;
2226 2227
}

2228
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2229 2230
				   struct device_node *np,
				   bool external)
2231 2232
{
	static int index;
2233
	struct mv88e6xxx_mdio_bus *mdio_bus;
2234 2235 2236
	struct mii_bus *bus;
	int err;

2237
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2238 2239 2240
	if (!bus)
		return -ENOMEM;

2241
	mdio_bus = bus->priv;
2242
	mdio_bus->bus = bus;
2243
	mdio_bus->chip = chip;
2244 2245
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2246

2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2257
	bus->parent = chip->dev;
2258

2259 2260
	if (np)
		err = of_mdiobus_register(bus, np);
2261 2262 2263
	else
		err = mdiobus_register(bus);
	if (err) {
2264
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2265
		return err;
2266
	}
2267 2268 2269 2270 2271

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2272 2273

	return 0;
2274
}
2275

2276 2277 2278 2279 2280
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2281

2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2312 2313
}

2314
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2315 2316

{
2317 2318
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2319

2320 2321
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2322

2323 2324
		mdiobus_unregister(bus);
	}
2325 2326
}

2327 2328
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2329
	struct mv88e6xxx_chip *chip = ds->priv;
2330 2331 2332 2333 2334 2335 2336

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2337
	struct mv88e6xxx_chip *chip = ds->priv;
2338 2339
	int err;

2340 2341
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2342

2343 2344
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2358
	struct mv88e6xxx_chip *chip = ds->priv;
2359 2360
	int err;

2361 2362 2363
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2364 2365 2366 2367
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2368
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2369 2370 2371 2372 2373
	mutex_unlock(&chip->reg_lock);

	return err;
}

2374
static const struct mv88e6xxx_ops mv88e6085_ops = {
2375
	/* MV88E6XXX_FAMILY_6097 */
2376
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2377 2378
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2379
	.port_set_link = mv88e6xxx_port_set_link,
2380
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2381
	.port_set_speed = mv88e6185_port_set_speed,
2382
	.port_tag_remap = mv88e6095_port_tag_remap,
2383
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2384
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2385
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2386
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2387
	.port_pause_config = mv88e6097_port_pause_config,
2388
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2389
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2390
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2391 2392
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2393
	.stats_get_stats = mv88e6095_stats_get_stats,
2394 2395
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2396
	.watchdog_ops = &mv88e6097_watchdog_ops,
2397
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2398 2399
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2400
	.reset = mv88e6185_g1_reset,
2401
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2402
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2403 2404 2405
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2406
	/* MV88E6XXX_FAMILY_6095 */
2407
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2408 2409
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2410
	.port_set_link = mv88e6xxx_port_set_link,
2411
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2412
	.port_set_speed = mv88e6185_port_set_speed,
2413
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2414
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2415
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2416
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2417 2418
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2419
	.stats_get_stats = mv88e6095_stats_get_stats,
2420
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2421 2422
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2423
	.reset = mv88e6185_g1_reset,
2424
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2425
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2426 2427
};

2428
static const struct mv88e6xxx_ops mv88e6097_ops = {
2429
	/* MV88E6XXX_FAMILY_6097 */
2430 2431 2432 2433 2434 2435
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2436
	.port_tag_remap = mv88e6095_port_tag_remap,
2437
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2438
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2439
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2440
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2441
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2442
	.port_pause_config = mv88e6097_port_pause_config,
2443
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2444
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2445 2446 2447 2448
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2449 2450
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2451
	.watchdog_ops = &mv88e6097_watchdog_ops,
2452
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2453
	.reset = mv88e6352_g1_reset,
2454
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2455
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2456 2457
};

2458
static const struct mv88e6xxx_ops mv88e6123_ops = {
2459
	/* MV88E6XXX_FAMILY_6165 */
2460
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2461 2462
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2463
	.port_set_link = mv88e6xxx_port_set_link,
2464
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2465
	.port_set_speed = mv88e6185_port_set_speed,
2466
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2467
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2468
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2469
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2470
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2471 2472
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2473
	.stats_get_stats = mv88e6095_stats_get_stats,
2474 2475
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2476
	.watchdog_ops = &mv88e6097_watchdog_ops,
2477
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2478
	.reset = mv88e6352_g1_reset,
2479
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2480
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2481 2482 2483
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2484
	/* MV88E6XXX_FAMILY_6185 */
2485
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2486 2487
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2488
	.port_set_link = mv88e6xxx_port_set_link,
2489
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2490
	.port_set_speed = mv88e6185_port_set_speed,
2491
	.port_tag_remap = mv88e6095_port_tag_remap,
2492
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2493
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2494
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2495
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2496
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2497
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2498
	.port_pause_config = mv88e6097_port_pause_config,
2499
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2500 2501
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2502
	.stats_get_stats = mv88e6095_stats_get_stats,
2503 2504
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2505
	.watchdog_ops = &mv88e6097_watchdog_ops,
2506
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2507 2508
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2509
	.reset = mv88e6185_g1_reset,
2510
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2511
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2512 2513
};

2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2543
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2544
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2545 2546
};

2547
static const struct mv88e6xxx_ops mv88e6161_ops = {
2548
	/* MV88E6XXX_FAMILY_6165 */
2549
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2550 2551
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2552
	.port_set_link = mv88e6xxx_port_set_link,
2553
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2554
	.port_set_speed = mv88e6185_port_set_speed,
2555
	.port_tag_remap = mv88e6095_port_tag_remap,
2556
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2557
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2558
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2559
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2560
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2561
	.port_pause_config = mv88e6097_port_pause_config,
2562
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2563
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2564
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2565 2566
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2567
	.stats_get_stats = mv88e6095_stats_get_stats,
2568 2569
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2570
	.watchdog_ops = &mv88e6097_watchdog_ops,
2571
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2572
	.reset = mv88e6352_g1_reset,
2573
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2574
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2575 2576 2577
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2578
	/* MV88E6XXX_FAMILY_6165 */
2579
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2580 2581
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2582
	.port_set_link = mv88e6xxx_port_set_link,
2583
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2584
	.port_set_speed = mv88e6185_port_set_speed,
2585
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2586
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2587
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2588 2589
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2590
	.stats_get_stats = mv88e6095_stats_get_stats,
2591 2592
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2593
	.watchdog_ops = &mv88e6097_watchdog_ops,
2594
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2595
	.reset = mv88e6352_g1_reset,
2596
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2597
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2598 2599 2600
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2601
	/* MV88E6XXX_FAMILY_6351 */
2602
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2603 2604
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2605
	.port_set_link = mv88e6xxx_port_set_link,
2606
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2607
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2608
	.port_set_speed = mv88e6185_port_set_speed,
2609
	.port_tag_remap = mv88e6095_port_tag_remap,
2610
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2611
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2612
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2613
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2614
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2615
	.port_pause_config = mv88e6097_port_pause_config,
2616
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2617
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2618
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2619 2620
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2621
	.stats_get_stats = mv88e6095_stats_get_stats,
2622 2623
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2624
	.watchdog_ops = &mv88e6097_watchdog_ops,
2625
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2626
	.reset = mv88e6352_g1_reset,
2627
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2628
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2629 2630 2631
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2632
	/* MV88E6XXX_FAMILY_6352 */
2633 2634
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2635
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2636 2637
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2638
	.port_set_link = mv88e6xxx_port_set_link,
2639
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2640
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2641
	.port_set_speed = mv88e6352_port_set_speed,
2642
	.port_tag_remap = mv88e6095_port_tag_remap,
2643
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2644
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2645
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2646
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2647
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2648
	.port_pause_config = mv88e6097_port_pause_config,
2649
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2650
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2651
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2652 2653
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2654
	.stats_get_stats = mv88e6095_stats_get_stats,
2655 2656
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2657
	.watchdog_ops = &mv88e6097_watchdog_ops,
2658
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2659
	.reset = mv88e6352_g1_reset,
2660
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2661
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2662
	.serdes_power = mv88e6352_serdes_power,
2663 2664 2665
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2666
	/* MV88E6XXX_FAMILY_6351 */
2667
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2668 2669
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2670
	.port_set_link = mv88e6xxx_port_set_link,
2671
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2672
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2673
	.port_set_speed = mv88e6185_port_set_speed,
2674
	.port_tag_remap = mv88e6095_port_tag_remap,
2675
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2676
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2677
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2678
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2679
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2680
	.port_pause_config = mv88e6097_port_pause_config,
2681
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2682
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2683
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2684 2685
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2686
	.stats_get_stats = mv88e6095_stats_get_stats,
2687 2688
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2689
	.watchdog_ops = &mv88e6097_watchdog_ops,
2690
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2691
	.reset = mv88e6352_g1_reset,
2692
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2693
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2694 2695 2696
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2697
	/* MV88E6XXX_FAMILY_6352 */
2698 2699
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2700
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2701 2702
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2703
	.port_set_link = mv88e6xxx_port_set_link,
2704
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2705
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2706
	.port_set_speed = mv88e6352_port_set_speed,
2707
	.port_tag_remap = mv88e6095_port_tag_remap,
2708
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2709
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2710
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2711
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2712
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2713
	.port_pause_config = mv88e6097_port_pause_config,
2714
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2715
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2716
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2717 2718
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2719
	.stats_get_stats = mv88e6095_stats_get_stats,
2720 2721
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2722
	.watchdog_ops = &mv88e6097_watchdog_ops,
2723
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2724
	.reset = mv88e6352_g1_reset,
2725
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2726
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2727
	.serdes_power = mv88e6352_serdes_power,
2728 2729 2730
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2731
	/* MV88E6XXX_FAMILY_6185 */
2732
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2733 2734
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2735
	.port_set_link = mv88e6xxx_port_set_link,
2736
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2737
	.port_set_speed = mv88e6185_port_set_speed,
2738
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2739
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2740
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2741
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2742
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2743 2744
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2745
	.stats_get_stats = mv88e6095_stats_get_stats,
2746 2747
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2748
	.watchdog_ops = &mv88e6097_watchdog_ops,
2749
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2750 2751
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2752
	.reset = mv88e6185_g1_reset,
2753
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2754
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2755 2756
};

2757
static const struct mv88e6xxx_ops mv88e6190_ops = {
2758
	/* MV88E6XXX_FAMILY_6390 */
2759 2760
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2761 2762 2763 2764 2765 2766 2767
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2768
	.port_tag_remap = mv88e6390_port_tag_remap,
2769
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2770
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2771
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2772
	.port_pause_config = mv88e6390_port_pause_config,
2773
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2774
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2775
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2776
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2777 2778
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2779
	.stats_get_stats = mv88e6390_stats_get_stats,
2780 2781
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2782
	.watchdog_ops = &mv88e6390_watchdog_ops,
2783
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2784
	.reset = mv88e6352_g1_reset,
2785 2786
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2787
	.serdes_power = mv88e6390_serdes_power,
2788 2789 2790
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2791
	/* MV88E6XXX_FAMILY_6390 */
2792 2793
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2794 2795 2796 2797 2798 2799 2800
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2801
	.port_tag_remap = mv88e6390_port_tag_remap,
2802
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2803
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2804
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2805
	.port_pause_config = mv88e6390_port_pause_config,
2806
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2807
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2808
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2809
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2810 2811
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2812
	.stats_get_stats = mv88e6390_stats_get_stats,
2813 2814
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2815
	.watchdog_ops = &mv88e6390_watchdog_ops,
2816
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2817
	.reset = mv88e6352_g1_reset,
2818 2819
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2820
	.serdes_power = mv88e6390_serdes_power,
2821 2822 2823
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2824
	/* MV88E6XXX_FAMILY_6390 */
2825 2826
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2827 2828 2829 2830 2831 2832 2833
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2834
	.port_tag_remap = mv88e6390_port_tag_remap,
2835
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2836
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2837
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2838
	.port_pause_config = mv88e6390_port_pause_config,
2839
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2840
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2841
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2842
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2843 2844
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2845
	.stats_get_stats = mv88e6390_stats_get_stats,
2846 2847
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2848
	.watchdog_ops = &mv88e6390_watchdog_ops,
2849
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2850
	.reset = mv88e6352_g1_reset,
2851 2852
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2853
	.serdes_power = mv88e6390_serdes_power,
2854 2855
};

2856
static const struct mv88e6xxx_ops mv88e6240_ops = {
2857
	/* MV88E6XXX_FAMILY_6352 */
2858 2859
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2860
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2861 2862
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2863
	.port_set_link = mv88e6xxx_port_set_link,
2864
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2865
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2866
	.port_set_speed = mv88e6352_port_set_speed,
2867
	.port_tag_remap = mv88e6095_port_tag_remap,
2868
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2869
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2870
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2871
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2872
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2873
	.port_pause_config = mv88e6097_port_pause_config,
2874
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2875
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2876
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2877 2878
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2879
	.stats_get_stats = mv88e6095_stats_get_stats,
2880 2881
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2882
	.watchdog_ops = &mv88e6097_watchdog_ops,
2883
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2884
	.reset = mv88e6352_g1_reset,
2885
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2886
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2887
	.serdes_power = mv88e6352_serdes_power,
2888 2889
};

2890
static const struct mv88e6xxx_ops mv88e6290_ops = {
2891
	/* MV88E6XXX_FAMILY_6390 */
2892 2893
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2894 2895 2896 2897 2898 2899 2900
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2901
	.port_tag_remap = mv88e6390_port_tag_remap,
2902
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2903
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2904
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2905
	.port_pause_config = mv88e6390_port_pause_config,
2906
	.port_set_cmode = mv88e6390x_port_set_cmode,
2907
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2908
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2909
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2910
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2911 2912
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2913
	.stats_get_stats = mv88e6390_stats_get_stats,
2914 2915
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2916
	.watchdog_ops = &mv88e6390_watchdog_ops,
2917
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2918
	.reset = mv88e6352_g1_reset,
2919 2920
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2921
	.serdes_power = mv88e6390_serdes_power,
2922 2923
};

2924
static const struct mv88e6xxx_ops mv88e6320_ops = {
2925
	/* MV88E6XXX_FAMILY_6320 */
2926 2927
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2928
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2929 2930
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2931
	.port_set_link = mv88e6xxx_port_set_link,
2932
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2933
	.port_set_speed = mv88e6185_port_set_speed,
2934
	.port_tag_remap = mv88e6095_port_tag_remap,
2935
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2936
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2937
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2938
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2939
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2940
	.port_pause_config = mv88e6097_port_pause_config,
2941
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2942
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2943
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2944 2945
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2946
	.stats_get_stats = mv88e6320_stats_get_stats,
2947 2948
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2949
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2950
	.reset = mv88e6352_g1_reset,
2951
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2952
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2953 2954 2955
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2956
	/* MV88E6XXX_FAMILY_6321 */
2957 2958
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2959
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2960 2961
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2962
	.port_set_link = mv88e6xxx_port_set_link,
2963
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2964
	.port_set_speed = mv88e6185_port_set_speed,
2965
	.port_tag_remap = mv88e6095_port_tag_remap,
2966
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2967
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2968
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2969
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2970
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2971
	.port_pause_config = mv88e6097_port_pause_config,
2972
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2973
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2974
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2975 2976
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2977
	.stats_get_stats = mv88e6320_stats_get_stats,
2978 2979
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2980
	.reset = mv88e6352_g1_reset,
2981
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2982
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2983 2984
};

2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
3014
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3015
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3016 3017
};

3018
static const struct mv88e6xxx_ops mv88e6350_ops = {
3019
	/* MV88E6XXX_FAMILY_6351 */
3020
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3021 3022
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3023
	.port_set_link = mv88e6xxx_port_set_link,
3024
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3025
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3026
	.port_set_speed = mv88e6185_port_set_speed,
3027
	.port_tag_remap = mv88e6095_port_tag_remap,
3028
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3029
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3030
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3031
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3032
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3033
	.port_pause_config = mv88e6097_port_pause_config,
3034
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3035
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3036
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3037 3038
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3039
	.stats_get_stats = mv88e6095_stats_get_stats,
3040 3041
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3042
	.watchdog_ops = &mv88e6097_watchdog_ops,
3043
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3044
	.reset = mv88e6352_g1_reset,
3045
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3046
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3047 3048 3049
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3050
	/* MV88E6XXX_FAMILY_6351 */
3051
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3052 3053
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3054
	.port_set_link = mv88e6xxx_port_set_link,
3055
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3056
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3057
	.port_set_speed = mv88e6185_port_set_speed,
3058
	.port_tag_remap = mv88e6095_port_tag_remap,
3059
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3060
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3061
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3062
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3063
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3064
	.port_pause_config = mv88e6097_port_pause_config,
3065
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3066
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3067
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3068 3069
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3070
	.stats_get_stats = mv88e6095_stats_get_stats,
3071 3072
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3073
	.watchdog_ops = &mv88e6097_watchdog_ops,
3074
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3075
	.reset = mv88e6352_g1_reset,
3076
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3077
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3078 3079 3080
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3081
	/* MV88E6XXX_FAMILY_6352 */
3082 3083
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3084
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3085 3086
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3087
	.port_set_link = mv88e6xxx_port_set_link,
3088
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3089
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3090
	.port_set_speed = mv88e6352_port_set_speed,
3091
	.port_tag_remap = mv88e6095_port_tag_remap,
3092
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3093
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3094
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3095
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3096
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3097
	.port_pause_config = mv88e6097_port_pause_config,
3098
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3099
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3100
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3101 3102
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3103
	.stats_get_stats = mv88e6095_stats_get_stats,
3104 3105
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3106
	.watchdog_ops = &mv88e6097_watchdog_ops,
3107
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3108
	.reset = mv88e6352_g1_reset,
3109
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3110
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3111
	.serdes_power = mv88e6352_serdes_power,
3112 3113
};

3114
static const struct mv88e6xxx_ops mv88e6390_ops = {
3115
	/* MV88E6XXX_FAMILY_6390 */
3116 3117
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3118 3119 3120 3121 3122 3123 3124
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3125
	.port_tag_remap = mv88e6390_port_tag_remap,
3126
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3127
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3128
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3129
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3130
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3131
	.port_pause_config = mv88e6390_port_pause_config,
3132
	.port_set_cmode = mv88e6390x_port_set_cmode,
3133
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3134
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3135
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3136
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3137 3138
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3139
	.stats_get_stats = mv88e6390_stats_get_stats,
3140 3141
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3142
	.watchdog_ops = &mv88e6390_watchdog_ops,
3143
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3144
	.reset = mv88e6352_g1_reset,
3145 3146
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3147
	.serdes_power = mv88e6390_serdes_power,
3148 3149 3150
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3151
	/* MV88E6XXX_FAMILY_6390 */
3152 3153
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3154 3155 3156 3157 3158 3159 3160
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3161
	.port_tag_remap = mv88e6390_port_tag_remap,
3162
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3163
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3164
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3165
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3166
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3167
	.port_pause_config = mv88e6390_port_pause_config,
3168
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3169
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3170
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3171
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3172 3173
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3174
	.stats_get_stats = mv88e6390_stats_get_stats,
3175 3176
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3177
	.watchdog_ops = &mv88e6390_watchdog_ops,
3178
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3179
	.reset = mv88e6352_g1_reset,
3180 3181
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3182
	.serdes_power = mv88e6390_serdes_power,
3183 3184
};

3185 3186 3187 3188 3189 3190 3191
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3192
		.max_vid = 4095,
3193
		.port_base_addr = 0x10,
3194
		.global1_addr = 0x1b,
3195
		.age_time_coeff = 15000,
3196
		.g1_irqs = 8,
3197
		.atu_move_port_mask = 0xf,
3198
		.pvt = true,
3199
		.tag_protocol = DSA_TAG_PROTO_DSA,
3200
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3201
		.ops = &mv88e6085_ops,
3202 3203 3204 3205 3206 3207 3208 3209
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3210
		.max_vid = 4095,
3211
		.port_base_addr = 0x10,
3212
		.global1_addr = 0x1b,
3213
		.age_time_coeff = 15000,
3214
		.g1_irqs = 8,
3215
		.atu_move_port_mask = 0xf,
3216
		.tag_protocol = DSA_TAG_PROTO_DSA,
3217
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3218
		.ops = &mv88e6095_ops,
3219 3220
	},

3221 3222 3223 3224 3225 3226
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3227
		.max_vid = 4095,
3228 3229 3230
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3231
		.g1_irqs = 8,
3232
		.atu_move_port_mask = 0xf,
3233
		.pvt = true,
3234
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3235 3236 3237 3238
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3239 3240 3241 3242 3243 3244
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3245
		.max_vid = 4095,
3246
		.port_base_addr = 0x10,
3247
		.global1_addr = 0x1b,
3248
		.age_time_coeff = 15000,
3249
		.g1_irqs = 9,
3250
		.atu_move_port_mask = 0xf,
3251
		.pvt = true,
3252
		.tag_protocol = DSA_TAG_PROTO_DSA,
3253
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3254
		.ops = &mv88e6123_ops,
3255 3256 3257 3258 3259 3260 3261 3262
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3263
		.max_vid = 4095,
3264
		.port_base_addr = 0x10,
3265
		.global1_addr = 0x1b,
3266
		.age_time_coeff = 15000,
3267
		.g1_irqs = 9,
3268
		.atu_move_port_mask = 0xf,
3269
		.tag_protocol = DSA_TAG_PROTO_DSA,
3270
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3271
		.ops = &mv88e6131_ops,
3272 3273
	},

3274 3275 3276 3277 3278 3279
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3280
		.max_vid = 4095,
3281 3282 3283 3284
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3285
		.pvt = true,
3286 3287 3288 3289 3290
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3291 3292 3293 3294 3295 3296
	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3297
		.max_vid = 4095,
3298
		.port_base_addr = 0x10,
3299
		.global1_addr = 0x1b,
3300
		.age_time_coeff = 15000,
3301
		.g1_irqs = 9,
3302
		.atu_move_port_mask = 0xf,
3303
		.pvt = true,
3304
		.tag_protocol = DSA_TAG_PROTO_DSA,
3305
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3306
		.ops = &mv88e6161_ops,
3307 3308 3309 3310 3311 3312 3313 3314
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3315
		.max_vid = 4095,
3316
		.port_base_addr = 0x10,
3317
		.global1_addr = 0x1b,
3318
		.age_time_coeff = 15000,
3319
		.g1_irqs = 9,
3320
		.atu_move_port_mask = 0xf,
3321
		.pvt = true,
3322
		.tag_protocol = DSA_TAG_PROTO_DSA,
3323
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3324
		.ops = &mv88e6165_ops,
3325 3326 3327 3328 3329 3330 3331 3332
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3333
		.max_vid = 4095,
3334
		.port_base_addr = 0x10,
3335
		.global1_addr = 0x1b,
3336
		.age_time_coeff = 15000,
3337
		.g1_irqs = 9,
3338
		.atu_move_port_mask = 0xf,
3339
		.pvt = true,
3340
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3341
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3342
		.ops = &mv88e6171_ops,
3343 3344 3345 3346 3347 3348 3349 3350
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3351
		.max_vid = 4095,
3352
		.port_base_addr = 0x10,
3353
		.global1_addr = 0x1b,
3354
		.age_time_coeff = 15000,
3355
		.g1_irqs = 9,
3356
		.atu_move_port_mask = 0xf,
3357
		.pvt = true,
3358
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3359
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3360
		.ops = &mv88e6172_ops,
3361 3362 3363 3364 3365 3366 3367 3368
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3369
		.max_vid = 4095,
3370
		.port_base_addr = 0x10,
3371
		.global1_addr = 0x1b,
3372
		.age_time_coeff = 15000,
3373
		.g1_irqs = 9,
3374
		.atu_move_port_mask = 0xf,
3375
		.pvt = true,
3376
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3377
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3378
		.ops = &mv88e6175_ops,
3379 3380 3381 3382 3383 3384 3385 3386
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3387
		.max_vid = 4095,
3388
		.port_base_addr = 0x10,
3389
		.global1_addr = 0x1b,
3390
		.age_time_coeff = 15000,
3391
		.g1_irqs = 9,
3392
		.atu_move_port_mask = 0xf,
3393
		.pvt = true,
3394
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3395
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3396
		.ops = &mv88e6176_ops,
3397 3398 3399 3400 3401 3402 3403 3404
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3405
		.max_vid = 4095,
3406
		.port_base_addr = 0x10,
3407
		.global1_addr = 0x1b,
3408
		.age_time_coeff = 15000,
3409
		.g1_irqs = 8,
3410
		.atu_move_port_mask = 0xf,
3411
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3412
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3413
		.ops = &mv88e6185_ops,
3414 3415
	},

3416 3417 3418 3419 3420 3421
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3422
		.max_vid = 8191,
3423 3424
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3425
		.tag_protocol = DSA_TAG_PROTO_DSA,
3426
		.age_time_coeff = 3750,
3427
		.g1_irqs = 9,
3428
		.pvt = true,
3429
		.atu_move_port_mask = 0x1f,
3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3440
		.max_vid = 8191,
3441 3442
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3443
		.age_time_coeff = 3750,
3444
		.g1_irqs = 9,
3445
		.atu_move_port_mask = 0x1f,
3446
		.pvt = true,
3447
		.tag_protocol = DSA_TAG_PROTO_DSA,
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3458
		.max_vid = 8191,
3459 3460
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3461
		.age_time_coeff = 3750,
3462
		.g1_irqs = 9,
3463
		.atu_move_port_mask = 0x1f,
3464
		.pvt = true,
3465
		.tag_protocol = DSA_TAG_PROTO_DSA,
3466
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3467
		.ops = &mv88e6191_ops,
3468 3469
	},

3470 3471 3472 3473 3474 3475
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3476
		.max_vid = 4095,
3477
		.port_base_addr = 0x10,
3478
		.global1_addr = 0x1b,
3479
		.age_time_coeff = 15000,
3480
		.g1_irqs = 9,
3481
		.atu_move_port_mask = 0xf,
3482
		.pvt = true,
3483
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3484
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3485
		.ops = &mv88e6240_ops,
3486 3487
	},

3488 3489 3490 3491 3492 3493
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3494
		.max_vid = 8191,
3495 3496
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3497
		.age_time_coeff = 3750,
3498
		.g1_irqs = 9,
3499
		.atu_move_port_mask = 0x1f,
3500
		.pvt = true,
3501
		.tag_protocol = DSA_TAG_PROTO_DSA,
3502 3503 3504 3505
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3506 3507 3508 3509 3510 3511
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3512
		.max_vid = 4095,
3513
		.port_base_addr = 0x10,
3514
		.global1_addr = 0x1b,
3515
		.age_time_coeff = 15000,
3516
		.g1_irqs = 8,
3517
		.atu_move_port_mask = 0xf,
3518
		.pvt = true,
3519
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3520
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3521
		.ops = &mv88e6320_ops,
3522 3523 3524 3525 3526 3527 3528 3529
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3530
		.max_vid = 4095,
3531
		.port_base_addr = 0x10,
3532
		.global1_addr = 0x1b,
3533
		.age_time_coeff = 15000,
3534
		.g1_irqs = 8,
3535
		.atu_move_port_mask = 0xf,
3536
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3537
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3538
		.ops = &mv88e6321_ops,
3539 3540
	},

3541 3542 3543 3544 3545 3546
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3547
		.max_vid = 4095,
3548 3549 3550
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3551
		.atu_move_port_mask = 0x1f,
3552
		.pvt = true,
3553 3554 3555 3556 3557
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3558 3559 3560 3561 3562 3563
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3564
		.max_vid = 4095,
3565
		.port_base_addr = 0x10,
3566
		.global1_addr = 0x1b,
3567
		.age_time_coeff = 15000,
3568
		.g1_irqs = 9,
3569
		.atu_move_port_mask = 0xf,
3570
		.pvt = true,
3571
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3572
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3573
		.ops = &mv88e6350_ops,
3574 3575 3576 3577 3578 3579 3580 3581
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3582
		.max_vid = 4095,
3583
		.port_base_addr = 0x10,
3584
		.global1_addr = 0x1b,
3585
		.age_time_coeff = 15000,
3586
		.g1_irqs = 9,
3587
		.atu_move_port_mask = 0xf,
3588
		.pvt = true,
3589
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3590
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3591
		.ops = &mv88e6351_ops,
3592 3593 3594 3595 3596 3597 3598 3599
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3600
		.max_vid = 4095,
3601
		.port_base_addr = 0x10,
3602
		.global1_addr = 0x1b,
3603
		.age_time_coeff = 15000,
3604
		.g1_irqs = 9,
3605
		.atu_move_port_mask = 0xf,
3606
		.pvt = true,
3607
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3608
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3609
		.ops = &mv88e6352_ops,
3610
	},
3611 3612 3613 3614 3615 3616
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3617
		.max_vid = 8191,
3618 3619
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3620
		.age_time_coeff = 3750,
3621
		.g1_irqs = 9,
3622
		.atu_move_port_mask = 0x1f,
3623
		.pvt = true,
3624
		.tag_protocol = DSA_TAG_PROTO_DSA,
3625 3626 3627 3628 3629 3630 3631 3632 3633
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3634
		.max_vid = 8191,
3635 3636
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3637
		.age_time_coeff = 3750,
3638
		.g1_irqs = 9,
3639
		.atu_move_port_mask = 0x1f,
3640
		.pvt = true,
3641
		.tag_protocol = DSA_TAG_PROTO_DSA,
3642 3643 3644
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3645 3646
};

3647
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3648
{
3649
	int i;
3650

3651 3652 3653
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3654 3655 3656 3657

	return NULL;
}

3658
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3659 3660
{
	const struct mv88e6xxx_info *info;
3661 3662 3663
	unsigned int prod_num, rev;
	u16 id;
	int err;
3664

3665 3666 3667 3668 3669
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3670 3671 3672 3673 3674 3675 3676 3677

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3678
	/* Update the compatible info with the probed one */
3679
	chip->info = info;
3680

3681 3682 3683 3684
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3685 3686
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3687 3688 3689 3690

	return 0;
}

3691
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3692
{
3693
	struct mv88e6xxx_chip *chip;
3694

3695 3696
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3697 3698
		return NULL;

3699
	chip->dev = dev;
3700

3701
	mutex_init(&chip->reg_lock);
3702
	INIT_LIST_HEAD(&chip->mdios);
3703

3704
	return chip;
3705 3706
}

3707
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3708 3709
			      struct mii_bus *bus, int sw_addr)
{
3710
	if (sw_addr == 0)
3711
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3712
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3713
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3714 3715 3716
	else
		return -EINVAL;

3717 3718
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3719 3720 3721 3722

	return 0;
}

3723 3724
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3725
	struct mv88e6xxx_chip *chip = ds->priv;
3726

3727
	return chip->info->tag_protocol;
3728 3729
}

3730 3731 3732
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3733
{
3734
	struct mv88e6xxx_chip *chip;
3735
	struct mii_bus *bus;
3736
	int err;
3737

3738
	bus = dsa_host_dev_to_mii_bus(host_dev);
3739 3740 3741
	if (!bus)
		return NULL;

3742 3743
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3744 3745
		return NULL;

3746
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3747
	chip->info = &mv88e6xxx_table[MV88E6085];
3748

3749
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3750 3751 3752
	if (err)
		goto free;

3753
	err = mv88e6xxx_detect(chip);
3754
	if (err)
3755
		goto free;
3756

3757 3758 3759 3760 3761 3762
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3763 3764
	mv88e6xxx_phy_init(chip);

3765
	err = mv88e6xxx_mdios_register(chip, NULL);
3766
	if (err)
3767
		goto free;
3768

3769
	*priv = chip;
3770

3771
	return chip->info->name;
3772
free:
3773
	devm_kfree(dsa_dev, chip);
3774 3775

	return NULL;
3776 3777
}

3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3793
	struct mv88e6xxx_chip *chip = ds->priv;
3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3805
	struct mv88e6xxx_chip *chip = ds->priv;
3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3818
				   switchdev_obj_dump_cb_t *cb)
3819
{
V
Vivien Didelot 已提交
3820
	struct mv88e6xxx_chip *chip = ds->priv;
3821 3822 3823 3824 3825 3826 3827 3828 3829
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3830
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3831
	.probe			= mv88e6xxx_drv_probe,
3832
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3833 3834 3835 3836 3837 3838
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3839 3840
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3841 3842
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3843
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3844 3845 3846 3847
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3848
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3849 3850 3851
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3852
	.port_fast_age		= mv88e6xxx_port_fast_age,
3853 3854 3855 3856 3857 3858 3859 3860 3861
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3862 3863 3864 3865
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3866 3867
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3868 3869
};

3870 3871 3872 3873
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3874
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3875
{
3876
	struct device *dev = chip->dev;
3877 3878
	struct dsa_switch *ds;

3879
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3880 3881 3882
	if (!ds)
		return -ENOMEM;

3883
	ds->priv = chip;
3884
	ds->ops = &mv88e6xxx_switch_ops;
3885 3886
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3887 3888 3889

	dev_set_drvdata(dev, ds);

3890
	return dsa_register_switch(ds, dev);
3891 3892
}

3893
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3894
{
3895
	dsa_unregister_switch(chip->ds);
3896 3897
}

3898
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3899
{
3900
	struct device *dev = &mdiodev->dev;
3901
	struct device_node *np = dev->of_node;
3902
	const struct mv88e6xxx_info *compat_info;
3903
	struct mv88e6xxx_chip *chip;
3904
	u32 eeprom_len;
3905
	int err;
3906

3907 3908 3909 3910
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3911 3912
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3913 3914
		return -ENOMEM;

3915
	chip->info = compat_info;
3916

3917
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3918 3919
	if (err)
		return err;
3920

3921 3922 3923 3924
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3925
	err = mv88e6xxx_detect(chip);
3926 3927
	if (err)
		return err;
3928

3929 3930
	mv88e6xxx_phy_init(chip);

3931
	if (chip->info->ops->get_eeprom &&
3932
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3933
		chip->eeprom_len = eeprom_len;
3934

3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3966
	err = mv88e6xxx_mdios_register(chip, np);
3967
	if (err)
3968
		goto out_g2_irq;
3969

3970
	err = mv88e6xxx_register_switch(chip);
3971 3972
	if (err)
		goto out_mdio;
3973

3974
	return 0;
3975 3976

out_mdio:
3977
	mv88e6xxx_mdios_unregister(chip);
3978
out_g2_irq:
3979
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
3980 3981
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3982 3983
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3984
		mv88e6xxx_g1_irq_free(chip);
3985 3986
		mutex_unlock(&chip->reg_lock);
	}
3987 3988
out:
	return err;
3989
}
3990 3991 3992 3993

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3994
	struct mv88e6xxx_chip *chip = ds->priv;
3995

3996
	mv88e6xxx_phy_destroy(chip);
3997
	mv88e6xxx_unregister_switch(chip);
3998
	mv88e6xxx_mdios_unregister(chip);
3999

4000 4001 4002 4003 4004
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4005 4006 4007
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4008 4009 4010 4011
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4012 4013 4014 4015
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4032
	register_switch_driver(&mv88e6xxx_switch_drv);
4033 4034
	return mdio_driver_register(&mv88e6xxx_driver);
}
4035 4036 4037 4038
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4039
	mdio_driver_unregister(&mv88e6xxx_driver);
4040
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4041 4042
}
module_exit(mv88e6xxx_cleanup);
4043 4044 4045 4046

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");