chip.c 112.4 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340 341 342 343 344 345
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398 399 400 401 402 403 404 405 406 407
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727 728
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735 736 737 738 739 740 741 742 743 744 745
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
746 747 748 749 750 751 752 753 754
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

755 756
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
757
{
V
Vivien Didelot 已提交
758
	struct mv88e6xxx_chip *chip = ds->priv;
759 760
	int ret;

761
	mutex_lock(&chip->reg_lock);
762

763
	ret = mv88e6xxx_stats_snapshot(chip, port);
764
	if (ret < 0) {
765
		mutex_unlock(&chip->reg_lock);
766 767
		return;
	}
768 769

	mv88e6xxx_get_stats(chip, port, data);
770

771
	mutex_unlock(&chip->reg_lock);
772 773
}

774 775 776 777 778 779 780 781
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

782
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
783 784 785 786
{
	return 32 * sizeof(u16);
}

787 788
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
789
{
V
Vivien Didelot 已提交
790
	struct mv88e6xxx_chip *chip = ds->priv;
791 792
	int err;
	u16 reg;
793 794 795 796 797 798 799
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

800
	mutex_lock(&chip->reg_lock);
801

802 803
	for (i = 0; i < 32; i++) {

804 805 806
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
807
	}
808

809
	mutex_unlock(&chip->reg_lock);
810 811
}

812 813
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
814
{
V
Vivien Didelot 已提交
815
	struct mv88e6xxx_chip *chip = ds->priv;
816 817
	u16 reg;
	int err;
818

819
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
820 821
		return -EOPNOTSUPP;

822
	mutex_lock(&chip->reg_lock);
823

824 825
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
826
		goto out;
827 828 829 830

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

831
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
832
	if (err)
833
		goto out;
834

835
	e->eee_active = !!(reg & MV88E6352_PORT_STS_EEE);
836
out:
837
	mutex_unlock(&chip->reg_lock);
838 839

	return err;
840 841
}

842 843
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
844
{
V
Vivien Didelot 已提交
845
	struct mv88e6xxx_chip *chip = ds->priv;
846 847
	u16 reg;
	int err;
848

849
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
850 851
		return -EOPNOTSUPP;

852
	mutex_lock(&chip->reg_lock);
853

854 855
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
856 857
		goto out;

858
	reg &= ~0x0300;
859 860 861 862 863
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

864
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
865
out:
866
	mutex_unlock(&chip->reg_lock);
867

868
	return err;
869 870
}

871
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
872
{
873 874 875
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
876 877
	int i;

878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

904
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
905 906
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
907 908 909

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
910

911
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
912 913
}

914 915
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
916
{
V
Vivien Didelot 已提交
917
	struct mv88e6xxx_chip *chip = ds->priv;
918
	int err;
919

920
	mutex_lock(&chip->reg_lock);
921
	err = mv88e6xxx_port_set_state(chip, port, state);
922
	mutex_unlock(&chip->reg_lock);
923 924

	if (err)
925
		dev_err(ds->dev, "p%d: failed to update state\n", port);
926 927
}

928 929
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
930 931
	int err;

932 933 934 935
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

936 937 938 939
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

940 941 942
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

943 944 945 946 947 948 949 950 951
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
952
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
953 954 955 956

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

957 958
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
959 960 961
	int dev, port;
	int err;

962 963 964 965 966 967
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
968 969 970 971 972 973 974 975 976 977 978 979 980
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
981 982
}

983 984 985 986 987 988
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
989
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
990 991 992
	mutex_unlock(&chip->reg_lock);

	if (err)
993
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
994 995
}

996 997 998 999 1000 1001 1002 1003
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1004 1005 1006 1007 1008 1009 1010 1011 1012
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1013 1014 1015 1016 1017 1018 1019 1020 1021
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1022 1023
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1024
				    switchdev_obj_dump_cb_t *cb)
1025
{
V
Vivien Didelot 已提交
1026
	struct mv88e6xxx_chip *chip = ds->priv;
1027 1028 1029
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1030 1031 1032
	u16 pvid;
	int err;

1033
	if (!chip->info->max_vid)
1034 1035
		return -EOPNOTSUPP;

1036
	mutex_lock(&chip->reg_lock);
1037

1038
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1039 1040 1041 1042
	if (err)
		goto unlock;

	do {
1043
		err = mv88e6xxx_vtu_getnext(chip, &next);
1044 1045 1046 1047 1048 1049
		if (err)
			break;

		if (!next.valid)
			break;

1050 1051
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1052 1053 1054
			continue;

		/* reinit and dump this VLAN obj */
1055 1056
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1057 1058
		vlan->flags = 0;

1059 1060
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
1061 1062 1063 1064 1065 1066 1067 1068
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1069
	} while (next.vid < chip->info->max_vid);
1070 1071

unlock:
1072
	mutex_unlock(&chip->reg_lock);
1073 1074 1075 1076

	return err;
}

1077
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1078 1079
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1080 1081 1082
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1083
	int i, err;
1084 1085 1086

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1087
	/* Set every FID bit used by the (un)bridged ports */
1088
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1089
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1090 1091 1092 1093 1094 1095
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1096 1097
	/* Set every FID bit used by the VLAN entries */
	do {
1098
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1099 1100 1101 1102 1103 1104 1105
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1106
	} while (vlan.vid < chip->info->max_vid);
1107 1108 1109 1110 1111

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1112
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1113 1114 1115
		return -ENOSPC;

	/* Clear the database */
1116
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1117 1118
}

1119 1120
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1121 1122 1123 1124 1125 1126
{
	int err;

	if (!vid)
		return -EINVAL;

1127 1128
	entry->vid = vid - 1;
	entry->valid = false;
1129

1130
	err = mv88e6xxx_vtu_getnext(chip, entry);
1131 1132 1133
	if (err)
		return err;

1134 1135
	if (entry->vid == vid && entry->valid)
		return 0;
1136

1137 1138 1139 1140 1141 1142 1143 1144
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1145
		/* Exclude all ports */
1146
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1147
			entry->member[i] =
1148
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1149 1150

		return mv88e6xxx_atu_new(chip, &entry->fid);
1151 1152
	}

1153 1154
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1155 1156
}

1157 1158 1159
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1160
	struct mv88e6xxx_chip *chip = ds->priv;
1161 1162 1163
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1164 1165 1166 1167 1168
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1169
	mutex_lock(&chip->reg_lock);
1170 1171

	do {
1172
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1173 1174 1175 1176 1177 1178 1179 1180 1181
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1182
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1183 1184 1185
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1186 1187 1188
			if (!ds->ports[port].netdev)
				continue;

1189
			if (vlan.member[i] ==
1190
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1191 1192
				continue;

1193 1194
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1195 1196
				break; /* same bridge, check next VLAN */

1197
			if (!ds->ports[i].bridge_dev)
1198 1199
				continue;

1200 1201 1202
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1203 1204 1205 1206 1207 1208
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1209
	mutex_unlock(&chip->reg_lock);
1210 1211 1212 1213

	return err;
}

1214 1215
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1216
{
V
Vivien Didelot 已提交
1217
	struct mv88e6xxx_chip *chip = ds->priv;
1218 1219
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1220
	int err;
1221

1222
	if (!chip->info->max_vid)
1223 1224
		return -EOPNOTSUPP;

1225
	mutex_lock(&chip->reg_lock);
1226
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1227
	mutex_unlock(&chip->reg_lock);
1228

1229
	return err;
1230 1231
}

1232 1233 1234 1235
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1236
{
V
Vivien Didelot 已提交
1237
	struct mv88e6xxx_chip *chip = ds->priv;
1238 1239
	int err;

1240
	if (!chip->info->max_vid)
1241 1242
		return -EOPNOTSUPP;

1243 1244 1245 1246 1247 1248 1249 1250
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1251 1252 1253 1254 1255 1256
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1257
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1258
				    u16 vid, u8 member)
1259
{
1260
	struct mv88e6xxx_vtu_entry vlan;
1261 1262
	int err;

1263
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1264
	if (err)
1265
		return err;
1266

1267
	vlan.member[port] = member;
1268

1269
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1270 1271
}

1272 1273 1274
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1275
{
V
Vivien Didelot 已提交
1276
	struct mv88e6xxx_chip *chip = ds->priv;
1277 1278
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1279
	u8 member;
1280 1281
	u16 vid;

1282
	if (!chip->info->max_vid)
1283 1284
		return;

1285
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1286
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1287
	else if (untagged)
1288
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1289
	else
1290
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1291

1292
	mutex_lock(&chip->reg_lock);
1293

1294
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1295
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1296 1297
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1298

1299
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1300 1301
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1302

1303
	mutex_unlock(&chip->reg_lock);
1304 1305
}

1306
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1307
				    int port, u16 vid)
1308
{
1309
	struct mv88e6xxx_vtu_entry vlan;
1310 1311
	int i, err;

1312
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1313
	if (err)
1314
		return err;
1315

1316
	/* Tell switchdev if this VLAN is handled in software */
1317
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1318
		return -EOPNOTSUPP;
1319

1320
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1321 1322

	/* keep the VLAN unless all ports are excluded */
1323
	vlan.valid = false;
1324
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1325 1326
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1327
			vlan.valid = true;
1328 1329 1330 1331
			break;
		}
	}

1332
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1333 1334 1335
	if (err)
		return err;

1336
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1337 1338
}

1339 1340
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1341
{
V
Vivien Didelot 已提交
1342
	struct mv88e6xxx_chip *chip = ds->priv;
1343 1344 1345
	u16 pvid, vid;
	int err = 0;

1346
	if (!chip->info->max_vid)
1347 1348
		return -EOPNOTSUPP;

1349
	mutex_lock(&chip->reg_lock);
1350

1351
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1352 1353 1354
	if (err)
		goto unlock;

1355
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1356
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1357 1358 1359 1360
		if (err)
			goto unlock;

		if (vid == pvid) {
1361
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1362 1363 1364 1365 1366
			if (err)
				goto unlock;
		}
	}

1367
unlock:
1368
	mutex_unlock(&chip->reg_lock);
1369 1370 1371 1372

	return err;
}

1373 1374 1375
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1376
{
1377
	struct mv88e6xxx_vtu_entry vlan;
1378
	struct mv88e6xxx_atu_entry entry;
1379 1380
	int err;

1381 1382
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1383
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1384
	else
1385
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1386 1387
	if (err)
		return err;
1388

1389
	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1390 1391 1392 1393
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1394 1395 1396
	if (err)
		return err;

1397
	/* Initialize a fresh ATU entry if it isn't found */
1398
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1399 1400 1401 1402 1403
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1404
	/* Purge the ATU entry only if no port is using it anymore */
1405
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1406 1407
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1408
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1409
	} else {
1410
		entry.portvec |= BIT(port);
1411
		entry.state = state;
1412 1413
	}

1414
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1415 1416
}

1417 1418 1419
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1420 1421 1422 1423 1424 1425 1426
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1427 1428 1429
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1430
{
V
Vivien Didelot 已提交
1431
	struct mv88e6xxx_chip *chip = ds->priv;
1432

1433
	mutex_lock(&chip->reg_lock);
1434
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1435
					 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC))
1436 1437
		dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
			port);
1438
	mutex_unlock(&chip->reg_lock);
1439 1440
}

1441 1442
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1443
{
V
Vivien Didelot 已提交
1444
	struct mv88e6xxx_chip *chip = ds->priv;
1445
	int err;
1446

1447
	mutex_lock(&chip->reg_lock);
1448
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1449
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1450
	mutex_unlock(&chip->reg_lock);
1451

1452
	return err;
1453 1454
}

1455 1456 1457
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1458
				      switchdev_obj_dump_cb_t *cb)
1459
{
1460
	struct mv88e6xxx_atu_entry addr;
1461 1462
	int err;

1463
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1464
	eth_broadcast_addr(addr.mac);
1465 1466

	do {
1467
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1468
		if (err)
1469
			return err;
1470

1471
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1472 1473
			break;

1474
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1475 1476 1477 1478
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1479

1480 1481 1482 1483
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1484 1485
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1486
			if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1487 1488 1489
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1490 1491 1492 1493 1494 1495 1496 1497 1498
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1499 1500
		} else {
			return -EOPNOTSUPP;
1501
		}
1502 1503 1504 1505

		err = cb(obj);
		if (err)
			return err;
1506 1507 1508 1509 1510
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1511 1512
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1513
				  switchdev_obj_dump_cb_t *cb)
1514
{
1515
	struct mv88e6xxx_vtu_entry vlan = {
1516
		.vid = chip->info->max_vid,
1517
	};
1518
	u16 fid;
1519 1520
	int err;

1521
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1522
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1523
	if (err)
1524
		return err;
1525

1526
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1527
	if (err)
1528
		return err;
1529

1530
	/* Dump VLANs' Filtering Information Databases */
1531
	do {
1532
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1533
		if (err)
1534
			return err;
1535 1536 1537 1538

		if (!vlan.valid)
			break;

1539 1540
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1541
		if (err)
1542
			return err;
1543
	} while (vlan.vid < chip->info->max_vid);
1544

1545 1546 1547 1548 1549
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1550
				   switchdev_obj_dump_cb_t *cb)
1551
{
V
Vivien Didelot 已提交
1552
	struct mv88e6xxx_chip *chip = ds->priv;
1553 1554 1555 1556
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1557
	mutex_unlock(&chip->reg_lock);
1558 1559 1560 1561

	return err;
}

1562 1563
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1564
{
1565
	struct dsa_switch *ds;
1566
	int port;
1567
	int dev;
1568
	int err;
1569

1570 1571 1572 1573
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1574
			if (err)
1575
				return err;
1576 1577 1578
		}
	}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1608
	mutex_unlock(&chip->reg_lock);
1609

1610
	return err;
1611 1612
}

1613 1614
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1615
{
V
Vivien Didelot 已提交
1616
	struct mv88e6xxx_chip *chip = ds->priv;
1617

1618
	mutex_lock(&chip->reg_lock);
1619 1620 1621
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1622
	mutex_unlock(&chip->reg_lock);
1623 1624
}

1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1655 1656 1657 1658 1659 1660 1661 1662
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1676
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1677
{
1678
	int i, err;
1679

1680
	/* Set all ports to the Disabled state */
1681
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1682
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1683 1684
		if (err)
			return err;
1685 1686
	}

1687 1688 1689
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1690 1691
	usleep_range(2000, 4000);

1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1703
	mv88e6xxx_hardware_reset(chip);
1704

1705
	return mv88e6xxx_software_reset(chip);
1706 1707
}

1708
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1709 1710
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1711 1712 1713
{
	int err;

1714 1715 1716 1717
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1718 1719 1720
	if (err)
		return err;

1721 1722 1723 1724 1725 1726 1727 1728
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1729 1730
}

1731
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1732
{
1733
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1734
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1735
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1736
}
1737

1738 1739 1740
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1741
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1742
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1743
}
1744

1745 1746 1747 1748
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1749 1750
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1751
}
1752

1753 1754 1755 1756
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1757

1758 1759
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1760

1761 1762 1763
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1764

1765 1766
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1767

1768
	return -EINVAL;
1769 1770
}

1771
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1772
{
1773
	bool message = dsa_is_dsa_port(chip->ds, port);
1774

1775
	return mv88e6xxx_port_set_message_port(chip, port, message);
1776
}
1777

1778
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1779
{
1780
	bool flood = port == dsa_upstream_port(chip->ds);
1781

1782 1783 1784 1785
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1786

1787
	return 0;
1788 1789
}

1790 1791 1792
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1793 1794
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1795

1796
	return 0;
1797 1798
}

1799
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1800
{
1801
	struct dsa_switch *ds = chip->ds;
1802
	int err;
1803
	u16 reg;
1804

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1834 1835 1836 1837
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1838 1839
	if (err)
		return err;
1840

1841
	err = mv88e6xxx_setup_port_mode(chip, port);
1842 1843
	if (err)
		return err;
1844

1845
	err = mv88e6xxx_setup_egress_floods(chip, port);
1846 1847 1848
	if (err)
		return err;

1849 1850 1851
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1852
	 */
1853 1854 1855 1856 1857
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1858

1859
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1860
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1861 1862 1863
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1864
	 */
1865 1866 1867
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1868

1869 1870 1871 1872
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1873 1874
		if (err)
			return err;
1875 1876
	}

1877
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1878
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1879 1880 1881
	if (err)
		return err;

1882 1883
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1884 1885 1886 1887
		if (err)
			return err;
	}

1888 1889 1890 1891 1892
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1893
	reg = 1 << port;
1894 1895
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1896
		reg = 0;
1897

1898 1899
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1900 1901
	if (err)
		return err;
1902 1903

	/* Egress rate control 2: disable egress rate control. */
1904 1905
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1906 1907
	if (err)
		return err;
1908

1909 1910
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1911 1912
		if (err)
			return err;
1913
	}
1914

1915 1916 1917 1918 1919 1920
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1921 1922
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1923 1924
		if (err)
			return err;
1925
	}
1926

1927 1928
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1929 1930
		if (err)
			return err;
1931 1932
	}

1933 1934
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1935 1936
		if (err)
			return err;
1937 1938
	}

1939
	err = mv88e6xxx_setup_message_port(chip, port);
1940 1941
	if (err)
		return err;
1942

1943
	/* Port based VLAN map: give each port the same default address
1944 1945
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1946
	 */
1947
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1948 1949
	if (err)
		return err;
1950

1951
	err = mv88e6xxx_port_vlan_map(chip, port);
1952 1953
	if (err)
		return err;
1954 1955 1956 1957

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1958
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1959 1960
}

1961 1962 1963 1964
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1965
	int err;
1966 1967

	mutex_lock(&chip->reg_lock);
1968
	err = mv88e6xxx_serdes_power(chip, port, true);
1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1980 1981
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1982 1983 1984
	mutex_unlock(&chip->reg_lock);
}

1985 1986 1987
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
1988
	struct mv88e6xxx_chip *chip = ds->priv;
1989 1990 1991
	int err;

	mutex_lock(&chip->reg_lock);
1992
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
1993 1994 1995 1996 1997
	mutex_unlock(&chip->reg_lock);

	return err;
}

1998
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
1999
{
2000
	struct dsa_switch *ds = chip->ds;
2001
	u32 upstream_port = dsa_upstream_port(ds);
2002
	int err;
2003

2004 2005
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
2006 2007 2008 2009
		if (err)
			return err;
	}

2010 2011
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
2012 2013 2014
		if (err)
			return err;
	}
2015

2016
	/* Disable remote management, and set the switch's DSA device number. */
2017 2018 2019
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2020 2021 2022
	if (err)
		return err;

2023
	/* Configure the IP ToS mapping registers. */
2024
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2025
	if (err)
2026
		return err;
2027
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2028
	if (err)
2029
		return err;
2030
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2031
	if (err)
2032
		return err;
2033
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2034
	if (err)
2035
		return err;
2036
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2037
	if (err)
2038
		return err;
2039
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2040
	if (err)
2041
		return err;
2042
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2043
	if (err)
2044
		return err;
2045
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2046
	if (err)
2047
		return err;
2048 2049

	/* Configure the IEEE 802.1p priority mapping register. */
2050
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2051
	if (err)
2052
		return err;
2053

2054 2055 2056 2057 2058
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2059
	/* Clear the statistics counters for all ports */
2060 2061
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2062 2063 2064 2065
	if (err)
		return err;

	/* Wait for the flush to complete. */
2066
	err = mv88e6xxx_g1_stats_wait(chip);
2067 2068 2069 2070 2071 2072
	if (err)
		return err;

	return 0;
}

2073
static int mv88e6xxx_setup(struct dsa_switch *ds)
2074
{
V
Vivien Didelot 已提交
2075
	struct mv88e6xxx_chip *chip = ds->priv;
2076
	int err;
2077 2078
	int i;

2079
	chip->ds = ds;
2080
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2081

2082
	mutex_lock(&chip->reg_lock);
2083

2084
	/* Setup Switch Port Registers */
2085
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2086 2087 2088 2089 2090 2091 2092
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2093 2094 2095
	if (err)
		goto unlock;

2096 2097 2098
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2099 2100 2101
		if (err)
			goto unlock;
	}
2102

2103 2104 2105 2106
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2107 2108 2109 2110
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2111 2112 2113 2114
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2115 2116 2117 2118
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2130
unlock:
2131
	mutex_unlock(&chip->reg_lock);
2132

2133
	return err;
2134 2135
}

2136 2137
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2138
	struct mv88e6xxx_chip *chip = ds->priv;
2139 2140
	int err;

2141 2142
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2143

2144 2145
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2146 2147 2148 2149 2150
	mutex_unlock(&chip->reg_lock);

	return err;
}

2151
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2152
{
2153 2154
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2155 2156
	u16 val;
	int err;
2157

2158 2159 2160
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2161
	mutex_lock(&chip->reg_lock);
2162
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2163
	mutex_unlock(&chip->reg_lock);
2164

2165 2166 2167 2168 2169
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2170
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2171 2172
	}

2173
	return err ? err : val;
2174 2175
}

2176
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2177
{
2178 2179
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2180
	int err;
2181

2182 2183 2184
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2185
	mutex_lock(&chip->reg_lock);
2186
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2187
	mutex_unlock(&chip->reg_lock);
2188 2189

	return err;
2190 2191
}

2192
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2193 2194
				   struct device_node *np,
				   bool external)
2195 2196
{
	static int index;
2197
	struct mv88e6xxx_mdio_bus *mdio_bus;
2198 2199 2200
	struct mii_bus *bus;
	int err;

2201
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2202 2203 2204
	if (!bus)
		return -ENOMEM;

2205
	mdio_bus = bus->priv;
2206
	mdio_bus->bus = bus;
2207
	mdio_bus->chip = chip;
2208 2209
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2210

2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2221
	bus->parent = chip->dev;
2222

2223 2224
	if (np)
		err = of_mdiobus_register(bus, np);
2225 2226 2227
	else
		err = mdiobus_register(bus);
	if (err) {
2228
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2229
		return err;
2230
	}
2231 2232 2233 2234 2235

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2236 2237

	return 0;
2238
}
2239

2240 2241 2242 2243 2244
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2245

2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2276 2277
}

2278
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2279 2280

{
2281 2282
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2283

2284 2285
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2286

2287 2288
		mdiobus_unregister(bus);
	}
2289 2290
}

2291 2292
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2293
	struct mv88e6xxx_chip *chip = ds->priv;
2294 2295 2296 2297 2298 2299 2300

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2301
	struct mv88e6xxx_chip *chip = ds->priv;
2302 2303
	int err;

2304 2305
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2306

2307 2308
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2322
	struct mv88e6xxx_chip *chip = ds->priv;
2323 2324
	int err;

2325 2326 2327
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2328 2329 2330 2331
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2332
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2333 2334 2335 2336 2337
	mutex_unlock(&chip->reg_lock);

	return err;
}

2338
static const struct mv88e6xxx_ops mv88e6085_ops = {
2339
	/* MV88E6XXX_FAMILY_6097 */
2340
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2341 2342
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2343
	.port_set_link = mv88e6xxx_port_set_link,
2344
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2345
	.port_set_speed = mv88e6185_port_set_speed,
2346
	.port_tag_remap = mv88e6095_port_tag_remap,
2347
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2348
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2349
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2350
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2351
	.port_pause_limit = mv88e6097_port_pause_limit,
2352
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2353
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2354
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2355 2356
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2357
	.stats_get_stats = mv88e6095_stats_get_stats,
2358 2359
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2360
	.watchdog_ops = &mv88e6097_watchdog_ops,
2361
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2362 2363
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2364
	.reset = mv88e6185_g1_reset,
2365
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2366
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2367 2368 2369
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2370
	/* MV88E6XXX_FAMILY_6095 */
2371
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2372 2373
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2374
	.port_set_link = mv88e6xxx_port_set_link,
2375
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2376
	.port_set_speed = mv88e6185_port_set_speed,
2377
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2378
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2379
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2380
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2381 2382
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2383
	.stats_get_stats = mv88e6095_stats_get_stats,
2384
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2385 2386
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2387
	.reset = mv88e6185_g1_reset,
2388
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2389
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2390 2391
};

2392
static const struct mv88e6xxx_ops mv88e6097_ops = {
2393
	/* MV88E6XXX_FAMILY_6097 */
2394 2395 2396 2397 2398 2399
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2400
	.port_tag_remap = mv88e6095_port_tag_remap,
2401
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2402
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2403
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2404
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2405
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2406
	.port_pause_limit = mv88e6097_port_pause_limit,
2407
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2408
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2409 2410 2411 2412
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2413 2414
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2415
	.watchdog_ops = &mv88e6097_watchdog_ops,
2416
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2417
	.reset = mv88e6352_g1_reset,
2418
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2419
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2420 2421
};

2422
static const struct mv88e6xxx_ops mv88e6123_ops = {
2423
	/* MV88E6XXX_FAMILY_6165 */
2424
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2425 2426
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2427
	.port_set_link = mv88e6xxx_port_set_link,
2428
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2429
	.port_set_speed = mv88e6185_port_set_speed,
2430
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2431
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2432
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2433
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2434
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2435 2436
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2437
	.stats_get_stats = mv88e6095_stats_get_stats,
2438 2439
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2440
	.watchdog_ops = &mv88e6097_watchdog_ops,
2441
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2442
	.reset = mv88e6352_g1_reset,
2443
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2444
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2445 2446 2447
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2448
	/* MV88E6XXX_FAMILY_6185 */
2449
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2450 2451
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2452
	.port_set_link = mv88e6xxx_port_set_link,
2453
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2454
	.port_set_speed = mv88e6185_port_set_speed,
2455
	.port_tag_remap = mv88e6095_port_tag_remap,
2456
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2457
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2458
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2459
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2460
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2461
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2462
	.port_pause_limit = mv88e6097_port_pause_limit,
2463
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2464 2465
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2466
	.stats_get_stats = mv88e6095_stats_get_stats,
2467 2468
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2469
	.watchdog_ops = &mv88e6097_watchdog_ops,
2470
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2471 2472
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2473
	.reset = mv88e6185_g1_reset,
2474
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2475
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2476 2477
};

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2493
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2494
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2495
	.port_pause_limit = mv88e6097_port_pause_limit,
2496 2497 2498 2499 2500 2501
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2502 2503
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2504 2505 2506
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2507
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2508
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2509 2510
};

2511
static const struct mv88e6xxx_ops mv88e6161_ops = {
2512
	/* MV88E6XXX_FAMILY_6165 */
2513
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2514 2515
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2516
	.port_set_link = mv88e6xxx_port_set_link,
2517
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2518
	.port_set_speed = mv88e6185_port_set_speed,
2519
	.port_tag_remap = mv88e6095_port_tag_remap,
2520
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2521
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2522
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2523
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2524
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2525
	.port_pause_limit = mv88e6097_port_pause_limit,
2526
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2527
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2528
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2529 2530
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2531
	.stats_get_stats = mv88e6095_stats_get_stats,
2532 2533
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2534
	.watchdog_ops = &mv88e6097_watchdog_ops,
2535
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2536
	.reset = mv88e6352_g1_reset,
2537
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2538
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2539 2540 2541
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2542
	/* MV88E6XXX_FAMILY_6165 */
2543
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2544 2545
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2546
	.port_set_link = mv88e6xxx_port_set_link,
2547
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2548
	.port_set_speed = mv88e6185_port_set_speed,
2549
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2550
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2551
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2552 2553
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2554
	.stats_get_stats = mv88e6095_stats_get_stats,
2555 2556
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2557
	.watchdog_ops = &mv88e6097_watchdog_ops,
2558
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2559
	.reset = mv88e6352_g1_reset,
2560
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2561
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2562 2563 2564
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2565
	/* MV88E6XXX_FAMILY_6351 */
2566
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2567 2568
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2569
	.port_set_link = mv88e6xxx_port_set_link,
2570
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2571
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2572
	.port_set_speed = mv88e6185_port_set_speed,
2573
	.port_tag_remap = mv88e6095_port_tag_remap,
2574
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2575
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2576
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2577
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2578
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2579
	.port_pause_limit = mv88e6097_port_pause_limit,
2580
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2581
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2582
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2583 2584
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2585
	.stats_get_stats = mv88e6095_stats_get_stats,
2586 2587
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2588
	.watchdog_ops = &mv88e6097_watchdog_ops,
2589
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2590
	.reset = mv88e6352_g1_reset,
2591
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2592
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2593 2594 2595
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2596
	/* MV88E6XXX_FAMILY_6352 */
2597 2598
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2599
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2600 2601
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2602
	.port_set_link = mv88e6xxx_port_set_link,
2603
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2604
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2605
	.port_set_speed = mv88e6352_port_set_speed,
2606
	.port_tag_remap = mv88e6095_port_tag_remap,
2607
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2608
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2609
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2610
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2611
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2612
	.port_pause_limit = mv88e6097_port_pause_limit,
2613
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2614
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2615
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2616 2617
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2618
	.stats_get_stats = mv88e6095_stats_get_stats,
2619 2620
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2621
	.watchdog_ops = &mv88e6097_watchdog_ops,
2622
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2623
	.reset = mv88e6352_g1_reset,
2624
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2625
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2626
	.serdes_power = mv88e6352_serdes_power,
2627 2628 2629
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2630
	/* MV88E6XXX_FAMILY_6351 */
2631
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2632 2633
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2634
	.port_set_link = mv88e6xxx_port_set_link,
2635
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2636
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2637
	.port_set_speed = mv88e6185_port_set_speed,
2638
	.port_tag_remap = mv88e6095_port_tag_remap,
2639
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2640
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2641
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2642
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2643
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2644
	.port_pause_limit = mv88e6097_port_pause_limit,
2645
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2646
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2647
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2648 2649
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2650
	.stats_get_stats = mv88e6095_stats_get_stats,
2651 2652
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2653
	.watchdog_ops = &mv88e6097_watchdog_ops,
2654
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2655
	.reset = mv88e6352_g1_reset,
2656
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2657
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2658 2659 2660
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2661
	/* MV88E6XXX_FAMILY_6352 */
2662 2663
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2664
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2665 2666
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2667
	.port_set_link = mv88e6xxx_port_set_link,
2668
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2669
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2670
	.port_set_speed = mv88e6352_port_set_speed,
2671
	.port_tag_remap = mv88e6095_port_tag_remap,
2672
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2673
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2674
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2675
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2676
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2677
	.port_pause_limit = mv88e6097_port_pause_limit,
2678
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2679
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2680
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2681 2682
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2683
	.stats_get_stats = mv88e6095_stats_get_stats,
2684 2685
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2686
	.watchdog_ops = &mv88e6097_watchdog_ops,
2687
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2688
	.reset = mv88e6352_g1_reset,
2689
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2690
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2691
	.serdes_power = mv88e6352_serdes_power,
2692 2693 2694
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2695
	/* MV88E6XXX_FAMILY_6185 */
2696
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2697 2698
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2699
	.port_set_link = mv88e6xxx_port_set_link,
2700
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2701
	.port_set_speed = mv88e6185_port_set_speed,
2702
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2703
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2704
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2705
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2706
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2707 2708
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2709
	.stats_get_stats = mv88e6095_stats_get_stats,
2710 2711
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2712
	.watchdog_ops = &mv88e6097_watchdog_ops,
2713
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2714 2715
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2716
	.reset = mv88e6185_g1_reset,
2717
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2718
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2719 2720
};

2721
static const struct mv88e6xxx_ops mv88e6190_ops = {
2722
	/* MV88E6XXX_FAMILY_6390 */
2723 2724
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2725 2726 2727 2728 2729 2730 2731
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2732
	.port_tag_remap = mv88e6390_port_tag_remap,
2733
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2734
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2735
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2736
	.port_pause_limit = mv88e6390_port_pause_limit,
2737
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2738
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2739
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2740
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2741 2742
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2743
	.stats_get_stats = mv88e6390_stats_get_stats,
2744 2745
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2746
	.watchdog_ops = &mv88e6390_watchdog_ops,
2747
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2748
	.reset = mv88e6352_g1_reset,
2749 2750
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2751
	.serdes_power = mv88e6390_serdes_power,
2752 2753 2754
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2755
	/* MV88E6XXX_FAMILY_6390 */
2756 2757
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2758 2759 2760 2761 2762 2763 2764
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2765
	.port_tag_remap = mv88e6390_port_tag_remap,
2766
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2767
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2768
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2769
	.port_pause_limit = mv88e6390_port_pause_limit,
2770
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2771
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2772
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2773
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2774 2775
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2776
	.stats_get_stats = mv88e6390_stats_get_stats,
2777 2778
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2779
	.watchdog_ops = &mv88e6390_watchdog_ops,
2780
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2781
	.reset = mv88e6352_g1_reset,
2782 2783
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2784
	.serdes_power = mv88e6390_serdes_power,
2785 2786 2787
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2788
	/* MV88E6XXX_FAMILY_6390 */
2789 2790
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2791 2792 2793 2794 2795 2796 2797
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2798
	.port_tag_remap = mv88e6390_port_tag_remap,
2799
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2800
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2801
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2802
	.port_pause_limit = mv88e6390_port_pause_limit,
2803
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2804
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2805
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2806
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2807 2808
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2809
	.stats_get_stats = mv88e6390_stats_get_stats,
2810 2811
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2812
	.watchdog_ops = &mv88e6390_watchdog_ops,
2813
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2814
	.reset = mv88e6352_g1_reset,
2815 2816
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2817
	.serdes_power = mv88e6390_serdes_power,
2818 2819
};

2820
static const struct mv88e6xxx_ops mv88e6240_ops = {
2821
	/* MV88E6XXX_FAMILY_6352 */
2822 2823
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2824
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2825 2826
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2827
	.port_set_link = mv88e6xxx_port_set_link,
2828
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2829
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2830
	.port_set_speed = mv88e6352_port_set_speed,
2831
	.port_tag_remap = mv88e6095_port_tag_remap,
2832
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2833
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2834
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2835
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2836
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2837
	.port_pause_limit = mv88e6097_port_pause_limit,
2838
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2839
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2840
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2841 2842
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2843
	.stats_get_stats = mv88e6095_stats_get_stats,
2844 2845
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2846
	.watchdog_ops = &mv88e6097_watchdog_ops,
2847
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2848
	.reset = mv88e6352_g1_reset,
2849
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2850
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2851
	.serdes_power = mv88e6352_serdes_power,
2852 2853
};

2854
static const struct mv88e6xxx_ops mv88e6290_ops = {
2855
	/* MV88E6XXX_FAMILY_6390 */
2856 2857
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2858 2859 2860 2861 2862 2863 2864
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2865
	.port_tag_remap = mv88e6390_port_tag_remap,
2866
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2867
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2868
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2869
	.port_pause_limit = mv88e6390_port_pause_limit,
2870
	.port_set_cmode = mv88e6390x_port_set_cmode,
2871
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2872
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2873
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2874
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2875 2876
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2877
	.stats_get_stats = mv88e6390_stats_get_stats,
2878 2879
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2880
	.watchdog_ops = &mv88e6390_watchdog_ops,
2881
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2882
	.reset = mv88e6352_g1_reset,
2883 2884
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2885
	.serdes_power = mv88e6390_serdes_power,
2886 2887
};

2888
static const struct mv88e6xxx_ops mv88e6320_ops = {
2889
	/* MV88E6XXX_FAMILY_6320 */
2890 2891
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2892
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2893 2894
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2895
	.port_set_link = mv88e6xxx_port_set_link,
2896
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2897
	.port_set_speed = mv88e6185_port_set_speed,
2898
	.port_tag_remap = mv88e6095_port_tag_remap,
2899
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2900
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2901
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2902
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2903
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2904
	.port_pause_limit = mv88e6097_port_pause_limit,
2905
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2906
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2907
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2908 2909
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2910
	.stats_get_stats = mv88e6320_stats_get_stats,
2911 2912
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2913
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2914
	.reset = mv88e6352_g1_reset,
2915
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2916
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2917 2918 2919
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2920
	/* MV88E6XXX_FAMILY_6321 */
2921 2922
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2923
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2924 2925
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2926
	.port_set_link = mv88e6xxx_port_set_link,
2927
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2928
	.port_set_speed = mv88e6185_port_set_speed,
2929
	.port_tag_remap = mv88e6095_port_tag_remap,
2930
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2931
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2932
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2933
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2934
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2935
	.port_pause_limit = mv88e6097_port_pause_limit,
2936
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2937
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2938
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2939 2940
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2941
	.stats_get_stats = mv88e6320_stats_get_stats,
2942 2943
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2944
	.reset = mv88e6352_g1_reset,
2945
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2946
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2947 2948
};

2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2964
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2965
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2966
	.port_pause_limit = mv88e6097_port_pause_limit,
2967 2968 2969 2970 2971 2972
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2973 2974
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2975 2976 2977
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2978
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2979
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2980 2981
};

2982
static const struct mv88e6xxx_ops mv88e6350_ops = {
2983
	/* MV88E6XXX_FAMILY_6351 */
2984
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2985 2986
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2987
	.port_set_link = mv88e6xxx_port_set_link,
2988
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2989
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2990
	.port_set_speed = mv88e6185_port_set_speed,
2991
	.port_tag_remap = mv88e6095_port_tag_remap,
2992
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2993
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2994
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2995
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2996
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2997
	.port_pause_limit = mv88e6097_port_pause_limit,
2998
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2999
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3000
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3001 3002
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3003
	.stats_get_stats = mv88e6095_stats_get_stats,
3004 3005
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3006
	.watchdog_ops = &mv88e6097_watchdog_ops,
3007
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3008
	.reset = mv88e6352_g1_reset,
3009
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3010
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3011 3012 3013
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3014
	/* MV88E6XXX_FAMILY_6351 */
3015
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3016 3017
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3018
	.port_set_link = mv88e6xxx_port_set_link,
3019
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3020
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3021
	.port_set_speed = mv88e6185_port_set_speed,
3022
	.port_tag_remap = mv88e6095_port_tag_remap,
3023
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3024
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3025
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3026
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3027
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3028
	.port_pause_limit = mv88e6097_port_pause_limit,
3029
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3030
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3031
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3032 3033
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3034
	.stats_get_stats = mv88e6095_stats_get_stats,
3035 3036
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3037
	.watchdog_ops = &mv88e6097_watchdog_ops,
3038
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3039
	.reset = mv88e6352_g1_reset,
3040
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3041
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3042 3043 3044
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3045
	/* MV88E6XXX_FAMILY_6352 */
3046 3047
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3048
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3049 3050
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3051
	.port_set_link = mv88e6xxx_port_set_link,
3052
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3053
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3054
	.port_set_speed = mv88e6352_port_set_speed,
3055
	.port_tag_remap = mv88e6095_port_tag_remap,
3056
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3057
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3058
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3059
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3060
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3061
	.port_pause_limit = mv88e6097_port_pause_limit,
3062
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3063
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3064
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3065 3066
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3067
	.stats_get_stats = mv88e6095_stats_get_stats,
3068 3069
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3070
	.watchdog_ops = &mv88e6097_watchdog_ops,
3071
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3072
	.reset = mv88e6352_g1_reset,
3073
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3074
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3075
	.serdes_power = mv88e6352_serdes_power,
3076 3077
};

3078
static const struct mv88e6xxx_ops mv88e6390_ops = {
3079
	/* MV88E6XXX_FAMILY_6390 */
3080 3081
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3082 3083 3084 3085 3086 3087 3088
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3089
	.port_tag_remap = mv88e6390_port_tag_remap,
3090
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3091
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3092
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3093
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3094
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3095
	.port_pause_limit = mv88e6390_port_pause_limit,
3096
	.port_set_cmode = mv88e6390x_port_set_cmode,
3097
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3098
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3099
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3100
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3101 3102
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3103
	.stats_get_stats = mv88e6390_stats_get_stats,
3104 3105
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3106
	.watchdog_ops = &mv88e6390_watchdog_ops,
3107
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3108
	.reset = mv88e6352_g1_reset,
3109 3110
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3111
	.serdes_power = mv88e6390_serdes_power,
3112 3113 3114
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3115
	/* MV88E6XXX_FAMILY_6390 */
3116 3117
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3118 3119 3120 3121 3122 3123 3124
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3125
	.port_tag_remap = mv88e6390_port_tag_remap,
3126
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3127
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3128
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3129
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3130
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3131
	.port_pause_limit = mv88e6390_port_pause_limit,
3132
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3133
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3134
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3135
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3136 3137
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3138
	.stats_get_stats = mv88e6390_stats_get_stats,
3139 3140
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3141
	.watchdog_ops = &mv88e6390_watchdog_ops,
3142
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3143
	.reset = mv88e6352_g1_reset,
3144 3145
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3146
	.serdes_power = mv88e6390_serdes_power,
3147 3148
};

3149 3150
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3151
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3152 3153 3154 3155
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3156
		.max_vid = 4095,
3157
		.port_base_addr = 0x10,
3158
		.global1_addr = 0x1b,
3159
		.age_time_coeff = 15000,
3160
		.g1_irqs = 8,
3161
		.atu_move_port_mask = 0xf,
3162
		.pvt = true,
3163
		.tag_protocol = DSA_TAG_PROTO_DSA,
3164
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3165
		.ops = &mv88e6085_ops,
3166 3167 3168
	},

	[MV88E6095] = {
3169
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3170 3171 3172 3173
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3174
		.max_vid = 4095,
3175
		.port_base_addr = 0x10,
3176
		.global1_addr = 0x1b,
3177
		.age_time_coeff = 15000,
3178
		.g1_irqs = 8,
3179
		.atu_move_port_mask = 0xf,
3180
		.tag_protocol = DSA_TAG_PROTO_DSA,
3181
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3182
		.ops = &mv88e6095_ops,
3183 3184
	},

3185
	[MV88E6097] = {
3186
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3187 3188 3189 3190
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3191
		.max_vid = 4095,
3192 3193 3194
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3195
		.g1_irqs = 8,
3196
		.atu_move_port_mask = 0xf,
3197
		.pvt = true,
3198
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3199 3200 3201 3202
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3203
	[MV88E6123] = {
3204
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3205 3206 3207 3208
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3209
		.max_vid = 4095,
3210
		.port_base_addr = 0x10,
3211
		.global1_addr = 0x1b,
3212
		.age_time_coeff = 15000,
3213
		.g1_irqs = 9,
3214
		.atu_move_port_mask = 0xf,
3215
		.pvt = true,
3216
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3217
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3218
		.ops = &mv88e6123_ops,
3219 3220 3221
	},

	[MV88E6131] = {
3222
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3223 3224 3225 3226
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3227
		.max_vid = 4095,
3228
		.port_base_addr = 0x10,
3229
		.global1_addr = 0x1b,
3230
		.age_time_coeff = 15000,
3231
		.g1_irqs = 9,
3232
		.atu_move_port_mask = 0xf,
3233
		.tag_protocol = DSA_TAG_PROTO_DSA,
3234
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3235
		.ops = &mv88e6131_ops,
3236 3237
	},

3238
	[MV88E6141] = {
3239
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3240 3241 3242 3243
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3244
		.max_vid = 4095,
3245 3246 3247 3248
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3249
		.pvt = true,
3250 3251 3252 3253 3254
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3255
	[MV88E6161] = {
3256
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3257 3258 3259 3260
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3261
		.max_vid = 4095,
3262
		.port_base_addr = 0x10,
3263
		.global1_addr = 0x1b,
3264
		.age_time_coeff = 15000,
3265
		.g1_irqs = 9,
3266
		.atu_move_port_mask = 0xf,
3267
		.pvt = true,
3268
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3269
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3270
		.ops = &mv88e6161_ops,
3271 3272 3273
	},

	[MV88E6165] = {
3274
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3275 3276 3277 3278
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3279
		.max_vid = 4095,
3280
		.port_base_addr = 0x10,
3281
		.global1_addr = 0x1b,
3282
		.age_time_coeff = 15000,
3283
		.g1_irqs = 9,
3284
		.atu_move_port_mask = 0xf,
3285
		.pvt = true,
3286
		.tag_protocol = DSA_TAG_PROTO_DSA,
3287
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3288
		.ops = &mv88e6165_ops,
3289 3290 3291
	},

	[MV88E6171] = {
3292
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3293 3294 3295 3296
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3297
		.max_vid = 4095,
3298
		.port_base_addr = 0x10,
3299
		.global1_addr = 0x1b,
3300
		.age_time_coeff = 15000,
3301
		.g1_irqs = 9,
3302
		.atu_move_port_mask = 0xf,
3303
		.pvt = true,
3304
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3305
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3306
		.ops = &mv88e6171_ops,
3307 3308 3309
	},

	[MV88E6172] = {
3310
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3311 3312 3313 3314
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3315
		.max_vid = 4095,
3316
		.port_base_addr = 0x10,
3317
		.global1_addr = 0x1b,
3318
		.age_time_coeff = 15000,
3319
		.g1_irqs = 9,
3320
		.atu_move_port_mask = 0xf,
3321
		.pvt = true,
3322
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3323
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3324
		.ops = &mv88e6172_ops,
3325 3326 3327
	},

	[MV88E6175] = {
3328
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3329 3330 3331 3332
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3333
		.max_vid = 4095,
3334
		.port_base_addr = 0x10,
3335
		.global1_addr = 0x1b,
3336
		.age_time_coeff = 15000,
3337
		.g1_irqs = 9,
3338
		.atu_move_port_mask = 0xf,
3339
		.pvt = true,
3340
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3341
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3342
		.ops = &mv88e6175_ops,
3343 3344 3345
	},

	[MV88E6176] = {
3346
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3347 3348 3349 3350
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3351
		.max_vid = 4095,
3352
		.port_base_addr = 0x10,
3353
		.global1_addr = 0x1b,
3354
		.age_time_coeff = 15000,
3355
		.g1_irqs = 9,
3356
		.atu_move_port_mask = 0xf,
3357
		.pvt = true,
3358
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3359
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3360
		.ops = &mv88e6176_ops,
3361 3362 3363
	},

	[MV88E6185] = {
3364
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3365 3366 3367 3368
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3369
		.max_vid = 4095,
3370
		.port_base_addr = 0x10,
3371
		.global1_addr = 0x1b,
3372
		.age_time_coeff = 15000,
3373
		.g1_irqs = 8,
3374
		.atu_move_port_mask = 0xf,
3375
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3376
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3377
		.ops = &mv88e6185_ops,
3378 3379
	},

3380
	[MV88E6190] = {
3381
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3382 3383 3384 3385
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3386
		.max_vid = 8191,
3387 3388
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3389
		.tag_protocol = DSA_TAG_PROTO_DSA,
3390
		.age_time_coeff = 3750,
3391
		.g1_irqs = 9,
3392
		.pvt = true,
3393
		.atu_move_port_mask = 0x1f,
3394 3395 3396 3397 3398
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3399
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3400 3401 3402 3403
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3404
		.max_vid = 8191,
3405 3406
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3407
		.age_time_coeff = 3750,
3408
		.g1_irqs = 9,
3409
		.atu_move_port_mask = 0x1f,
3410
		.pvt = true,
3411
		.tag_protocol = DSA_TAG_PROTO_DSA,
3412 3413 3414 3415 3416
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3417
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3418 3419 3420 3421
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3422
		.max_vid = 8191,
3423 3424
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3425
		.age_time_coeff = 3750,
3426
		.g1_irqs = 9,
3427
		.atu_move_port_mask = 0x1f,
3428
		.pvt = true,
3429
		.tag_protocol = DSA_TAG_PROTO_DSA,
3430
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3431
		.ops = &mv88e6191_ops,
3432 3433
	},

3434
	[MV88E6240] = {
3435
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3436 3437 3438 3439
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3440
		.max_vid = 4095,
3441
		.port_base_addr = 0x10,
3442
		.global1_addr = 0x1b,
3443
		.age_time_coeff = 15000,
3444
		.g1_irqs = 9,
3445
		.atu_move_port_mask = 0xf,
3446
		.pvt = true,
3447
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3448
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3449
		.ops = &mv88e6240_ops,
3450 3451
	},

3452
	[MV88E6290] = {
3453
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3454 3455 3456 3457
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3458
		.max_vid = 8191,
3459 3460
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3461
		.age_time_coeff = 3750,
3462
		.g1_irqs = 9,
3463
		.atu_move_port_mask = 0x1f,
3464
		.pvt = true,
3465
		.tag_protocol = DSA_TAG_PROTO_DSA,
3466 3467 3468 3469
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3470
	[MV88E6320] = {
3471
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3472 3473 3474 3475
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3476
		.max_vid = 4095,
3477
		.port_base_addr = 0x10,
3478
		.global1_addr = 0x1b,
3479
		.age_time_coeff = 15000,
3480
		.g1_irqs = 8,
3481
		.atu_move_port_mask = 0xf,
3482
		.pvt = true,
3483
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3484
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3485
		.ops = &mv88e6320_ops,
3486 3487 3488
	},

	[MV88E6321] = {
3489
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3490 3491 3492 3493
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3494
		.max_vid = 4095,
3495
		.port_base_addr = 0x10,
3496
		.global1_addr = 0x1b,
3497
		.age_time_coeff = 15000,
3498
		.g1_irqs = 8,
3499
		.atu_move_port_mask = 0xf,
3500
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3501
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3502
		.ops = &mv88e6321_ops,
3503 3504
	},

3505
	[MV88E6341] = {
3506
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3507 3508 3509 3510
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3511
		.max_vid = 4095,
3512 3513 3514
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3515
		.atu_move_port_mask = 0x1f,
3516
		.pvt = true,
3517 3518 3519 3520 3521
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3522
	[MV88E6350] = {
3523
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3524 3525 3526 3527
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3528
		.max_vid = 4095,
3529
		.port_base_addr = 0x10,
3530
		.global1_addr = 0x1b,
3531
		.age_time_coeff = 15000,
3532
		.g1_irqs = 9,
3533
		.atu_move_port_mask = 0xf,
3534
		.pvt = true,
3535
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3536
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3537
		.ops = &mv88e6350_ops,
3538 3539 3540
	},

	[MV88E6351] = {
3541
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3542 3543 3544 3545
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3546
		.max_vid = 4095,
3547
		.port_base_addr = 0x10,
3548
		.global1_addr = 0x1b,
3549
		.age_time_coeff = 15000,
3550
		.g1_irqs = 9,
3551
		.atu_move_port_mask = 0xf,
3552
		.pvt = true,
3553
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3554
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3555
		.ops = &mv88e6351_ops,
3556 3557 3558
	},

	[MV88E6352] = {
3559
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3560 3561 3562 3563
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3564
		.max_vid = 4095,
3565
		.port_base_addr = 0x10,
3566
		.global1_addr = 0x1b,
3567
		.age_time_coeff = 15000,
3568
		.g1_irqs = 9,
3569
		.atu_move_port_mask = 0xf,
3570
		.pvt = true,
3571
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3572
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3573
		.ops = &mv88e6352_ops,
3574
	},
3575
	[MV88E6390] = {
3576
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3577 3578 3579 3580
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3581
		.max_vid = 8191,
3582 3583
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3584
		.age_time_coeff = 3750,
3585
		.g1_irqs = 9,
3586
		.atu_move_port_mask = 0x1f,
3587
		.pvt = true,
3588
		.tag_protocol = DSA_TAG_PROTO_DSA,
3589 3590 3591 3592
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3593
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3594 3595 3596 3597
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3598
		.max_vid = 8191,
3599 3600
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3601
		.age_time_coeff = 3750,
3602
		.g1_irqs = 9,
3603
		.atu_move_port_mask = 0x1f,
3604
		.pvt = true,
3605
		.tag_protocol = DSA_TAG_PROTO_DSA,
3606 3607 3608
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3609 3610
};

3611
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3612
{
3613
	int i;
3614

3615 3616 3617
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3618 3619 3620 3621

	return NULL;
}

3622
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3623 3624
{
	const struct mv88e6xxx_info *info;
3625 3626 3627
	unsigned int prod_num, rev;
	u16 id;
	int err;
3628

3629
	mutex_lock(&chip->reg_lock);
3630
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3631 3632 3633
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3634

3635 3636
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3637 3638 3639 3640 3641

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3642
	/* Update the compatible info with the probed one */
3643
	chip->info = info;
3644

3645 3646 3647 3648
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3649 3650
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3651 3652 3653 3654

	return 0;
}

3655
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3656
{
3657
	struct mv88e6xxx_chip *chip;
3658

3659 3660
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3661 3662
		return NULL;

3663
	chip->dev = dev;
3664

3665
	mutex_init(&chip->reg_lock);
3666
	INIT_LIST_HEAD(&chip->mdios);
3667

3668
	return chip;
3669 3670
}

3671
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3672 3673
			      struct mii_bus *bus, int sw_addr)
{
3674
	if (sw_addr == 0)
3675
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3676
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3677
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3678 3679 3680
	else
		return -EINVAL;

3681 3682
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3683 3684 3685 3686

	return 0;
}

3687 3688
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3689
	struct mv88e6xxx_chip *chip = ds->priv;
3690

3691
	return chip->info->tag_protocol;
3692 3693
}

3694 3695 3696
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3697
{
3698
	struct mv88e6xxx_chip *chip;
3699
	struct mii_bus *bus;
3700
	int err;
3701

3702
	bus = dsa_host_dev_to_mii_bus(host_dev);
3703 3704 3705
	if (!bus)
		return NULL;

3706 3707
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3708 3709
		return NULL;

3710
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3711
	chip->info = &mv88e6xxx_table[MV88E6085];
3712

3713
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3714 3715 3716
	if (err)
		goto free;

3717
	err = mv88e6xxx_detect(chip);
3718
	if (err)
3719
		goto free;
3720

3721 3722 3723 3724 3725 3726
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3727 3728
	mv88e6xxx_phy_init(chip);

3729
	err = mv88e6xxx_mdios_register(chip, NULL);
3730
	if (err)
3731
		goto free;
3732

3733
	*priv = chip;
3734

3735
	return chip->info->name;
3736
free:
3737
	devm_kfree(dsa_dev, chip);
3738 3739

	return NULL;
3740 3741
}

3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3757
	struct mv88e6xxx_chip *chip = ds->priv;
3758 3759 3760

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3761
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3762 3763
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3764 3765 3766 3767 3768 3769
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3770
	struct mv88e6xxx_chip *chip = ds->priv;
3771 3772 3773 3774
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3775
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3776 3777 3778 3779 3780 3781 3782
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3783
				   switchdev_obj_dump_cb_t *cb)
3784
{
V
Vivien Didelot 已提交
3785
	struct mv88e6xxx_chip *chip = ds->priv;
3786 3787 3788 3789 3790 3791 3792 3793 3794
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3795
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3796
	.probe			= mv88e6xxx_drv_probe,
3797
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3798 3799 3800 3801 3802 3803
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3804 3805
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3806 3807
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3808
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3809 3810 3811 3812
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3813
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3814 3815 3816
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3817
	.port_fast_age		= mv88e6xxx_port_fast_age,
3818 3819 3820 3821 3822 3823 3824 3825 3826
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3827 3828 3829 3830
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3831 3832
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3833 3834
};

3835 3836 3837 3838
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3839
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3840
{
3841
	struct device *dev = chip->dev;
3842 3843
	struct dsa_switch *ds;

3844
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3845 3846 3847
	if (!ds)
		return -ENOMEM;

3848
	ds->priv = chip;
3849
	ds->ops = &mv88e6xxx_switch_ops;
3850 3851
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3852 3853 3854

	dev_set_drvdata(dev, ds);

3855
	return dsa_register_switch(ds);
3856 3857
}

3858
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3859
{
3860
	dsa_unregister_switch(chip->ds);
3861 3862
}

3863
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3864
{
3865
	struct device *dev = &mdiodev->dev;
3866
	struct device_node *np = dev->of_node;
3867
	const struct mv88e6xxx_info *compat_info;
3868
	struct mv88e6xxx_chip *chip;
3869
	u32 eeprom_len;
3870
	int err;
3871

3872 3873 3874 3875
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3876 3877
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3878 3879
		return -ENOMEM;

3880
	chip->info = compat_info;
3881

3882
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3883 3884
	if (err)
		return err;
3885

3886 3887 3888 3889
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3890
	err = mv88e6xxx_detect(chip);
3891 3892
	if (err)
		return err;
3893

3894 3895
	mv88e6xxx_phy_init(chip);

3896
	if (chip->info->ops->get_eeprom &&
3897
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3898
		chip->eeprom_len = eeprom_len;
3899

3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3931
	err = mv88e6xxx_mdios_register(chip, np);
3932
	if (err)
3933
		goto out_g2_irq;
3934

3935
	err = mv88e6xxx_register_switch(chip);
3936 3937
	if (err)
		goto out_mdio;
3938

3939
	return 0;
3940 3941

out_mdio:
3942
	mv88e6xxx_mdios_unregister(chip);
3943
out_g2_irq:
3944
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
3945 3946
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3947 3948
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3949
		mv88e6xxx_g1_irq_free(chip);
3950 3951
		mutex_unlock(&chip->reg_lock);
	}
3952 3953
out:
	return err;
3954
}
3955 3956 3957 3958

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3959
	struct mv88e6xxx_chip *chip = ds->priv;
3960

3961
	mv88e6xxx_phy_destroy(chip);
3962
	mv88e6xxx_unregister_switch(chip);
3963
	mv88e6xxx_mdios_unregister(chip);
3964

3965 3966 3967 3968 3969
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
3970 3971 3972
}

static const struct of_device_id mv88e6xxx_of_match[] = {
3973 3974 3975 3976
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
3977 3978 3979 3980
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
3997
	register_switch_driver(&mv88e6xxx_switch_drv);
3998 3999
	return mdio_driver_register(&mv88e6xxx_driver);
}
4000 4001 4002 4003
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4004
	mdio_driver_unregister(&mv88e6xxx_driver);
4005
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4006 4007
}
module_exit(mv88e6xxx_cleanup);
4008 4009 4010 4011

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");