chip.c 114.5 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
296 297 298 299 300 301
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340
	u16 mask;

341
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
342
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
343
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
344 345

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
399
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
400 401 402 403 404 405 406 407

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 737
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
738 739 740 741 742 743 744
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 746
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

813 814 815
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
{
816 817
	/* Nothing to do on the port's MAC */
	return 0;
818 819
}

820
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
821
			     struct ethtool_eee *e)
822
{
823 824
	/* Nothing to do on the port's MAC */
	return 0;
825 826
}

827
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
828
{
829 830 831
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
832 833
	int i;

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

860
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
861 862
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
863 864 865

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
866

867
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
868 869
}

870 871
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
872
{
V
Vivien Didelot 已提交
873
	struct mv88e6xxx_chip *chip = ds->priv;
874
	int err;
875

876
	mutex_lock(&chip->reg_lock);
877
	err = mv88e6xxx_port_set_state(chip, port, state);
878
	mutex_unlock(&chip->reg_lock);
879 880

	if (err)
881
		dev_err(ds->dev, "p%d: failed to update state\n", port);
882 883
}

884 885 886 887 888 889 890 891
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

892 893 894 895 896 897 898 899
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

900 901
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
902 903
	int err;

904 905 906 907
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

908 909 910 911
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

912 913 914
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

935 936 937 938 939 940 941 942 943
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
944
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
945 946 947 948

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

949 950
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
951 952 953
	int dev, port;
	int err;

954 955 956 957 958 959
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
960 961 962 963 964 965 966 967 968 969 970 971 972
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
973 974
}

975 976 977 978 979 980
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
981
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
982 983 984
	mutex_unlock(&chip->reg_lock);

	if (err)
985
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
986 987
}

988 989 990 991 992 993 994 995
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

996 997 998 999 1000 1001 1002 1003 1004
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1005 1006 1007 1008 1009 1010 1011 1012 1013
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1014 1015
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1016
				    switchdev_obj_dump_cb_t *cb)
1017
{
V
Vivien Didelot 已提交
1018
	struct mv88e6xxx_chip *chip = ds->priv;
1019 1020 1021
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1022 1023 1024
	u16 pvid;
	int err;

1025
	if (!chip->info->max_vid)
1026 1027
		return -EOPNOTSUPP;

1028
	mutex_lock(&chip->reg_lock);
1029

1030
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1031 1032 1033 1034
	if (err)
		goto unlock;

	do {
1035
		err = mv88e6xxx_vtu_getnext(chip, &next);
1036 1037 1038 1039 1040 1041
		if (err)
			break;

		if (!next.valid)
			break;

1042 1043
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1044 1045 1046
			continue;

		/* reinit and dump this VLAN obj */
1047 1048
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1049 1050
		vlan->flags = 0;

1051 1052
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
1053 1054 1055 1056 1057 1058 1059 1060
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1061
	} while (next.vid < chip->info->max_vid);
1062 1063

unlock:
1064
	mutex_unlock(&chip->reg_lock);
1065 1066 1067 1068

	return err;
}

1069
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1070 1071
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1072 1073 1074
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1075
	int i, err;
1076 1077 1078

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1079
	/* Set every FID bit used by the (un)bridged ports */
1080
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1081
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1082 1083 1084 1085 1086 1087
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1088 1089
	/* Set every FID bit used by the VLAN entries */
	do {
1090
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1091 1092 1093 1094 1095 1096 1097
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1098
	} while (vlan.vid < chip->info->max_vid);
1099 1100 1101 1102 1103

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1104
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1105 1106 1107
		return -ENOSPC;

	/* Clear the database */
1108
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1109 1110
}

1111 1112
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1113 1114 1115 1116 1117 1118
{
	int err;

	if (!vid)
		return -EINVAL;

1119 1120
	entry->vid = vid - 1;
	entry->valid = false;
1121

1122
	err = mv88e6xxx_vtu_getnext(chip, entry);
1123 1124 1125
	if (err)
		return err;

1126 1127
	if (entry->vid == vid && entry->valid)
		return 0;
1128

1129 1130 1131 1132 1133 1134 1135 1136
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1137
		/* Exclude all ports */
1138
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1139
			entry->member[i] =
1140
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1141 1142

		return mv88e6xxx_atu_new(chip, &entry->fid);
1143 1144
	}

1145 1146
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1147 1148
}

1149 1150 1151
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1152
	struct mv88e6xxx_chip *chip = ds->priv;
1153 1154 1155
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1156 1157 1158 1159 1160
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1161
	mutex_lock(&chip->reg_lock);
1162 1163

	do {
1164
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1165 1166 1167 1168 1169 1170 1171 1172 1173
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1174
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1175 1176 1177
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1178 1179 1180
			if (!ds->ports[port].netdev)
				continue;

1181
			if (vlan.member[i] ==
1182
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1183 1184
				continue;

1185 1186
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1187 1188
				break; /* same bridge, check next VLAN */

1189
			if (!ds->ports[i].bridge_dev)
1190 1191
				continue;

1192 1193 1194
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1195 1196 1197 1198 1199 1200
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1201
	mutex_unlock(&chip->reg_lock);
1202 1203 1204 1205

	return err;
}

1206 1207
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1208
{
V
Vivien Didelot 已提交
1209
	struct mv88e6xxx_chip *chip = ds->priv;
1210 1211
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1212
	int err;
1213

1214
	if (!chip->info->max_vid)
1215 1216
		return -EOPNOTSUPP;

1217
	mutex_lock(&chip->reg_lock);
1218
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1219
	mutex_unlock(&chip->reg_lock);
1220

1221
	return err;
1222 1223
}

1224 1225 1226 1227
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1228
{
V
Vivien Didelot 已提交
1229
	struct mv88e6xxx_chip *chip = ds->priv;
1230 1231
	int err;

1232
	if (!chip->info->max_vid)
1233 1234
		return -EOPNOTSUPP;

1235 1236 1237 1238 1239 1240 1241 1242
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1243 1244 1245 1246 1247 1248
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1249
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1250
				    u16 vid, u8 member)
1251
{
1252
	struct mv88e6xxx_vtu_entry vlan;
1253 1254
	int err;

1255
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1256
	if (err)
1257
		return err;
1258

1259
	vlan.member[port] = member;
1260

1261
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1262 1263
}

1264 1265 1266
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1267
{
V
Vivien Didelot 已提交
1268
	struct mv88e6xxx_chip *chip = ds->priv;
1269 1270
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1271
	u8 member;
1272 1273
	u16 vid;

1274
	if (!chip->info->max_vid)
1275 1276
		return;

1277
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1278
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1279
	else if (untagged)
1280
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1281
	else
1282
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1283

1284
	mutex_lock(&chip->reg_lock);
1285

1286
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1287
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1288 1289
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1290

1291
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1292 1293
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1294

1295
	mutex_unlock(&chip->reg_lock);
1296 1297
}

1298
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1299
				    int port, u16 vid)
1300
{
1301
	struct mv88e6xxx_vtu_entry vlan;
1302 1303
	int i, err;

1304
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1305
	if (err)
1306
		return err;
1307

1308
	/* Tell switchdev if this VLAN is handled in software */
1309
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1310
		return -EOPNOTSUPP;
1311

1312
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1313 1314

	/* keep the VLAN unless all ports are excluded */
1315
	vlan.valid = false;
1316
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1317 1318
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1319
			vlan.valid = true;
1320 1321 1322 1323
			break;
		}
	}

1324
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1325 1326 1327
	if (err)
		return err;

1328
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1329 1330
}

1331 1332
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1333
{
V
Vivien Didelot 已提交
1334
	struct mv88e6xxx_chip *chip = ds->priv;
1335 1336 1337
	u16 pvid, vid;
	int err = 0;

1338
	if (!chip->info->max_vid)
1339 1340
		return -EOPNOTSUPP;

1341
	mutex_lock(&chip->reg_lock);
1342

1343
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1344 1345 1346
	if (err)
		goto unlock;

1347
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1348
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1349 1350 1351 1352
		if (err)
			goto unlock;

		if (vid == pvid) {
1353
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1354 1355 1356 1357 1358
			if (err)
				goto unlock;
		}
	}

1359
unlock:
1360
	mutex_unlock(&chip->reg_lock);
1361 1362 1363 1364

	return err;
}

1365 1366 1367
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1368
{
1369
	struct mv88e6xxx_vtu_entry vlan;
1370
	struct mv88e6xxx_atu_entry entry;
1371 1372
	int err;

1373 1374
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1375
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1376
	else
1377
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1378 1379
	if (err)
		return err;
1380

1381
	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1382 1383 1384 1385
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1386 1387 1388
	if (err)
		return err;

1389
	/* Initialize a fresh ATU entry if it isn't found */
1390
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1391 1392 1393 1394 1395
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1396
	/* Purge the ATU entry only if no port is using it anymore */
1397
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1398 1399
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1400
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1401
	} else {
1402
		entry.portvec |= BIT(port);
1403
		entry.state = state;
1404 1405
	}

1406
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1407 1408
}

1409 1410 1411
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1412 1413 1414 1415 1416 1417 1418
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1419 1420 1421
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1422
{
V
Vivien Didelot 已提交
1423
	struct mv88e6xxx_chip *chip = ds->priv;
1424

1425
	mutex_lock(&chip->reg_lock);
1426
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1427
					 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC))
1428 1429
		dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
			port);
1430
	mutex_unlock(&chip->reg_lock);
1431 1432
}

1433 1434
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1435
{
V
Vivien Didelot 已提交
1436
	struct mv88e6xxx_chip *chip = ds->priv;
1437
	int err;
1438

1439
	mutex_lock(&chip->reg_lock);
1440
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1441
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1442
	mutex_unlock(&chip->reg_lock);
1443

1444
	return err;
1445 1446
}

1447 1448 1449
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1450
				      switchdev_obj_dump_cb_t *cb)
1451
{
1452
	struct mv88e6xxx_atu_entry addr;
1453 1454
	int err;

1455
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1456
	eth_broadcast_addr(addr.mac);
1457 1458

	do {
1459
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1460
		if (err)
1461
			return err;
1462

1463
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1464 1465
			break;

1466
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1467 1468 1469 1470
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1471

1472 1473 1474 1475
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1476 1477
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1478
			if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1479 1480 1481
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1482 1483 1484 1485 1486 1487 1488 1489 1490
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1491 1492
		} else {
			return -EOPNOTSUPP;
1493
		}
1494 1495 1496 1497

		err = cb(obj);
		if (err)
			return err;
1498 1499 1500 1501 1502
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1503 1504
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1505
				  switchdev_obj_dump_cb_t *cb)
1506
{
1507
	struct mv88e6xxx_vtu_entry vlan = {
1508
		.vid = chip->info->max_vid,
1509
	};
1510
	u16 fid;
1511 1512
	int err;

1513
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1514
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1515
	if (err)
1516
		return err;
1517

1518
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1519
	if (err)
1520
		return err;
1521

1522
	/* Dump VLANs' Filtering Information Databases */
1523
	do {
1524
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1525
		if (err)
1526
			return err;
1527 1528 1529 1530

		if (!vlan.valid)
			break;

1531 1532
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1533
		if (err)
1534
			return err;
1535
	} while (vlan.vid < chip->info->max_vid);
1536

1537 1538 1539 1540 1541
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1542
				   switchdev_obj_dump_cb_t *cb)
1543
{
V
Vivien Didelot 已提交
1544
	struct mv88e6xxx_chip *chip = ds->priv;
1545 1546 1547 1548
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1549
	mutex_unlock(&chip->reg_lock);
1550 1551 1552 1553

	return err;
}

1554 1555
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1556
{
1557
	struct dsa_switch *ds;
1558
	int port;
1559
	int dev;
1560
	int err;
1561

1562 1563 1564 1565
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1566
			if (err)
1567
				return err;
1568 1569 1570
		}
	}

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1600
	mutex_unlock(&chip->reg_lock);
1601

1602
	return err;
1603 1604
}

1605 1606
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1607
{
V
Vivien Didelot 已提交
1608
	struct mv88e6xxx_chip *chip = ds->priv;
1609

1610
	mutex_lock(&chip->reg_lock);
1611 1612 1613
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1614
	mutex_unlock(&chip->reg_lock);
1615 1616
}

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1647 1648 1649 1650 1651 1652 1653 1654
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1668
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1669
{
1670
	int i, err;
1671

1672
	/* Set all ports to the Disabled state */
1673
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1674
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1675 1676
		if (err)
			return err;
1677 1678
	}

1679 1680 1681
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1682 1683
	usleep_range(2000, 4000);

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1695
	mv88e6xxx_hardware_reset(chip);
1696

1697
	return mv88e6xxx_software_reset(chip);
1698 1699
}

1700
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1701 1702
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1703 1704 1705
{
	int err;

1706 1707 1708 1709
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1710 1711 1712
	if (err)
		return err;

1713 1714 1715 1716 1717 1718 1719 1720
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1721 1722
}

1723
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1724
{
1725
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1726
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1727
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1728
}
1729

1730 1731 1732
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1733
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1734
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1735
}
1736

1737 1738 1739 1740
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1741 1742
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1743
}
1744

1745 1746 1747 1748
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1749

1750 1751
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1752

1753 1754 1755
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1756

1757 1758
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1759

1760
	return -EINVAL;
1761 1762
}

1763
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1764
{
1765
	bool message = dsa_is_dsa_port(chip->ds, port);
1766

1767
	return mv88e6xxx_port_set_message_port(chip, port, message);
1768
}
1769

1770
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1771
{
1772
	bool flood = port == dsa_upstream_port(chip->ds);
1773

1774 1775 1776 1777
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1778

1779
	return 0;
1780 1781
}

1782 1783 1784
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1785 1786
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1787

1788
	return 0;
1789 1790
}

1791
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1792
{
1793
	struct dsa_switch *ds = chip->ds;
1794
	int err;
1795
	u16 reg;
1796

1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1826 1827 1828 1829
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1830 1831
	if (err)
		return err;
1832

1833
	err = mv88e6xxx_setup_port_mode(chip, port);
1834 1835
	if (err)
		return err;
1836

1837
	err = mv88e6xxx_setup_egress_floods(chip, port);
1838 1839 1840
	if (err)
		return err;

1841 1842 1843
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1844
	 */
1845 1846 1847 1848 1849
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1850

1851
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1852
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1853 1854 1855
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1856
	 */
1857 1858 1859
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1860

1861 1862 1863 1864
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1865 1866
		if (err)
			return err;
1867 1868
	}

1869
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1870
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1871 1872 1873
	if (err)
		return err;

1874 1875
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1876 1877 1878 1879
		if (err)
			return err;
	}

1880 1881 1882 1883 1884
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1885
	reg = 1 << port;
1886 1887
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1888
		reg = 0;
1889

1890 1891
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1892 1893
	if (err)
		return err;
1894 1895

	/* Egress rate control 2: disable egress rate control. */
1896 1897
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1898 1899
	if (err)
		return err;
1900

1901 1902
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1903 1904
		if (err)
			return err;
1905
	}
1906

1907 1908 1909 1910 1911 1912
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1913 1914
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1915 1916
		if (err)
			return err;
1917
	}
1918

1919 1920
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1921 1922
		if (err)
			return err;
1923 1924
	}

1925 1926
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1927 1928
		if (err)
			return err;
1929 1930
	}

1931
	err = mv88e6xxx_setup_message_port(chip, port);
1932 1933
	if (err)
		return err;
1934

1935
	/* Port based VLAN map: give each port the same default address
1936 1937
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1938
	 */
1939
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1940 1941
	if (err)
		return err;
1942

1943
	err = mv88e6xxx_port_vlan_map(chip, port);
1944 1945
	if (err)
		return err;
1946 1947 1948 1949

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1950
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1951 1952
}

1953 1954 1955 1956
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1957
	int err;
1958 1959

	mutex_lock(&chip->reg_lock);
1960
	err = mv88e6xxx_serdes_power(chip, port, true);
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1972 1973
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1974 1975 1976
	mutex_unlock(&chip->reg_lock);
}

1977 1978 1979
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
1980
	struct mv88e6xxx_chip *chip = ds->priv;
1981 1982 1983
	int err;

	mutex_lock(&chip->reg_lock);
1984
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
1985 1986 1987 1988 1989
	mutex_unlock(&chip->reg_lock);

	return err;
}

1990
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
1991
{
1992
	struct dsa_switch *ds = chip->ds;
1993
	u32 upstream_port = dsa_upstream_port(ds);
1994
	int err;
1995

1996 1997
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
1998 1999 2000 2001
		if (err)
			return err;
	}

2002 2003
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
2004 2005 2006
		if (err)
			return err;
	}
2007

2008
	/* Disable remote management, and set the switch's DSA device number. */
2009 2010
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
				 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
2011
				 (ds->index & 0x1f));
2012 2013 2014
	if (err)
		return err;

2015
	/* Configure the IP ToS mapping registers. */
2016
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
2017
	if (err)
2018
		return err;
2019
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
2020
	if (err)
2021
		return err;
2022
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
2023
	if (err)
2024
		return err;
2025
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
2026
	if (err)
2027
		return err;
2028
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
2029
	if (err)
2030
		return err;
2031
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
2032
	if (err)
2033
		return err;
2034
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
2035
	if (err)
2036
		return err;
2037
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
2038
	if (err)
2039
		return err;
2040 2041

	/* Configure the IEEE 802.1p priority mapping register. */
2042
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
2043
	if (err)
2044
		return err;
2045

2046 2047 2048 2049 2050
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2051
	/* Clear the statistics counters for all ports */
2052 2053 2054
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
				 MV88E6XXX_G1_STATS_OP_BUSY |
				 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
2055 2056 2057 2058
	if (err)
		return err;

	/* Wait for the flush to complete. */
2059
	err = mv88e6xxx_g1_stats_wait(chip);
2060 2061 2062 2063 2064 2065
	if (err)
		return err;

	return 0;
}

2066
static int mv88e6xxx_setup(struct dsa_switch *ds)
2067
{
V
Vivien Didelot 已提交
2068
	struct mv88e6xxx_chip *chip = ds->priv;
2069
	int err;
2070 2071
	int i;

2072
	chip->ds = ds;
2073
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2074

2075
	mutex_lock(&chip->reg_lock);
2076

2077
	/* Setup Switch Port Registers */
2078
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2079 2080 2081 2082 2083 2084 2085
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2086 2087 2088
	if (err)
		goto unlock;

2089
	/* Setup Switch Global 2 Registers */
2090
	if (chip->info->global2_addr) {
2091
		err = mv88e6xxx_g2_setup(chip);
2092 2093 2094
		if (err)
			goto unlock;
	}
2095

2096 2097 2098 2099
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2100 2101 2102 2103
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2104 2105 2106 2107
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2108 2109 2110 2111
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2112 2113 2114 2115
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2116 2117 2118 2119
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2120 2121 2122
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2123

2124
unlock:
2125
	mutex_unlock(&chip->reg_lock);
2126

2127
	return err;
2128 2129
}

2130 2131
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2132
	struct mv88e6xxx_chip *chip = ds->priv;
2133 2134
	int err;

2135 2136
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2137

2138 2139
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2140 2141 2142 2143 2144
	mutex_unlock(&chip->reg_lock);

	return err;
}

2145
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2146
{
2147 2148
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2149 2150
	u16 val;
	int err;
2151

2152 2153 2154
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2155
	mutex_lock(&chip->reg_lock);
2156
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2157
	mutex_unlock(&chip->reg_lock);
2158

2159 2160 2161 2162 2163
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2164
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2165 2166
	}

2167
	return err ? err : val;
2168 2169
}

2170
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2171
{
2172 2173
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2174
	int err;
2175

2176 2177 2178
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2179
	mutex_lock(&chip->reg_lock);
2180
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2181
	mutex_unlock(&chip->reg_lock);
2182 2183

	return err;
2184 2185
}

2186
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2187 2188
				   struct device_node *np,
				   bool external)
2189 2190
{
	static int index;
2191
	struct mv88e6xxx_mdio_bus *mdio_bus;
2192 2193 2194
	struct mii_bus *bus;
	int err;

2195
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2196 2197 2198
	if (!bus)
		return -ENOMEM;

2199
	mdio_bus = bus->priv;
2200
	mdio_bus->bus = bus;
2201
	mdio_bus->chip = chip;
2202 2203
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2204

2205 2206
	if (np) {
		bus->name = np->full_name;
2207
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2208 2209 2210 2211 2212 2213 2214
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2215
	bus->parent = chip->dev;
2216

2217 2218
	if (np)
		err = of_mdiobus_register(bus, np);
2219 2220 2221
	else
		err = mdiobus_register(bus);
	if (err) {
2222
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2223
		return err;
2224
	}
2225 2226 2227 2228 2229

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2230 2231

	return 0;
2232
}
2233

2234 2235 2236 2237 2238
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2239

2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2270 2271
}

2272
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2273 2274

{
2275 2276
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2277

2278 2279
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2280

2281 2282
		mdiobus_unregister(bus);
	}
2283 2284
}

2285 2286
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2287
	struct mv88e6xxx_chip *chip = ds->priv;
2288 2289 2290 2291 2292 2293 2294

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2295
	struct mv88e6xxx_chip *chip = ds->priv;
2296 2297
	int err;

2298 2299
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2300

2301 2302
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2316
	struct mv88e6xxx_chip *chip = ds->priv;
2317 2318
	int err;

2319 2320 2321
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2322 2323 2324 2325
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2326
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2327 2328 2329 2330 2331
	mutex_unlock(&chip->reg_lock);

	return err;
}

2332
static const struct mv88e6xxx_ops mv88e6085_ops = {
2333
	/* MV88E6XXX_FAMILY_6097 */
2334
	.irl_init_all = mv88e6352_g2_irl_init_all,
2335
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2336 2337
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2338
	.port_set_link = mv88e6xxx_port_set_link,
2339
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2340
	.port_set_speed = mv88e6185_port_set_speed,
2341
	.port_tag_remap = mv88e6095_port_tag_remap,
2342
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2343
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2344
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2345
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2346
	.port_pause_limit = mv88e6097_port_pause_limit,
2347
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2348
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2349
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2350 2351
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2352
	.stats_get_stats = mv88e6095_stats_get_stats,
2353 2354
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2355
	.watchdog_ops = &mv88e6097_watchdog_ops,
2356
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2357
	.pot_clear = mv88e6xxx_g2_pot_clear,
2358 2359
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2360
	.reset = mv88e6185_g1_reset,
2361
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2362
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2363 2364 2365
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2366
	/* MV88E6XXX_FAMILY_6095 */
2367
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2368 2369
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2370
	.port_set_link = mv88e6xxx_port_set_link,
2371
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2372
	.port_set_speed = mv88e6185_port_set_speed,
2373
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2374
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2375
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2376
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2377 2378
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2379
	.stats_get_stats = mv88e6095_stats_get_stats,
2380
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2381 2382
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2383
	.reset = mv88e6185_g1_reset,
2384
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2385
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2386 2387
};

2388
static const struct mv88e6xxx_ops mv88e6097_ops = {
2389
	/* MV88E6XXX_FAMILY_6097 */
2390
	.irl_init_all = mv88e6352_g2_irl_init_all,
2391 2392 2393 2394 2395 2396
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2397
	.port_tag_remap = mv88e6095_port_tag_remap,
2398
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2399
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2400
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2401
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2402
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2403
	.port_pause_limit = mv88e6097_port_pause_limit,
2404
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2405
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2406 2407 2408 2409
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2410 2411
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2412
	.watchdog_ops = &mv88e6097_watchdog_ops,
2413
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2414
	.pot_clear = mv88e6xxx_g2_pot_clear,
2415
	.reset = mv88e6352_g1_reset,
2416
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2417
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2418 2419
};

2420
static const struct mv88e6xxx_ops mv88e6123_ops = {
2421
	/* MV88E6XXX_FAMILY_6165 */
2422
	.irl_init_all = mv88e6352_g2_irl_init_all,
2423
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2424 2425
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2426
	.port_set_link = mv88e6xxx_port_set_link,
2427
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2428
	.port_set_speed = mv88e6185_port_set_speed,
2429
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2430
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2431
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2432
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2433
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2434 2435
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2436
	.stats_get_stats = mv88e6095_stats_get_stats,
2437 2438
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2439
	.watchdog_ops = &mv88e6097_watchdog_ops,
2440
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2441
	.pot_clear = mv88e6xxx_g2_pot_clear,
2442
	.reset = mv88e6352_g1_reset,
2443
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2444
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2445 2446 2447
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2448
	/* MV88E6XXX_FAMILY_6185 */
2449
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2450 2451
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2452
	.port_set_link = mv88e6xxx_port_set_link,
2453
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2454
	.port_set_speed = mv88e6185_port_set_speed,
2455
	.port_tag_remap = mv88e6095_port_tag_remap,
2456
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2457
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2458
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2459
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2460
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2461
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2462
	.port_pause_limit = mv88e6097_port_pause_limit,
2463
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2464 2465
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2466
	.stats_get_stats = mv88e6095_stats_get_stats,
2467 2468
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2469
	.watchdog_ops = &mv88e6097_watchdog_ops,
2470
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2471 2472
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2473
	.reset = mv88e6185_g1_reset,
2474
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2475
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2476 2477
};

2478 2479
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2480
	.irl_init_all = mv88e6352_g2_irl_init_all,
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2494
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2495
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2496
	.port_pause_limit = mv88e6097_port_pause_limit,
2497 2498 2499 2500 2501 2502
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2503 2504
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2505 2506
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2507
	.pot_clear = mv88e6xxx_g2_pot_clear,
2508
	.reset = mv88e6352_g1_reset,
2509
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2510
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2511 2512
};

2513
static const struct mv88e6xxx_ops mv88e6161_ops = {
2514
	/* MV88E6XXX_FAMILY_6165 */
2515
	.irl_init_all = mv88e6352_g2_irl_init_all,
2516
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2517 2518
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2519
	.port_set_link = mv88e6xxx_port_set_link,
2520
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2521
	.port_set_speed = mv88e6185_port_set_speed,
2522
	.port_tag_remap = mv88e6095_port_tag_remap,
2523
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2524
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2525
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2526
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2527
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2528
	.port_pause_limit = mv88e6097_port_pause_limit,
2529
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2530
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2531
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2532 2533
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2534
	.stats_get_stats = mv88e6095_stats_get_stats,
2535 2536
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2537
	.watchdog_ops = &mv88e6097_watchdog_ops,
2538
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2539
	.pot_clear = mv88e6xxx_g2_pot_clear,
2540
	.reset = mv88e6352_g1_reset,
2541
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2542
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2543 2544 2545
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2546
	/* MV88E6XXX_FAMILY_6165 */
2547
	.irl_init_all = mv88e6352_g2_irl_init_all,
2548
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2549 2550
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2551
	.port_set_link = mv88e6xxx_port_set_link,
2552
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2553
	.port_set_speed = mv88e6185_port_set_speed,
2554
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2555
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2556
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2557 2558
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2559
	.stats_get_stats = mv88e6095_stats_get_stats,
2560 2561
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2562
	.watchdog_ops = &mv88e6097_watchdog_ops,
2563
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2564
	.pot_clear = mv88e6xxx_g2_pot_clear,
2565
	.reset = mv88e6352_g1_reset,
2566
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2567
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2568 2569 2570
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2571
	/* MV88E6XXX_FAMILY_6351 */
2572
	.irl_init_all = mv88e6352_g2_irl_init_all,
2573
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2574 2575
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2576
	.port_set_link = mv88e6xxx_port_set_link,
2577
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2578
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2579
	.port_set_speed = mv88e6185_port_set_speed,
2580
	.port_tag_remap = mv88e6095_port_tag_remap,
2581
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2582
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2583
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2584
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2585
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2586
	.port_pause_limit = mv88e6097_port_pause_limit,
2587
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2588
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2589
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2590 2591
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2592
	.stats_get_stats = mv88e6095_stats_get_stats,
2593 2594
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2595
	.watchdog_ops = &mv88e6097_watchdog_ops,
2596
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2597
	.pot_clear = mv88e6xxx_g2_pot_clear,
2598
	.reset = mv88e6352_g1_reset,
2599
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2600
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2601 2602 2603
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2604
	/* MV88E6XXX_FAMILY_6352 */
2605
	.irl_init_all = mv88e6352_g2_irl_init_all,
2606 2607
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2608
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2609 2610
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2611
	.port_set_link = mv88e6xxx_port_set_link,
2612
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2613
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2614
	.port_set_speed = mv88e6352_port_set_speed,
2615
	.port_tag_remap = mv88e6095_port_tag_remap,
2616
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2617
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2618
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2619
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2620
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2621
	.port_pause_limit = mv88e6097_port_pause_limit,
2622
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2623
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2624
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2625 2626
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2627
	.stats_get_stats = mv88e6095_stats_get_stats,
2628 2629
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2630
	.watchdog_ops = &mv88e6097_watchdog_ops,
2631
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2632
	.pot_clear = mv88e6xxx_g2_pot_clear,
2633
	.reset = mv88e6352_g1_reset,
2634
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2635
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2636
	.serdes_power = mv88e6352_serdes_power,
2637 2638 2639
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2640
	/* MV88E6XXX_FAMILY_6351 */
2641
	.irl_init_all = mv88e6352_g2_irl_init_all,
2642
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2643 2644
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2645
	.port_set_link = mv88e6xxx_port_set_link,
2646
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2647
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2648
	.port_set_speed = mv88e6185_port_set_speed,
2649
	.port_tag_remap = mv88e6095_port_tag_remap,
2650
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2651
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2652
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2653
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2654
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2655
	.port_pause_limit = mv88e6097_port_pause_limit,
2656
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2657
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2658
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2659 2660
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2661
	.stats_get_stats = mv88e6095_stats_get_stats,
2662 2663
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2664
	.watchdog_ops = &mv88e6097_watchdog_ops,
2665
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2666
	.pot_clear = mv88e6xxx_g2_pot_clear,
2667
	.reset = mv88e6352_g1_reset,
2668
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2669
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2670 2671 2672
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2673
	/* MV88E6XXX_FAMILY_6352 */
2674
	.irl_init_all = mv88e6352_g2_irl_init_all,
2675 2676
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2677
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2678 2679
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2680
	.port_set_link = mv88e6xxx_port_set_link,
2681
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2682
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2683
	.port_set_speed = mv88e6352_port_set_speed,
2684
	.port_tag_remap = mv88e6095_port_tag_remap,
2685
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2686
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2687
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2688
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2689
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2690
	.port_pause_limit = mv88e6097_port_pause_limit,
2691
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2692
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2693
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2694 2695
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2696
	.stats_get_stats = mv88e6095_stats_get_stats,
2697 2698
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2699
	.watchdog_ops = &mv88e6097_watchdog_ops,
2700
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2701
	.pot_clear = mv88e6xxx_g2_pot_clear,
2702
	.reset = mv88e6352_g1_reset,
2703
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2704
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2705
	.serdes_power = mv88e6352_serdes_power,
2706 2707 2708
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2709
	/* MV88E6XXX_FAMILY_6185 */
2710
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2711 2712
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2713
	.port_set_link = mv88e6xxx_port_set_link,
2714
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2715
	.port_set_speed = mv88e6185_port_set_speed,
2716
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2717
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2718
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2719
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2720
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2721 2722
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2723
	.stats_get_stats = mv88e6095_stats_get_stats,
2724 2725
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2726
	.watchdog_ops = &mv88e6097_watchdog_ops,
2727
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2728 2729
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2730
	.reset = mv88e6185_g1_reset,
2731
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2732
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2733 2734
};

2735
static const struct mv88e6xxx_ops mv88e6190_ops = {
2736
	/* MV88E6XXX_FAMILY_6390 */
2737
	.irl_init_all = mv88e6390_g2_irl_init_all,
2738 2739
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2740 2741 2742 2743 2744 2745 2746
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2747
	.port_tag_remap = mv88e6390_port_tag_remap,
2748
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2749
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2750
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2751
	.port_pause_limit = mv88e6390_port_pause_limit,
2752
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2753
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2754
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2755
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2756 2757
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2758
	.stats_get_stats = mv88e6390_stats_get_stats,
2759 2760
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2761
	.watchdog_ops = &mv88e6390_watchdog_ops,
2762
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2763
	.pot_clear = mv88e6xxx_g2_pot_clear,
2764
	.reset = mv88e6352_g1_reset,
2765 2766
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2767
	.serdes_power = mv88e6390_serdes_power,
2768 2769 2770
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2771
	/* MV88E6XXX_FAMILY_6390 */
2772
	.irl_init_all = mv88e6390_g2_irl_init_all,
2773 2774
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2775 2776 2777 2778 2779 2780 2781
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2782
	.port_tag_remap = mv88e6390_port_tag_remap,
2783
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2784
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2785
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2786
	.port_pause_limit = mv88e6390_port_pause_limit,
2787
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2788
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2789
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2790
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2791 2792
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2793
	.stats_get_stats = mv88e6390_stats_get_stats,
2794 2795
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2796
	.watchdog_ops = &mv88e6390_watchdog_ops,
2797
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2798
	.pot_clear = mv88e6xxx_g2_pot_clear,
2799
	.reset = mv88e6352_g1_reset,
2800 2801
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2802
	.serdes_power = mv88e6390_serdes_power,
2803 2804 2805
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2806
	/* MV88E6XXX_FAMILY_6390 */
2807
	.irl_init_all = mv88e6390_g2_irl_init_all,
2808 2809
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2810 2811 2812 2813 2814 2815 2816
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2817
	.port_tag_remap = mv88e6390_port_tag_remap,
2818
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2819
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2820
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2821
	.port_pause_limit = mv88e6390_port_pause_limit,
2822
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2823
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2824
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2825
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2826 2827
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2828
	.stats_get_stats = mv88e6390_stats_get_stats,
2829 2830
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2831
	.watchdog_ops = &mv88e6390_watchdog_ops,
2832
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2833
	.pot_clear = mv88e6xxx_g2_pot_clear,
2834
	.reset = mv88e6352_g1_reset,
2835 2836
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2837
	.serdes_power = mv88e6390_serdes_power,
2838 2839
};

2840
static const struct mv88e6xxx_ops mv88e6240_ops = {
2841
	/* MV88E6XXX_FAMILY_6352 */
2842
	.irl_init_all = mv88e6352_g2_irl_init_all,
2843 2844
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2845
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2846 2847
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2848
	.port_set_link = mv88e6xxx_port_set_link,
2849
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2850
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2851
	.port_set_speed = mv88e6352_port_set_speed,
2852
	.port_tag_remap = mv88e6095_port_tag_remap,
2853
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2854
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2855
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2856
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2857
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2858
	.port_pause_limit = mv88e6097_port_pause_limit,
2859
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2860
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2861
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2862 2863
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2864
	.stats_get_stats = mv88e6095_stats_get_stats,
2865 2866
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2867
	.watchdog_ops = &mv88e6097_watchdog_ops,
2868
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2869
	.pot_clear = mv88e6xxx_g2_pot_clear,
2870
	.reset = mv88e6352_g1_reset,
2871
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2872
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2873
	.serdes_power = mv88e6352_serdes_power,
2874 2875
};

2876
static const struct mv88e6xxx_ops mv88e6290_ops = {
2877
	/* MV88E6XXX_FAMILY_6390 */
2878
	.irl_init_all = mv88e6390_g2_irl_init_all,
2879 2880
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2881 2882 2883 2884 2885 2886 2887
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2888
	.port_tag_remap = mv88e6390_port_tag_remap,
2889
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2890
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2891
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2892
	.port_pause_limit = mv88e6390_port_pause_limit,
2893
	.port_set_cmode = mv88e6390x_port_set_cmode,
2894
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2895
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2896
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2897
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2898 2899
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2900
	.stats_get_stats = mv88e6390_stats_get_stats,
2901 2902
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2903
	.watchdog_ops = &mv88e6390_watchdog_ops,
2904
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2905
	.pot_clear = mv88e6xxx_g2_pot_clear,
2906
	.reset = mv88e6352_g1_reset,
2907 2908
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2909
	.serdes_power = mv88e6390_serdes_power,
2910 2911
};

2912
static const struct mv88e6xxx_ops mv88e6320_ops = {
2913
	/* MV88E6XXX_FAMILY_6320 */
2914
	.irl_init_all = mv88e6352_g2_irl_init_all,
2915 2916
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2917
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2918 2919
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2920
	.port_set_link = mv88e6xxx_port_set_link,
2921
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2922
	.port_set_speed = mv88e6185_port_set_speed,
2923
	.port_tag_remap = mv88e6095_port_tag_remap,
2924
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2925
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2926
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2927
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2928
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2929
	.port_pause_limit = mv88e6097_port_pause_limit,
2930
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2931
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2932
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2933 2934
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2935
	.stats_get_stats = mv88e6320_stats_get_stats,
2936 2937
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2938
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2939
	.pot_clear = mv88e6xxx_g2_pot_clear,
2940
	.reset = mv88e6352_g1_reset,
2941
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2942
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2943 2944 2945
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2946
	/* MV88E6XXX_FAMILY_6320 */
2947
	.irl_init_all = mv88e6352_g2_irl_init_all,
2948 2949
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2950
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2951 2952
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2953
	.port_set_link = mv88e6xxx_port_set_link,
2954
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2955
	.port_set_speed = mv88e6185_port_set_speed,
2956
	.port_tag_remap = mv88e6095_port_tag_remap,
2957
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2958
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2959
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2960
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2961
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2962
	.port_pause_limit = mv88e6097_port_pause_limit,
2963
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2964
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2965
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2966 2967
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2968
	.stats_get_stats = mv88e6320_stats_get_stats,
2969 2970
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2971
	.reset = mv88e6352_g1_reset,
2972
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2973
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2974 2975
};

2976 2977
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2978
	.irl_init_all = mv88e6352_g2_irl_init_all,
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2992
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2993
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2994
	.port_pause_limit = mv88e6097_port_pause_limit,
2995 2996 2997 2998 2999 3000
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3001 3002
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3003 3004
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3005
	.pot_clear = mv88e6xxx_g2_pot_clear,
3006
	.reset = mv88e6352_g1_reset,
3007
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3008
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3009 3010
};

3011
static const struct mv88e6xxx_ops mv88e6350_ops = {
3012
	/* MV88E6XXX_FAMILY_6351 */
3013
	.irl_init_all = mv88e6352_g2_irl_init_all,
3014
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3015 3016
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3017
	.port_set_link = mv88e6xxx_port_set_link,
3018
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3019
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3020
	.port_set_speed = mv88e6185_port_set_speed,
3021
	.port_tag_remap = mv88e6095_port_tag_remap,
3022
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3023
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3024
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3025
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3026
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3027
	.port_pause_limit = mv88e6097_port_pause_limit,
3028
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3029
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3030
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3031 3032
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3033
	.stats_get_stats = mv88e6095_stats_get_stats,
3034 3035
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3036
	.watchdog_ops = &mv88e6097_watchdog_ops,
3037
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3038
	.pot_clear = mv88e6xxx_g2_pot_clear,
3039
	.reset = mv88e6352_g1_reset,
3040
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3041
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3042 3043 3044
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3045
	/* MV88E6XXX_FAMILY_6351 */
3046
	.irl_init_all = mv88e6352_g2_irl_init_all,
3047
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3048 3049
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3050
	.port_set_link = mv88e6xxx_port_set_link,
3051
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3052
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3053
	.port_set_speed = mv88e6185_port_set_speed,
3054
	.port_tag_remap = mv88e6095_port_tag_remap,
3055
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3056
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3057
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3058
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3059
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3060
	.port_pause_limit = mv88e6097_port_pause_limit,
3061
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3062
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3063
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3064 3065
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3066
	.stats_get_stats = mv88e6095_stats_get_stats,
3067 3068
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3069
	.watchdog_ops = &mv88e6097_watchdog_ops,
3070
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3071
	.pot_clear = mv88e6xxx_g2_pot_clear,
3072
	.reset = mv88e6352_g1_reset,
3073
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3074
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3075 3076 3077
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3078
	/* MV88E6XXX_FAMILY_6352 */
3079
	.irl_init_all = mv88e6352_g2_irl_init_all,
3080 3081
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3082
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3083 3084
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3085
	.port_set_link = mv88e6xxx_port_set_link,
3086
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3087
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3088
	.port_set_speed = mv88e6352_port_set_speed,
3089
	.port_tag_remap = mv88e6095_port_tag_remap,
3090
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3091
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3092
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3093
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3094
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3095
	.port_pause_limit = mv88e6097_port_pause_limit,
3096
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3097
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3098
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3099 3100
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3101
	.stats_get_stats = mv88e6095_stats_get_stats,
3102 3103
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3104
	.watchdog_ops = &mv88e6097_watchdog_ops,
3105
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3106
	.pot_clear = mv88e6xxx_g2_pot_clear,
3107
	.reset = mv88e6352_g1_reset,
3108
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3109
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3110
	.serdes_power = mv88e6352_serdes_power,
3111 3112
};

3113
static const struct mv88e6xxx_ops mv88e6390_ops = {
3114
	/* MV88E6XXX_FAMILY_6390 */
3115
	.irl_init_all = mv88e6390_g2_irl_init_all,
3116 3117
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3118 3119 3120 3121 3122 3123 3124
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3125
	.port_tag_remap = mv88e6390_port_tag_remap,
3126
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3127
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3128
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3129
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3130
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3131
	.port_pause_limit = mv88e6390_port_pause_limit,
3132
	.port_set_cmode = mv88e6390x_port_set_cmode,
3133
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3134
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3135
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3136
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3137 3138
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3139
	.stats_get_stats = mv88e6390_stats_get_stats,
3140 3141
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3142
	.watchdog_ops = &mv88e6390_watchdog_ops,
3143
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3144
	.pot_clear = mv88e6xxx_g2_pot_clear,
3145
	.reset = mv88e6352_g1_reset,
3146 3147
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3148
	.serdes_power = mv88e6390_serdes_power,
3149 3150 3151
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3152
	/* MV88E6XXX_FAMILY_6390 */
3153
	.irl_init_all = mv88e6390_g2_irl_init_all,
3154 3155
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3156 3157 3158 3159 3160 3161 3162
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3163
	.port_tag_remap = mv88e6390_port_tag_remap,
3164
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3165
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3166
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3167
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3168
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3169
	.port_pause_limit = mv88e6390_port_pause_limit,
3170
	.port_set_cmode = mv88e6390x_port_set_cmode,
3171
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3172
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3173
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3174
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3175 3176
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3177
	.stats_get_stats = mv88e6390_stats_get_stats,
3178 3179
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3180
	.watchdog_ops = &mv88e6390_watchdog_ops,
3181
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3182
	.pot_clear = mv88e6xxx_g2_pot_clear,
3183
	.reset = mv88e6352_g1_reset,
3184 3185
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3186
	.serdes_power = mv88e6390_serdes_power,
3187 3188
};

3189 3190
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3191
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3192 3193 3194 3195
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3196
		.max_vid = 4095,
3197
		.port_base_addr = 0x10,
3198
		.global1_addr = 0x1b,
3199
		.global2_addr = 0x1c,
3200
		.age_time_coeff = 15000,
3201
		.g1_irqs = 8,
3202
		.g2_irqs = 10,
3203
		.atu_move_port_mask = 0xf,
3204
		.pvt = true,
3205
		.multi_chip = true,
3206
		.tag_protocol = DSA_TAG_PROTO_DSA,
3207
		.ops = &mv88e6085_ops,
3208 3209 3210
	},

	[MV88E6095] = {
3211
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3212 3213 3214 3215
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3216
		.max_vid = 4095,
3217
		.port_base_addr = 0x10,
3218
		.global1_addr = 0x1b,
3219
		.global2_addr = 0x1c,
3220
		.age_time_coeff = 15000,
3221
		.g1_irqs = 8,
3222
		.atu_move_port_mask = 0xf,
3223
		.multi_chip = true,
3224
		.tag_protocol = DSA_TAG_PROTO_DSA,
3225
		.ops = &mv88e6095_ops,
3226 3227
	},

3228
	[MV88E6097] = {
3229
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3230 3231 3232 3233
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3234
		.max_vid = 4095,
3235 3236
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3237
		.global2_addr = 0x1c,
3238
		.age_time_coeff = 15000,
3239
		.g1_irqs = 8,
3240
		.g2_irqs = 10,
3241
		.atu_move_port_mask = 0xf,
3242
		.pvt = true,
3243
		.multi_chip = true,
3244
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3245 3246 3247
		.ops = &mv88e6097_ops,
	},

3248
	[MV88E6123] = {
3249
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3250 3251 3252 3253
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3254
		.max_vid = 4095,
3255
		.port_base_addr = 0x10,
3256
		.global1_addr = 0x1b,
3257
		.global2_addr = 0x1c,
3258
		.age_time_coeff = 15000,
3259
		.g1_irqs = 9,
3260
		.g2_irqs = 10,
3261
		.atu_move_port_mask = 0xf,
3262
		.pvt = true,
3263
		.multi_chip = true,
3264
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3265
		.ops = &mv88e6123_ops,
3266 3267 3268
	},

	[MV88E6131] = {
3269
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3270 3271 3272 3273
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3274
		.max_vid = 4095,
3275
		.port_base_addr = 0x10,
3276
		.global1_addr = 0x1b,
3277
		.global2_addr = 0x1c,
3278
		.age_time_coeff = 15000,
3279
		.g1_irqs = 9,
3280
		.atu_move_port_mask = 0xf,
3281
		.multi_chip = true,
3282
		.tag_protocol = DSA_TAG_PROTO_DSA,
3283
		.ops = &mv88e6131_ops,
3284 3285
	},

3286
	[MV88E6141] = {
3287
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3288 3289 3290 3291
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3292
		.max_vid = 4095,
3293 3294
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3295
		.global2_addr = 0x1c,
3296 3297
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3298
		.g2_irqs = 10,
3299
		.pvt = true,
3300
		.multi_chip = true,
3301 3302 3303 3304
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

3305
	[MV88E6161] = {
3306
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3307 3308 3309 3310
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3311
		.max_vid = 4095,
3312
		.port_base_addr = 0x10,
3313
		.global1_addr = 0x1b,
3314
		.global2_addr = 0x1c,
3315
		.age_time_coeff = 15000,
3316
		.g1_irqs = 9,
3317
		.g2_irqs = 10,
3318
		.atu_move_port_mask = 0xf,
3319
		.pvt = true,
3320
		.multi_chip = true,
3321
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3322
		.ops = &mv88e6161_ops,
3323 3324 3325
	},

	[MV88E6165] = {
3326
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3327 3328 3329 3330
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3331
		.max_vid = 4095,
3332
		.port_base_addr = 0x10,
3333
		.global1_addr = 0x1b,
3334
		.global2_addr = 0x1c,
3335
		.age_time_coeff = 15000,
3336
		.g1_irqs = 9,
3337
		.g2_irqs = 10,
3338
		.atu_move_port_mask = 0xf,
3339
		.pvt = true,
3340
		.multi_chip = true,
3341
		.tag_protocol = DSA_TAG_PROTO_DSA,
3342
		.ops = &mv88e6165_ops,
3343 3344 3345
	},

	[MV88E6171] = {
3346
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3347 3348 3349 3350
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3351
		.max_vid = 4095,
3352
		.port_base_addr = 0x10,
3353
		.global1_addr = 0x1b,
3354
		.global2_addr = 0x1c,
3355
		.age_time_coeff = 15000,
3356
		.g1_irqs = 9,
3357
		.g2_irqs = 10,
3358
		.atu_move_port_mask = 0xf,
3359
		.pvt = true,
3360
		.multi_chip = true,
3361
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3362
		.ops = &mv88e6171_ops,
3363 3364 3365
	},

	[MV88E6172] = {
3366
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3367 3368 3369 3370
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3371
		.max_vid = 4095,
3372
		.port_base_addr = 0x10,
3373
		.global1_addr = 0x1b,
3374
		.global2_addr = 0x1c,
3375
		.age_time_coeff = 15000,
3376
		.g1_irqs = 9,
3377
		.g2_irqs = 10,
3378
		.atu_move_port_mask = 0xf,
3379
		.pvt = true,
3380
		.multi_chip = true,
3381
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3382
		.ops = &mv88e6172_ops,
3383 3384 3385
	},

	[MV88E6175] = {
3386
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3387 3388 3389 3390
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3391
		.max_vid = 4095,
3392
		.port_base_addr = 0x10,
3393
		.global1_addr = 0x1b,
3394
		.global2_addr = 0x1c,
3395
		.age_time_coeff = 15000,
3396
		.g1_irqs = 9,
3397
		.g2_irqs = 10,
3398
		.atu_move_port_mask = 0xf,
3399
		.pvt = true,
3400
		.multi_chip = true,
3401
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3402
		.ops = &mv88e6175_ops,
3403 3404 3405
	},

	[MV88E6176] = {
3406
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3407 3408 3409 3410
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3411
		.max_vid = 4095,
3412
		.port_base_addr = 0x10,
3413
		.global1_addr = 0x1b,
3414
		.global2_addr = 0x1c,
3415
		.age_time_coeff = 15000,
3416
		.g1_irqs = 9,
3417
		.g2_irqs = 10,
3418
		.atu_move_port_mask = 0xf,
3419
		.pvt = true,
3420
		.multi_chip = true,
3421
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3422
		.ops = &mv88e6176_ops,
3423 3424 3425
	},

	[MV88E6185] = {
3426
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3427 3428 3429 3430
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3431
		.max_vid = 4095,
3432
		.port_base_addr = 0x10,
3433
		.global1_addr = 0x1b,
3434
		.global2_addr = 0x1c,
3435
		.age_time_coeff = 15000,
3436
		.g1_irqs = 8,
3437
		.atu_move_port_mask = 0xf,
3438
		.multi_chip = true,
3439
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3440
		.ops = &mv88e6185_ops,
3441 3442
	},

3443
	[MV88E6190] = {
3444
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3445 3446 3447 3448
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3449
		.max_vid = 8191,
3450 3451
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3452
		.global2_addr = 0x1c,
3453
		.tag_protocol = DSA_TAG_PROTO_DSA,
3454
		.age_time_coeff = 3750,
3455
		.g1_irqs = 9,
3456
		.g2_irqs = 14,
3457
		.pvt = true,
3458
		.multi_chip = true,
3459
		.atu_move_port_mask = 0x1f,
3460 3461 3462 3463
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3464
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3465 3466 3467 3468
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3469
		.max_vid = 8191,
3470 3471
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3472
		.global2_addr = 0x1c,
3473
		.age_time_coeff = 3750,
3474
		.g1_irqs = 9,
3475
		.g2_irqs = 14,
3476
		.atu_move_port_mask = 0x1f,
3477
		.pvt = true,
3478
		.multi_chip = true,
3479
		.tag_protocol = DSA_TAG_PROTO_DSA,
3480 3481 3482 3483
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3484
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3485 3486 3487 3488
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3489
		.max_vid = 8191,
3490 3491
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3492
		.global2_addr = 0x1c,
3493
		.age_time_coeff = 3750,
3494
		.g1_irqs = 9,
3495
		.g2_irqs = 14,
3496
		.atu_move_port_mask = 0x1f,
3497
		.pvt = true,
3498
		.multi_chip = true,
3499
		.tag_protocol = DSA_TAG_PROTO_DSA,
3500
		.ops = &mv88e6191_ops,
3501 3502
	},

3503
	[MV88E6240] = {
3504
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3505 3506 3507 3508
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3509
		.max_vid = 4095,
3510
		.port_base_addr = 0x10,
3511
		.global1_addr = 0x1b,
3512
		.global2_addr = 0x1c,
3513
		.age_time_coeff = 15000,
3514
		.g1_irqs = 9,
3515
		.g2_irqs = 10,
3516
		.atu_move_port_mask = 0xf,
3517
		.pvt = true,
3518
		.multi_chip = true,
3519
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3520
		.ops = &mv88e6240_ops,
3521 3522
	},

3523
	[MV88E6290] = {
3524
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3525 3526 3527 3528
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3529
		.max_vid = 8191,
3530 3531
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3532
		.global2_addr = 0x1c,
3533
		.age_time_coeff = 3750,
3534
		.g1_irqs = 9,
3535
		.g2_irqs = 14,
3536
		.atu_move_port_mask = 0x1f,
3537
		.pvt = true,
3538
		.multi_chip = true,
3539
		.tag_protocol = DSA_TAG_PROTO_DSA,
3540 3541 3542
		.ops = &mv88e6290_ops,
	},

3543
	[MV88E6320] = {
3544
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3545 3546 3547 3548
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3549
		.max_vid = 4095,
3550
		.port_base_addr = 0x10,
3551
		.global1_addr = 0x1b,
3552
		.global2_addr = 0x1c,
3553
		.age_time_coeff = 15000,
3554
		.g1_irqs = 8,
3555
		.atu_move_port_mask = 0xf,
3556
		.pvt = true,
3557
		.multi_chip = true,
3558
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3559
		.ops = &mv88e6320_ops,
3560 3561 3562
	},

	[MV88E6321] = {
3563
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3564 3565 3566 3567
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3568
		.max_vid = 4095,
3569
		.port_base_addr = 0x10,
3570
		.global1_addr = 0x1b,
3571
		.global2_addr = 0x1c,
3572
		.age_time_coeff = 15000,
3573
		.g1_irqs = 8,
3574
		.atu_move_port_mask = 0xf,
3575
		.multi_chip = true,
3576
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3577
		.ops = &mv88e6321_ops,
3578 3579
	},

3580
	[MV88E6341] = {
3581
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3582 3583 3584 3585
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3586
		.max_vid = 4095,
3587 3588
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3589
		.global2_addr = 0x1c,
3590
		.age_time_coeff = 3750,
3591
		.atu_move_port_mask = 0x1f,
3592
		.g2_irqs = 10,
3593
		.pvt = true,
3594
		.multi_chip = true,
3595 3596 3597 3598
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6341_ops,
	},

3599
	[MV88E6350] = {
3600
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3601 3602 3603 3604
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3605
		.max_vid = 4095,
3606
		.port_base_addr = 0x10,
3607
		.global1_addr = 0x1b,
3608
		.global2_addr = 0x1c,
3609
		.age_time_coeff = 15000,
3610
		.g1_irqs = 9,
3611
		.g2_irqs = 10,
3612
		.atu_move_port_mask = 0xf,
3613
		.pvt = true,
3614
		.multi_chip = true,
3615
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3616
		.ops = &mv88e6350_ops,
3617 3618 3619
	},

	[MV88E6351] = {
3620
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3621 3622 3623 3624
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3625
		.max_vid = 4095,
3626
		.port_base_addr = 0x10,
3627
		.global1_addr = 0x1b,
3628
		.global2_addr = 0x1c,
3629
		.age_time_coeff = 15000,
3630
		.g1_irqs = 9,
3631
		.g2_irqs = 10,
3632
		.atu_move_port_mask = 0xf,
3633
		.pvt = true,
3634
		.multi_chip = true,
3635
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3636
		.ops = &mv88e6351_ops,
3637 3638 3639
	},

	[MV88E6352] = {
3640
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3641 3642 3643 3644
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3645
		.max_vid = 4095,
3646
		.port_base_addr = 0x10,
3647
		.global1_addr = 0x1b,
3648
		.global2_addr = 0x1c,
3649
		.age_time_coeff = 15000,
3650
		.g1_irqs = 9,
3651
		.g2_irqs = 10,
3652
		.atu_move_port_mask = 0xf,
3653
		.pvt = true,
3654
		.multi_chip = true,
3655
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3656
		.ops = &mv88e6352_ops,
3657
	},
3658
	[MV88E6390] = {
3659
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3660 3661 3662 3663
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3664
		.max_vid = 8191,
3665 3666
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3667
		.global2_addr = 0x1c,
3668
		.age_time_coeff = 3750,
3669
		.g1_irqs = 9,
3670
		.g2_irqs = 14,
3671
		.atu_move_port_mask = 0x1f,
3672
		.pvt = true,
3673
		.multi_chip = true,
3674
		.tag_protocol = DSA_TAG_PROTO_DSA,
3675 3676 3677
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3678
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3679 3680 3681 3682
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3683
		.max_vid = 8191,
3684 3685
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3686
		.global2_addr = 0x1c,
3687
		.age_time_coeff = 3750,
3688
		.g1_irqs = 9,
3689
		.g2_irqs = 14,
3690
		.atu_move_port_mask = 0x1f,
3691
		.pvt = true,
3692
		.multi_chip = true,
3693
		.tag_protocol = DSA_TAG_PROTO_DSA,
3694 3695
		.ops = &mv88e6390x_ops,
	},
3696 3697
};

3698
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3699
{
3700
	int i;
3701

3702 3703 3704
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3705 3706 3707 3708

	return NULL;
}

3709
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3710 3711
{
	const struct mv88e6xxx_info *info;
3712 3713 3714
	unsigned int prod_num, rev;
	u16 id;
	int err;
3715

3716
	mutex_lock(&chip->reg_lock);
3717
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3718 3719 3720
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3721

3722 3723
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3724 3725 3726 3727 3728

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3729
	/* Update the compatible info with the probed one */
3730
	chip->info = info;
3731

3732 3733 3734 3735
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3736 3737
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3738 3739 3740 3741

	return 0;
}

3742
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3743
{
3744
	struct mv88e6xxx_chip *chip;
3745

3746 3747
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3748 3749
		return NULL;

3750
	chip->dev = dev;
3751

3752
	mutex_init(&chip->reg_lock);
3753
	INIT_LIST_HEAD(&chip->mdios);
3754

3755
	return chip;
3756 3757
}

3758
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3759 3760
			      struct mii_bus *bus, int sw_addr)
{
3761
	if (sw_addr == 0)
3762
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3763
	else if (chip->info->multi_chip)
3764
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3765 3766 3767
	else
		return -EINVAL;

3768 3769
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3770 3771 3772 3773

	return 0;
}

3774 3775
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3776
	struct mv88e6xxx_chip *chip = ds->priv;
3777

3778
	return chip->info->tag_protocol;
3779 3780
}

3781 3782 3783
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3784
{
3785
	struct mv88e6xxx_chip *chip;
3786
	struct mii_bus *bus;
3787
	int err;
3788

3789
	bus = dsa_host_dev_to_mii_bus(host_dev);
3790 3791 3792
	if (!bus)
		return NULL;

3793 3794
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3795 3796
		return NULL;

3797
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3798
	chip->info = &mv88e6xxx_table[MV88E6085];
3799

3800
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3801 3802 3803
	if (err)
		goto free;

3804
	err = mv88e6xxx_detect(chip);
3805
	if (err)
3806
		goto free;
3807

3808 3809 3810 3811 3812 3813
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3814 3815
	mv88e6xxx_phy_init(chip);

3816
	err = mv88e6xxx_mdios_register(chip, NULL);
3817
	if (err)
3818
		goto free;
3819

3820
	*priv = chip;
3821

3822
	return chip->info->name;
3823
free:
3824
	devm_kfree(dsa_dev, chip);
3825 3826

	return NULL;
3827 3828
}

3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3844
	struct mv88e6xxx_chip *chip = ds->priv;
3845 3846 3847

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3848
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3849 3850
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3851 3852 3853 3854 3855 3856
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3857
	struct mv88e6xxx_chip *chip = ds->priv;
3858 3859 3860 3861
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3862
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3863 3864 3865 3866 3867 3868 3869
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3870
				   switchdev_obj_dump_cb_t *cb)
3871
{
V
Vivien Didelot 已提交
3872
	struct mv88e6xxx_chip *chip = ds->priv;
3873 3874 3875 3876 3877 3878 3879 3880 3881
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3882
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3883
	.probe			= mv88e6xxx_drv_probe,
3884
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3885 3886 3887 3888 3889 3890
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3891 3892
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3893 3894
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3895
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3896 3897 3898 3899
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3900
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3901 3902 3903
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3904
	.port_fast_age		= mv88e6xxx_port_fast_age,
3905 3906 3907 3908 3909 3910 3911 3912 3913
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3914 3915 3916 3917
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3918 3919
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3920 3921
};

3922 3923 3924 3925
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3926
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3927
{
3928
	struct device *dev = chip->dev;
3929 3930
	struct dsa_switch *ds;

3931
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3932 3933 3934
	if (!ds)
		return -ENOMEM;

3935
	ds->priv = chip;
3936
	ds->ops = &mv88e6xxx_switch_ops;
3937 3938
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3939 3940 3941

	dev_set_drvdata(dev, ds);

3942
	return dsa_register_switch(ds);
3943 3944
}

3945
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3946
{
3947
	dsa_unregister_switch(chip->ds);
3948 3949
}

3950
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3951
{
3952
	struct device *dev = &mdiodev->dev;
3953
	struct device_node *np = dev->of_node;
3954
	const struct mv88e6xxx_info *compat_info;
3955
	struct mv88e6xxx_chip *chip;
3956
	u32 eeprom_len;
3957
	int err;
3958

3959 3960 3961 3962
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3963 3964
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3965 3966
		return -ENOMEM;

3967
	chip->info = compat_info;
3968

3969
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3970 3971
	if (err)
		return err;
3972

3973 3974 3975 3976
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3977
	err = mv88e6xxx_detect(chip);
3978 3979
	if (err)
		return err;
3980

3981 3982
	mv88e6xxx_phy_init(chip);

3983
	if (chip->info->ops->get_eeprom &&
3984
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3985
		chip->eeprom_len = eeprom_len;
3986

3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

4011
		if (chip->info->g2_irqs > 0) {
4012 4013 4014 4015 4016 4017
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4018
	err = mv88e6xxx_mdios_register(chip, np);
4019
	if (err)
4020
		goto out_g2_irq;
4021

4022
	err = mv88e6xxx_register_switch(chip);
4023 4024
	if (err)
		goto out_mdio;
4025

4026
	return 0;
4027 4028

out_mdio:
4029
	mv88e6xxx_mdios_unregister(chip);
4030
out_g2_irq:
4031
	if (chip->info->g2_irqs > 0 && chip->irq > 0)
4032 4033
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4034 4035
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4036
		mv88e6xxx_g1_irq_free(chip);
4037 4038
		mutex_unlock(&chip->reg_lock);
	}
4039 4040
out:
	return err;
4041
}
4042 4043 4044 4045

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4046
	struct mv88e6xxx_chip *chip = ds->priv;
4047

4048
	mv88e6xxx_phy_destroy(chip);
4049
	mv88e6xxx_unregister_switch(chip);
4050
	mv88e6xxx_mdios_unregister(chip);
4051

4052
	if (chip->irq > 0) {
4053
		if (chip->info->g2_irqs > 0)
4054 4055 4056
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4057 4058 4059
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4060 4061 4062 4063
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4064 4065 4066 4067
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4084
	register_switch_driver(&mv88e6xxx_switch_drv);
4085 4086
	return mdio_driver_register(&mv88e6xxx_driver);
}
4087 4088 4089 4090
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4091
	mdio_driver_unregister(&mv88e6xxx_driver);
4092
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4093 4094
}
module_exit(mv88e6xxx_cleanup);
4095 4096 4097 4098

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");