chip.c 122.9 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
11 12 13
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

20
#include <linux/delay.h>
21
#include <linux/etherdevice.h>
22
#include <linux/ethtool.h>
23
#include <linux/if_bridge.h>
24 25 26
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
27
#include <linux/jiffies.h>
28
#include <linux/list.h>
29
#include <linux/mdio.h>
30
#include <linux/module.h>
31
#include <linux/of_device.h>
32
#include <linux/of_irq.h>
33
#include <linux/of_mdio.h>
34
#include <linux/netdevice.h>
35
#include <linux/gpio/consumer.h>
36
#include <linux/phy.h>
37
#include <net/dsa.h>
38
#include <net/switchdev.h>
39

40
#include "mv88e6xxx.h"
41
#include "global1.h"
42
#include "global2.h"
43
#include "port.h"
44

45
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
46
{
47 48
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
49 50 51 52
		dump_stack();
	}
}

53 54 55 56 57 58 59 60 61 62
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
63
 */
64

65
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
66 67
			      int addr, int reg, u16 *val)
{
68
	if (!chip->smi_ops)
69 70
		return -EOPNOTSUPP;

71
	return chip->smi_ops->read(chip, addr, reg, val);
72 73
}

74
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
75 76
			       int addr, int reg, u16 val)
{
77
	if (!chip->smi_ops)
78 79
		return -EOPNOTSUPP;

80
	return chip->smi_ops->write(chip, addr, reg, val);
81 82
}

83
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
84 85 86 87
					  int addr, int reg, u16 *val)
{
	int ret;

88
	ret = mdiobus_read_nested(chip->bus, addr, reg);
89 90 91 92 93 94 95 96
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

97
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
98 99 100 101
					   int addr, int reg, u16 val)
{
	int ret;

102
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
103 104 105 106 107 108
	if (ret < 0)
		return ret;

	return 0;
}

109
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
110 111 112 113
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

114
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
115 116 117 118 119
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
120
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
121 122 123
		if (ret < 0)
			return ret;

124
		if ((ret & SMI_CMD_BUSY) == 0)
125 126 127 128 129 130
			return 0;
	}

	return -ETIMEDOUT;
}

131
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
132
					 int addr, int reg, u16 *val)
133 134 135
{
	int ret;

136
	/* Wait for the bus to become free. */
137
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
138 139 140
	if (ret < 0)
		return ret;

141
	/* Transmit the read command. */
142
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
143
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
144 145 146
	if (ret < 0)
		return ret;

147
	/* Wait for the read command to complete. */
148
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
149 150 151
	if (ret < 0)
		return ret;

152
	/* Read the data. */
153
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
154 155 156
	if (ret < 0)
		return ret;

157
	*val = ret & 0xffff;
158

159
	return 0;
160 161
}

162
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
163
					  int addr, int reg, u16 val)
164 165 166
{
	int ret;

167
	/* Wait for the bus to become free. */
168
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
169 170 171
	if (ret < 0)
		return ret;

172
	/* Transmit the data to write. */
173
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
174 175 176
	if (ret < 0)
		return ret;

177
	/* Transmit the write command. */
178
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
179
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
180 181 182
	if (ret < 0)
		return ret;

183
	/* Wait for the write command to complete. */
184
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
185 186 187 188 189 190
	if (ret < 0)
		return ret;

	return 0;
}

191
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
192 193 194 195
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

196
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
197 198 199
{
	int err;

200
	assert_reg_lock(chip);
201

202
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
203 204 205
	if (err)
		return err;

206
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
207 208 209 210 211
		addr, reg, *val);

	return 0;
}

212
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
213
{
214 215
	int err;

216
	assert_reg_lock(chip);
217

218
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
219 220 221
	if (err)
		return err;

222
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
223 224
		addr, reg, val);

225 226 227
	return 0;
}

228 229 230
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
231 232 233 234
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

235 236 237
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
238 239 240 241
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

242 243 244 245 246 247 248 249 250 251 252 253
static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

254 255 256 257
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
258
	struct mii_bus *bus;
259

260 261
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
262 263
		return -EOPNOTSUPP;

264
	if (!chip->info->ops->phy_read)
265 266 267
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
268 269 270 271 272 273
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
274
	struct mii_bus *bus;
275

276 277
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
278 279
		return -EOPNOTSUPP;

280
	if (!chip->info->ops->phy_write)
281 282 283
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
284 285
}

286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
455 456 457 458 459 460 461
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
462

463
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
464
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
465 466 467
		irq_dispose_mapping(virq);
	}

468
	irq_domain_remove(chip->g1_irq.domain);
469 470 471 472
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
473 474
	int err, irq, virq;
	u16 reg, mask;
475 476 477 478 479 480 481 482 483 484 485 486 487 488

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

489
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
490
	if (err)
491
		goto out_mapping;
492

493
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
494

495
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
496
	if (err)
497
		goto out_disable;
498 499 500 501

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
502
		goto out_disable;
503 504 505 506 507 508

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
509
		goto out_disable;
510 511 512

	return 0;

513 514 515 516 517 518 519 520 521 522 523
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
524 525 526 527

	return err;
}

528
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
529
{
530
	int i;
531

532
	for (i = 0; i < 16; i++) {
533 534 535 536 537 538 539 540 541 542 543 544 545
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

546
	dev_err(chip->dev, "Timeout while waiting for switch\n");
547 548 549
	return -ETIMEDOUT;
}

550
/* Indirect write to single pointer-data register with an Update bit */
551
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
552 553
{
	u16 val;
554
	int err;
555 556

	/* Wait until the previous operation is completed */
557 558 559
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
560 561 562 563 564 565 566

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

567
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
568
{
569 570
	if (!chip->info->ops->ppu_disable)
		return 0;
571

572
	return chip->info->ops->ppu_disable(chip);
573 574
}

575
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
576
{
577 578
	if (!chip->info->ops->ppu_enable)
		return 0;
579

580
	return chip->info->ops->ppu_enable(chip);
581 582 583 584
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
585
	struct mv88e6xxx_chip *chip;
586

587
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
588

589
	mutex_lock(&chip->reg_lock);
590

591 592 593 594
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
595
	}
596

597
	mutex_unlock(&chip->reg_lock);
598 599 600 601
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
602
	struct mv88e6xxx_chip *chip = (void *)_ps;
603

604
	schedule_work(&chip->ppu_work);
605 606
}

607
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
608 609 610
{
	int ret;

611
	mutex_lock(&chip->ppu_mutex);
612

613
	/* If the PHY polling unit is enabled, disable it so that
614 615 616 617
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
618 619
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
620
		if (ret < 0) {
621
			mutex_unlock(&chip->ppu_mutex);
622 623
			return ret;
		}
624
		chip->ppu_disabled = 1;
625
	} else {
626
		del_timer(&chip->ppu_timer);
627
		ret = 0;
628 629 630 631 632
	}

	return ret;
}

633
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
634
{
635
	/* Schedule a timer to re-enable the PHY polling unit. */
636 637
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
638 639
}

640
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
641
{
642 643
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
644 645
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
646 647
}

648 649 650 651 652
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

653 654 655
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
656
{
657
	int err;
658

659 660 661
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
662
		mv88e6xxx_ppu_access_put(chip);
663 664
	}

665
	return err;
666 667
}

668 669 670
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
671
{
672
	int err;
673

674 675 676
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
677
		mv88e6xxx_ppu_access_put(chip);
678 679
	}

680
	return err;
681 682
}

683
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
684
{
685
	return chip->info->family == MV88E6XXX_FAMILY_6097;
686 687
}

688
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
689
{
690
	return chip->info->family == MV88E6XXX_FAMILY_6165;
691 692
}

693 694 695 696 697
static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
{
	return chip->info->family == MV88E6XXX_FAMILY_6341;
}

698
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
699
{
700
	return chip->info->family == MV88E6XXX_FAMILY_6351;
701 702
}

703
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
704
{
705
	return chip->info->family == MV88E6XXX_FAMILY_6352;
706 707
}

708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

740 741 742 743 744 745
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

746 747 748 749 750 751 752 753 754
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

755 756 757 758
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
759 760
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
761
{
V
Vivien Didelot 已提交
762
	struct mv88e6xxx_chip *chip = ds->priv;
763
	int err;
764 765 766 767

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

768
	mutex_lock(&chip->reg_lock);
769 770
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
771
	mutex_unlock(&chip->reg_lock);
772 773 774

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
775 776
}

777
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
778
{
779 780
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
781

782
	return chip->info->ops->stats_snapshot(chip, port);
783 784
}

785
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
845 846
};

847
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
848
					    struct mv88e6xxx_hw_stat *s,
849 850
					    int port, u16 bank1_select,
					    u16 histogram)
851 852 853
{
	u32 low;
	u32 high = 0;
854
	u16 reg = 0;
855
	int err;
856 857
	u64 value;

858
	switch (s->type) {
859
	case STATS_TYPE_PORT:
860 861
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
862 863
			return UINT64_MAX;

864
		low = reg;
865
		if (s->sizeof_stat == 4) {
866 867
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
868
				return UINT64_MAX;
869
			high = reg;
870
		}
871
		break;
872
	case STATS_TYPE_BANK1:
873
		reg = bank1_select;
874 875
		/* fall through */
	case STATS_TYPE_BANK0:
876
		reg |= s->reg | histogram;
877
		mv88e6xxx_g1_stats_read(chip, reg, &low);
878
		if (s->sizeof_stat == 8)
879
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
880 881 882 883 884
	}
	value = (((u64)high) << 16) | low;
	return value;
}

885 886
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
887
{
888 889
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
890

891 892
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
893
		if (stat->type & types) {
894 895 896 897
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
898
	}
899 900
}

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
917
{
V
Vivien Didelot 已提交
918
	struct mv88e6xxx_chip *chip = ds->priv;
919 920 921 922 923 924 925 926

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
927 928 929 930 931
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
932
		if (stat->type & types)
933 934 935
			j++;
	}
	return j;
936 937
}

938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

960
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
961 962
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
963 964 965 966 967 968 969
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
970 971 972
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
973 974 975 976 977 978 979 980 981
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
982 983
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
984 985 986 987 988 989
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
990 991 992 993 994 995 996 997 998 999 1000
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
1001 1002 1003 1004 1005 1006 1007 1008 1009
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

1010 1011
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1012
{
V
Vivien Didelot 已提交
1013
	struct mv88e6xxx_chip *chip = ds->priv;
1014 1015
	int ret;

1016
	mutex_lock(&chip->reg_lock);
1017

1018
	ret = mv88e6xxx_stats_snapshot(chip, port);
1019
	if (ret < 0) {
1020
		mutex_unlock(&chip->reg_lock);
1021 1022
		return;
	}
1023 1024

	mv88e6xxx_get_stats(chip, port, data);
1025

1026
	mutex_unlock(&chip->reg_lock);
1027 1028
}

1029 1030 1031 1032 1033 1034 1035 1036
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1037
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1038 1039 1040 1041
{
	return 32 * sizeof(u16);
}

1042 1043
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1044
{
V
Vivien Didelot 已提交
1045
	struct mv88e6xxx_chip *chip = ds->priv;
1046 1047
	int err;
	u16 reg;
1048 1049 1050 1051 1052 1053 1054
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1055
	mutex_lock(&chip->reg_lock);
1056

1057 1058
	for (i = 0; i < 32; i++) {

1059 1060 1061
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1062
	}
1063

1064
	mutex_unlock(&chip->reg_lock);
1065 1066
}

1067 1068
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1069
{
V
Vivien Didelot 已提交
1070
	struct mv88e6xxx_chip *chip = ds->priv;
1071 1072
	u16 reg;
	int err;
1073

1074
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1075 1076
		return -EOPNOTSUPP;

1077
	mutex_lock(&chip->reg_lock);
1078

1079 1080
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1081
		goto out;
1082 1083 1084 1085

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1086
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1087
	if (err)
1088
		goto out;
1089

1090
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1091
out:
1092
	mutex_unlock(&chip->reg_lock);
1093 1094

	return err;
1095 1096
}

1097 1098
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1099
{
V
Vivien Didelot 已提交
1100
	struct mv88e6xxx_chip *chip = ds->priv;
1101 1102
	u16 reg;
	int err;
1103

1104
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1105 1106
		return -EOPNOTSUPP;

1107
	mutex_lock(&chip->reg_lock);
1108

1109 1110
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1111 1112
		goto out;

1113
	reg &= ~0x0300;
1114 1115 1116 1117 1118
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1119
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1120
out:
1121
	mutex_unlock(&chip->reg_lock);
1122

1123
	return err;
1124 1125
}

1126
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1127
{
1128 1129 1130
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1131 1132
	int i;

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

1159
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1160 1161
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1162 1163 1164

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1165

1166
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1167 1168
}

1169 1170
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1171
{
V
Vivien Didelot 已提交
1172
	struct mv88e6xxx_chip *chip = ds->priv;
1173
	int stp_state;
1174
	int err;
1175 1176 1177

	switch (state) {
	case BR_STATE_DISABLED:
1178
		stp_state = PORT_CONTROL_STATE_DISABLED;
1179 1180 1181
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1182
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1183 1184
		break;
	case BR_STATE_LEARNING:
1185
		stp_state = PORT_CONTROL_STATE_LEARNING;
1186 1187 1188
		break;
	case BR_STATE_FORWARDING:
	default:
1189
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1190 1191 1192
		break;
	}

1193
	mutex_lock(&chip->reg_lock);
1194
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1195
	mutex_unlock(&chip->reg_lock);
1196 1197

	if (err)
1198
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1199 1200
}

1201 1202
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1203 1204
	int err;

1205 1206 1207 1208
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1209 1210 1211 1212
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1213 1214 1215
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1216 1217 1218 1219 1220 1221 1222 1223 1224
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1225
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1226 1227 1228 1229

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1230 1231
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1232 1233 1234
	int dev, port;
	int err;

1235 1236 1237 1238 1239 1240
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1254 1255
}

1256 1257 1258 1259 1260 1261
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1262
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1263 1264 1265 1266 1267 1268
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1269
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1270
{
1271
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1272 1273
}

1274
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1275
{
1276
	int err;
1277

1278 1279 1280
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1281

1282
	return _mv88e6xxx_vtu_wait(chip);
1283 1284
}

1285
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1286 1287 1288
{
	int ret;

1289
	ret = _mv88e6xxx_vtu_wait(chip);
1290 1291 1292
	if (ret < 0)
		return ret;

1293
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1294 1295
}

1296
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1297
					struct mv88e6xxx_vtu_entry *entry,
1298 1299 1300
					unsigned int nibble_offset)
{
	u16 regs[3];
1301
	int i, err;
1302 1303

	for (i = 0; i < 3; ++i) {
1304
		u16 *reg = &regs[i];
1305

1306 1307 1308
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1309 1310
	}

1311
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1312 1313 1314 1315 1316 1317 1318 1319 1320
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1321
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1322
				   struct mv88e6xxx_vtu_entry *entry)
1323
{
1324
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1325 1326
}

1327
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1328
				   struct mv88e6xxx_vtu_entry *entry)
1329
{
1330
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1331 1332
}

1333
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1334
					 struct mv88e6xxx_vtu_entry *entry,
1335 1336 1337
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1338
	int i, err;
1339

1340
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1341 1342 1343 1344 1345 1346 1347
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1348 1349 1350 1351 1352
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1353 1354 1355 1356 1357
	}

	return 0;
}

1358
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1359
				    struct mv88e6xxx_vtu_entry *entry)
1360
{
1361
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1362 1363
}

1364
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1365
				    struct mv88e6xxx_vtu_entry *entry)
1366
{
1367
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1368 1369
}

1370
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1371
{
1372 1373
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1374 1375
}

1376
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1377
				  struct mv88e6xxx_vtu_entry *entry)
1378
{
1379
	struct mv88e6xxx_vtu_entry next = { 0 };
1380 1381
	u16 val;
	int err;
1382

1383 1384 1385
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1386

1387 1388 1389
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1390

1391 1392 1393
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1394

1395 1396
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1397 1398

	if (next.valid) {
1399 1400 1401
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1402

1403
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1404 1405 1406
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1407

1408
			next.fid = val & GLOBAL_VTU_FID_MASK;
1409
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1410 1411 1412
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1413 1414 1415
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1416

1417 1418
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1419
		}
1420

1421
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1422 1423 1424
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1425

1426
			next.sid = val & GLOBAL_VTU_SID_MASK;
1427 1428 1429 1430 1431 1432 1433
		}
	}

	*entry = next;
	return 0;
}

1434 1435 1436
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1437
{
V
Vivien Didelot 已提交
1438
	struct mv88e6xxx_chip *chip = ds->priv;
1439
	struct mv88e6xxx_vtu_entry next;
1440 1441 1442
	u16 pvid;
	int err;

1443
	if (!chip->info->max_vid)
1444 1445
		return -EOPNOTSUPP;

1446
	mutex_lock(&chip->reg_lock);
1447

1448
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1449 1450 1451
	if (err)
		goto unlock;

1452
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1453 1454 1455 1456
	if (err)
		goto unlock;

	do {
1457
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1468 1469
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1481
	} while (next.vid < chip->info->max_vid);
1482 1483

unlock:
1484
	mutex_unlock(&chip->reg_lock);
1485 1486 1487 1488

	return err;
}

1489
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1490
				    struct mv88e6xxx_vtu_entry *entry)
1491
{
1492
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1493
	u16 reg = 0;
1494
	int err;
1495

1496 1497 1498
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1499 1500 1501 1502 1503

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1504 1505 1506
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1507

1508
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1509
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1510 1511 1512
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1513
	}
1514

1515
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1516
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1517 1518 1519
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1520
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1521 1522 1523 1524 1525
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1526 1527 1528 1529 1530
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1531 1532 1533
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1534

1535
	return _mv88e6xxx_vtu_cmd(chip, op);
1536 1537
}

1538
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1539
				  struct mv88e6xxx_vtu_entry *entry)
1540
{
1541
	struct mv88e6xxx_vtu_entry next = { 0 };
1542 1543
	u16 val;
	int err;
1544

1545 1546 1547
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1548

1549 1550 1551 1552
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1553

1554 1555 1556
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1557

1558 1559 1560
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1561

1562
	next.sid = val & GLOBAL_VTU_SID_MASK;
1563

1564 1565 1566
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1567

1568
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1569 1570

	if (next.valid) {
1571 1572 1573
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1574 1575 1576 1577 1578 1579
	}

	*entry = next;
	return 0;
}

1580
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1581
				    struct mv88e6xxx_vtu_entry *entry)
1582 1583
{
	u16 reg = 0;
1584
	int err;
1585

1586 1587 1588
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1589 1590 1591 1592 1593

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1594 1595 1596
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1597 1598 1599

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1600 1601 1602
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1603 1604

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1605 1606 1607
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1608

1609
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1610 1611
}

1612
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1613 1614
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1615
	struct mv88e6xxx_vtu_entry vlan;
1616
	int i, err;
1617 1618 1619

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1620
	/* Set every FID bit used by the (un)bridged ports */
1621
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1622
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1623 1624 1625 1626 1627 1628
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1629
	/* Set every FID bit used by the VLAN entries */
1630
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1631 1632 1633 1634
	if (err)
		return err;

	do {
1635
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1636 1637 1638 1639 1640 1641 1642
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1643
	} while (vlan.vid < chip->info->max_vid);
1644 1645 1646 1647 1648

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1649
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1650 1651 1652
		return -ENOSPC;

	/* Clear the database */
1653
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1654 1655
}

1656
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1657
			      struct mv88e6xxx_vtu_entry *entry)
1658
{
1659
	struct dsa_switch *ds = chip->ds;
1660
	struct mv88e6xxx_vtu_entry vlan = {
1661 1662 1663
		.valid = true,
		.vid = vid,
	};
1664 1665
	int i, err;

1666
	err = mv88e6xxx_atu_new(chip, &vlan.fid);
1667 1668
	if (err)
		return err;
1669

1670
	/* exclude all ports except the CPU and DSA ports */
1671
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1672 1673 1674
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1675

1676
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1677 1678
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
	    mv88e6xxx_6341_family(chip)) {
1679
		struct mv88e6xxx_vtu_entry vstp;
1680 1681 1682 1683 1684 1685

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1686
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1687 1688 1689 1690 1691 1692 1693 1694
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1695
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1696 1697 1698 1699 1700 1701 1702 1703 1704
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1705
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1706
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1707 1708 1709 1710 1711 1712
{
	int err;

	if (!vid)
		return -EINVAL;

1713
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1714 1715 1716
	if (err)
		return err;

1717
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1728
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1729 1730 1731 1732 1733
	}

	return err;
}

1734 1735 1736
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1737
	struct mv88e6xxx_chip *chip = ds->priv;
1738
	struct mv88e6xxx_vtu_entry vlan;
1739 1740 1741 1742 1743
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1744
	mutex_lock(&chip->reg_lock);
1745

1746
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1747 1748 1749 1750
	if (err)
		goto unlock;

	do {
1751
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1752 1753 1754 1755 1756 1757 1758 1759 1760
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1761
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1762 1763 1764
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1765 1766 1767
			if (!ds->ports[port].netdev)
				continue;

1768 1769 1770 1771
			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1772 1773
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1774 1775
				break; /* same bridge, check next VLAN */

1776
			if (!ds->ports[i].bridge_dev)
1777 1778
				continue;

1779
			netdev_warn(ds->ports[port].netdev,
1780 1781
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1782
				    netdev_name(ds->ports[i].bridge_dev));
1783 1784 1785 1786 1787 1788
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1789
	mutex_unlock(&chip->reg_lock);
1790 1791 1792 1793

	return err;
}

1794 1795
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1796
{
V
Vivien Didelot 已提交
1797
	struct mv88e6xxx_chip *chip = ds->priv;
1798
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1799
		PORT_CONTROL_2_8021Q_DISABLED;
1800
	int err;
1801

1802
	if (!chip->info->max_vid)
1803 1804
		return -EOPNOTSUPP;

1805
	mutex_lock(&chip->reg_lock);
1806
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1807
	mutex_unlock(&chip->reg_lock);
1808

1809
	return err;
1810 1811
}

1812 1813 1814 1815
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1816
{
V
Vivien Didelot 已提交
1817
	struct mv88e6xxx_chip *chip = ds->priv;
1818 1819
	int err;

1820
	if (!chip->info->max_vid)
1821 1822
		return -EOPNOTSUPP;

1823 1824 1825 1826 1827 1828 1829 1830
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1831 1832 1833 1834 1835 1836
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1837
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1838
				    u16 vid, bool untagged)
1839
{
1840
	struct mv88e6xxx_vtu_entry vlan;
1841 1842
	int err;

1843
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1844
	if (err)
1845
		return err;
1846 1847 1848 1849 1850

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1851
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1852 1853
}

1854 1855 1856
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1857
{
V
Vivien Didelot 已提交
1858
	struct mv88e6xxx_chip *chip = ds->priv;
1859 1860 1861 1862
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1863
	if (!chip->info->max_vid)
1864 1865
		return;

1866
	mutex_lock(&chip->reg_lock);
1867

1868
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1869
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1870 1871
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1872
				   vid, untagged ? 'u' : 't');
1873

1874
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1875
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1876
			   vlan->vid_end);
1877

1878
	mutex_unlock(&chip->reg_lock);
1879 1880
}

1881
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1882
				    int port, u16 vid)
1883
{
1884
	struct dsa_switch *ds = chip->ds;
1885
	struct mv88e6xxx_vtu_entry vlan;
1886 1887
	int i, err;

1888
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1889
	if (err)
1890
		return err;
1891

1892 1893
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1894
		return -EOPNOTSUPP;
1895 1896 1897 1898

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1899
	vlan.valid = false;
1900
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1901
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1902 1903 1904
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1905
			vlan.valid = true;
1906 1907 1908 1909
			break;
		}
	}

1910
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1911 1912 1913
	if (err)
		return err;

1914
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1915 1916
}

1917 1918
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1919
{
V
Vivien Didelot 已提交
1920
	struct mv88e6xxx_chip *chip = ds->priv;
1921 1922 1923
	u16 pvid, vid;
	int err = 0;

1924
	if (!chip->info->max_vid)
1925 1926
		return -EOPNOTSUPP;

1927
	mutex_lock(&chip->reg_lock);
1928

1929
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1930 1931 1932
	if (err)
		goto unlock;

1933
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1934
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1935 1936 1937 1938
		if (err)
			goto unlock;

		if (vid == pvid) {
1939
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1940 1941 1942 1943 1944
			if (err)
				goto unlock;
		}
	}

1945
unlock:
1946
	mutex_unlock(&chip->reg_lock);
1947 1948 1949 1950

	return err;
}

1951 1952 1953
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1954
{
1955
	struct mv88e6xxx_vtu_entry vlan;
1956
	struct mv88e6xxx_atu_entry entry;
1957 1958
	int err;

1959 1960
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1961
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1962
	else
1963
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1964 1965
	if (err)
		return err;
1966

1967 1968 1969 1970 1971
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1972 1973 1974
	if (err)
		return err;

1975 1976 1977 1978 1979 1980 1981
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1982 1983
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1984 1985
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1986 1987
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1988
		entry.portvec |= BIT(port);
1989
		entry.state = state;
1990 1991
	}

1992
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1993 1994
}

1995 1996 1997
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1998 1999 2000 2001 2002 2003 2004
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2005 2006 2007
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2008
{
V
Vivien Didelot 已提交
2009
	struct mv88e6xxx_chip *chip = ds->priv;
2010

2011
	mutex_lock(&chip->reg_lock);
2012 2013 2014
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2015
	mutex_unlock(&chip->reg_lock);
2016 2017
}

2018 2019
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2020
{
V
Vivien Didelot 已提交
2021
	struct mv88e6xxx_chip *chip = ds->priv;
2022
	int err;
2023

2024
	mutex_lock(&chip->reg_lock);
2025 2026
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2027
	mutex_unlock(&chip->reg_lock);
2028

2029
	return err;
2030 2031
}

2032 2033 2034 2035
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2036
{
2037
	struct mv88e6xxx_atu_entry addr;
2038 2039
	int err;

2040 2041
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
2042 2043

	do {
2044
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
2045
		if (err)
2046
			return err;
2047 2048 2049 2050

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2051
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
2052 2053 2054 2055
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2056

2057 2058 2059 2060
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2061 2062
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2063 2064 2065 2066
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2067 2068 2069 2070 2071 2072 2073 2074 2075
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2076 2077
		} else {
			return -EOPNOTSUPP;
2078
		}
2079 2080 2081 2082

		err = cb(obj);
		if (err)
			return err;
2083 2084 2085 2086 2087
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2088 2089 2090
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2091
{
2092
	struct mv88e6xxx_vtu_entry vlan = {
2093
		.vid = chip->info->max_vid,
2094
	};
2095
	u16 fid;
2096 2097
	int err;

2098
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2099
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2100
	if (err)
2101
		return err;
2102

2103
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2104
	if (err)
2105
		return err;
2106

2107
	/* Dump VLANs' Filtering Information Databases */
2108
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2109
	if (err)
2110
		return err;
2111 2112

	do {
2113
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2114
		if (err)
2115
			return err;
2116 2117 2118 2119

		if (!vlan.valid)
			break;

2120 2121
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2122
		if (err)
2123
			return err;
2124
	} while (vlan.vid < chip->info->max_vid);
2125

2126 2127 2128 2129 2130 2131 2132
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2133
	struct mv88e6xxx_chip *chip = ds->priv;
2134 2135 2136 2137
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2138
	mutex_unlock(&chip->reg_lock);
2139 2140 2141 2142

	return err;
}

2143 2144
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
2145
{
2146
	struct dsa_switch *ds;
2147
	int port;
2148
	int dev;
2149
	int err;
2150

2151 2152 2153 2154
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
2155
			if (err)
2156
				return err;
2157 2158 2159
		}
	}

2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
2189
	mutex_unlock(&chip->reg_lock);
2190

2191
	return err;
2192 2193
}

2194 2195
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
2196
{
V
Vivien Didelot 已提交
2197
	struct mv88e6xxx_chip *chip = ds->priv;
2198

2199
	mutex_lock(&chip->reg_lock);
2200 2201 2202
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
2203
	mutex_unlock(&chip->reg_lock);
2204 2205
}

2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

2236 2237 2238 2239 2240 2241 2242 2243
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2257
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2258
{
2259
	int i, err;
2260

2261
	/* Set all ports to the Disabled state */
2262
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2263 2264
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2265 2266
		if (err)
			return err;
2267 2268
	}

2269 2270 2271
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2272 2273
	usleep_range(2000, 4000);

2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2285
	mv88e6xxx_hardware_reset(chip);
2286

2287
	return mv88e6xxx_software_reset(chip);
2288 2289
}

2290
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2291
{
2292 2293
	u16 val;
	int err;
2294

2295 2296 2297 2298
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2299

2300 2301 2302
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2303 2304
	}

2305
	return err;
2306 2307
}

2308 2309 2310
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
				   enum mv88e6xxx_frame_mode frame, u16 egress,
				   u16 etype)
2311 2312 2313
{
	int err;

2314 2315 2316 2317
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2318 2319 2320
	if (err)
		return err;

2321 2322 2323 2324 2325 2326 2327 2328
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
2329 2330
}

2331
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2332
{
2333 2334 2335 2336
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2337

2338 2339 2340 2341 2342 2343
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2344

2345 2346 2347 2348 2349 2350
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
				       PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
}
2351

2352 2353 2354 2355
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2356

2357 2358
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
2359

2360 2361 2362
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2363

2364 2365
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2366

2367
	return -EINVAL;
2368 2369
}

2370
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2371
{
2372
	bool message = dsa_is_dsa_port(chip->ds, port);
2373

2374
	return mv88e6xxx_port_set_message_port(chip, port, message);
2375
}
2376

2377
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2378
{
2379
	bool flood = port == dsa_upstream_port(chip->ds);
2380

2381 2382 2383 2384
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2385

2386
	return 0;
2387 2388
}

2389
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2390
{
2391
	struct dsa_switch *ds = chip->ds;
2392
	int err;
2393
	u16 reg;
2394

2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2424
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2425 2426
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2427 2428 2429
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2430

2431
	err = mv88e6xxx_setup_port_mode(chip, port);
2432 2433
	if (err)
		return err;
2434

2435
	err = mv88e6xxx_setup_egress_floods(chip, port);
2436 2437 2438
	if (err)
		return err;

2439 2440 2441
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2442
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2453 2454 2455
		}
	}

2456
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2457
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2458 2459 2460
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2461
	 */
2462 2463 2464
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2465

2466 2467 2468 2469
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
2470 2471
		if (err)
			return err;
2472 2473
	}

2474 2475 2476 2477 2478
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

2479 2480 2481 2482 2483 2484
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2485 2486 2487 2488 2489
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2490
	reg = 1 << port;
2491 2492
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2493
		reg = 0;
2494

2495 2496 2497
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2498 2499

	/* Egress rate control 2: disable egress rate control. */
2500 2501 2502
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2503

2504 2505
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2506 2507
		if (err)
			return err;
2508
	}
2509

2510 2511 2512 2513 2514 2515
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2516 2517
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2518 2519
		if (err)
			return err;
2520
	}
2521

2522 2523
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2524 2525
		if (err)
			return err;
2526 2527
	}

2528 2529
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2530 2531
		if (err)
			return err;
2532 2533
	}

2534
	err = mv88e6xxx_setup_message_port(chip, port);
2535 2536
	if (err)
		return err;
2537

2538
	/* Port based VLAN map: give each port the same default address
2539 2540
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2541
	 */
2542
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2543 2544
	if (err)
		return err;
2545

2546
	err = mv88e6xxx_port_vlan_map(chip, port);
2547 2548
	if (err)
		return err;
2549 2550 2551 2552

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2553
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2554 2555
}

2556
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2557 2558 2559
{
	int err;

2560
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2561 2562 2563
	if (err)
		return err;

2564
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2565 2566 2567
	if (err)
		return err;

2568 2569 2570 2571 2572
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2573 2574
}

2575 2576 2577
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2578
	struct mv88e6xxx_chip *chip = ds->priv;
2579 2580 2581
	int err;

	mutex_lock(&chip->reg_lock);
2582
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2583 2584 2585 2586 2587
	mutex_unlock(&chip->reg_lock);

	return err;
}

2588
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2589
{
2590
	struct dsa_switch *ds = chip->ds;
2591
	u32 upstream_port = dsa_upstream_port(ds);
2592
	int err;
2593

2594 2595 2596
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2597
	err = mv88e6xxx_ppu_enable(chip);
2598 2599 2600
	if (err)
		return err;

2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2612

2613
	/* Disable remote management, and set the switch's DSA device number. */
2614 2615 2616
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2617 2618 2619
	if (err)
		return err;

2620 2621 2622 2623 2624
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2625
	/* Configure the IP ToS mapping registers. */
2626
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2627
	if (err)
2628
		return err;
2629
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2630
	if (err)
2631
		return err;
2632
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2633
	if (err)
2634
		return err;
2635
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2636
	if (err)
2637
		return err;
2638
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2639
	if (err)
2640
		return err;
2641
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2642
	if (err)
2643
		return err;
2644
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2645
	if (err)
2646
		return err;
2647
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2648
	if (err)
2649
		return err;
2650 2651

	/* Configure the IEEE 802.1p priority mapping register. */
2652
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2653
	if (err)
2654
		return err;
2655

2656 2657 2658 2659 2660
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2661
	/* Clear the statistics counters for all ports */
2662 2663
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2664 2665 2666 2667
	if (err)
		return err;

	/* Wait for the flush to complete. */
2668
	err = mv88e6xxx_g1_stats_wait(chip);
2669 2670 2671 2672 2673 2674
	if (err)
		return err;

	return 0;
}

2675
static int mv88e6xxx_setup(struct dsa_switch *ds)
2676
{
V
Vivien Didelot 已提交
2677
	struct mv88e6xxx_chip *chip = ds->priv;
2678
	int err;
2679 2680
	int i;

2681
	chip->ds = ds;
2682
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2683

2684
	mutex_lock(&chip->reg_lock);
2685

2686
	/* Setup Switch Port Registers */
2687
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2688 2689 2690 2691 2692 2693 2694
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2695 2696 2697
	if (err)
		goto unlock;

2698 2699 2700
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2701 2702 2703
		if (err)
			goto unlock;
	}
2704

2705 2706 2707 2708
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2709 2710 2711 2712
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2724
unlock:
2725
	mutex_unlock(&chip->reg_lock);
2726

2727
	return err;
2728 2729
}

2730 2731
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2732
	struct mv88e6xxx_chip *chip = ds->priv;
2733 2734
	int err;

2735 2736
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2737

2738 2739
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2740 2741 2742 2743 2744
	mutex_unlock(&chip->reg_lock);

	return err;
}

2745
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2746
{
2747 2748
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2749 2750
	u16 val;
	int err;
2751

2752 2753 2754
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2755
	mutex_lock(&chip->reg_lock);
2756
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2757
	mutex_unlock(&chip->reg_lock);
2758

2759 2760 2761 2762 2763 2764 2765 2766
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2767
	return err ? err : val;
2768 2769
}

2770
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2771
{
2772 2773
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2774
	int err;
2775

2776 2777 2778
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2779
	mutex_lock(&chip->reg_lock);
2780
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2781
	mutex_unlock(&chip->reg_lock);
2782 2783

	return err;
2784 2785
}

2786
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2787 2788
				   struct device_node *np,
				   bool external)
2789 2790
{
	static int index;
2791
	struct mv88e6xxx_mdio_bus *mdio_bus;
2792 2793 2794
	struct mii_bus *bus;
	int err;

2795
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2796 2797 2798
	if (!bus)
		return -ENOMEM;

2799
	mdio_bus = bus->priv;
2800
	mdio_bus->bus = bus;
2801
	mdio_bus->chip = chip;
2802 2803
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2804

2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2815
	bus->parent = chip->dev;
2816

2817 2818
	if (np)
		err = of_mdiobus_register(bus, np);
2819 2820 2821
	else
		err = mdiobus_register(bus);
	if (err) {
2822
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2823
		return err;
2824
	}
2825 2826 2827 2828 2829

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2830 2831

	return 0;
2832
}
2833

2834 2835 2836 2837 2838
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2839

2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2870 2871
}

2872
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2873 2874

{
2875 2876
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2877

2878 2879
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2880

2881 2882
		mdiobus_unregister(bus);
	}
2883 2884
}

2885 2886
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2887
	struct mv88e6xxx_chip *chip = ds->priv;
2888 2889 2890 2891 2892 2893 2894

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2895
	struct mv88e6xxx_chip *chip = ds->priv;
2896 2897
	int err;

2898 2899
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2900

2901 2902
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2916
	struct mv88e6xxx_chip *chip = ds->priv;
2917 2918
	int err;

2919 2920 2921
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2922 2923 2924 2925
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2926
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2927 2928 2929 2930 2931
	mutex_unlock(&chip->reg_lock);

	return err;
}

2932
static const struct mv88e6xxx_ops mv88e6085_ops = {
2933
	/* MV88E6XXX_FAMILY_6097 */
2934
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2935 2936
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2937
	.port_set_link = mv88e6xxx_port_set_link,
2938
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2939
	.port_set_speed = mv88e6185_port_set_speed,
2940
	.port_tag_remap = mv88e6095_port_tag_remap,
2941
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2942
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2943
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2944
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2945
	.port_pause_config = mv88e6097_port_pause_config,
2946
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2947
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2948
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2949 2950
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2951
	.stats_get_stats = mv88e6095_stats_get_stats,
2952 2953
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2954
	.watchdog_ops = &mv88e6097_watchdog_ops,
2955
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2956 2957
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2958
	.reset = mv88e6185_g1_reset,
2959 2960 2961
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2962
	/* MV88E6XXX_FAMILY_6095 */
2963
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2964 2965
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2966
	.port_set_link = mv88e6xxx_port_set_link,
2967
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2968
	.port_set_speed = mv88e6185_port_set_speed,
2969
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2970
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2971
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2972
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2973 2974
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2975
	.stats_get_stats = mv88e6095_stats_get_stats,
2976
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2977 2978
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2979
	.reset = mv88e6185_g1_reset,
2980 2981
};

2982
static const struct mv88e6xxx_ops mv88e6097_ops = {
2983
	/* MV88E6XXX_FAMILY_6097 */
2984 2985 2986 2987 2988 2989
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2990
	.port_tag_remap = mv88e6095_port_tag_remap,
2991
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2992
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2993
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2994
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2995
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2996
	.port_pause_config = mv88e6097_port_pause_config,
2997
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2998
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2999 3000 3001 3002
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3003 3004
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3005
	.watchdog_ops = &mv88e6097_watchdog_ops,
3006
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3007
	.reset = mv88e6352_g1_reset,
3008 3009
};

3010
static const struct mv88e6xxx_ops mv88e6123_ops = {
3011
	/* MV88E6XXX_FAMILY_6165 */
3012
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3013 3014
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3015
	.port_set_link = mv88e6xxx_port_set_link,
3016
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3017
	.port_set_speed = mv88e6185_port_set_speed,
3018
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3019
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3020
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3021
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3022
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3023 3024
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3025
	.stats_get_stats = mv88e6095_stats_get_stats,
3026 3027
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3028
	.watchdog_ops = &mv88e6097_watchdog_ops,
3029
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3030
	.reset = mv88e6352_g1_reset,
3031 3032 3033
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3034
	/* MV88E6XXX_FAMILY_6185 */
3035
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3036 3037
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3038
	.port_set_link = mv88e6xxx_port_set_link,
3039
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3040
	.port_set_speed = mv88e6185_port_set_speed,
3041
	.port_tag_remap = mv88e6095_port_tag_remap,
3042
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3043
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3044
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3045
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3046
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3047
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3048
	.port_pause_config = mv88e6097_port_pause_config,
3049
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3050 3051
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3052
	.stats_get_stats = mv88e6095_stats_get_stats,
3053 3054
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3055
	.watchdog_ops = &mv88e6097_watchdog_ops,
3056
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3057 3058
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3059
	.reset = mv88e6185_g1_reset,
3060 3061
};

3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

3093
static const struct mv88e6xxx_ops mv88e6161_ops = {
3094
	/* MV88E6XXX_FAMILY_6165 */
3095
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3096 3097
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3098
	.port_set_link = mv88e6xxx_port_set_link,
3099
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3100
	.port_set_speed = mv88e6185_port_set_speed,
3101
	.port_tag_remap = mv88e6095_port_tag_remap,
3102
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3103
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3104
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3105
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3106
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3107
	.port_pause_config = mv88e6097_port_pause_config,
3108
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3109
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3110
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3111 3112
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3113
	.stats_get_stats = mv88e6095_stats_get_stats,
3114 3115
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3116
	.watchdog_ops = &mv88e6097_watchdog_ops,
3117
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3118
	.reset = mv88e6352_g1_reset,
3119 3120 3121
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3122
	/* MV88E6XXX_FAMILY_6165 */
3123
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3124 3125
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3126
	.port_set_link = mv88e6xxx_port_set_link,
3127
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3128
	.port_set_speed = mv88e6185_port_set_speed,
3129
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3130
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3131
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3132 3133
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3134
	.stats_get_stats = mv88e6095_stats_get_stats,
3135 3136
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3137
	.watchdog_ops = &mv88e6097_watchdog_ops,
3138
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3139
	.reset = mv88e6352_g1_reset,
3140 3141 3142
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3143
	/* MV88E6XXX_FAMILY_6351 */
3144
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3145 3146
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3147
	.port_set_link = mv88e6xxx_port_set_link,
3148
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3149
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3150
	.port_set_speed = mv88e6185_port_set_speed,
3151
	.port_tag_remap = mv88e6095_port_tag_remap,
3152
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3153
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3154
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3155
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3156
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3157
	.port_pause_config = mv88e6097_port_pause_config,
3158
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3159
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3160
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3161 3162
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3163
	.stats_get_stats = mv88e6095_stats_get_stats,
3164 3165
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3166
	.watchdog_ops = &mv88e6097_watchdog_ops,
3167
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3168
	.reset = mv88e6352_g1_reset,
3169 3170 3171
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3172
	/* MV88E6XXX_FAMILY_6352 */
3173 3174
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3175
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3176 3177
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3178
	.port_set_link = mv88e6xxx_port_set_link,
3179
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3180
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3181
	.port_set_speed = mv88e6352_port_set_speed,
3182
	.port_tag_remap = mv88e6095_port_tag_remap,
3183
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3184
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3185
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3186
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3187
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3188
	.port_pause_config = mv88e6097_port_pause_config,
3189
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3190
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3191
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3192 3193
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3194
	.stats_get_stats = mv88e6095_stats_get_stats,
3195 3196
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3197
	.watchdog_ops = &mv88e6097_watchdog_ops,
3198
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3199
	.reset = mv88e6352_g1_reset,
3200 3201 3202
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3203
	/* MV88E6XXX_FAMILY_6351 */
3204
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3205 3206
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3207
	.port_set_link = mv88e6xxx_port_set_link,
3208
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3209
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3210
	.port_set_speed = mv88e6185_port_set_speed,
3211
	.port_tag_remap = mv88e6095_port_tag_remap,
3212
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3213
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3214
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3215
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3216
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3217
	.port_pause_config = mv88e6097_port_pause_config,
3218
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3219
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3220
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3221 3222
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3223
	.stats_get_stats = mv88e6095_stats_get_stats,
3224 3225
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3226
	.watchdog_ops = &mv88e6097_watchdog_ops,
3227
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3228
	.reset = mv88e6352_g1_reset,
3229 3230 3231
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3232
	/* MV88E6XXX_FAMILY_6352 */
3233 3234
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3235
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3236 3237
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3238
	.port_set_link = mv88e6xxx_port_set_link,
3239
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3240
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3241
	.port_set_speed = mv88e6352_port_set_speed,
3242
	.port_tag_remap = mv88e6095_port_tag_remap,
3243
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3244
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3245
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3246
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3247
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3248
	.port_pause_config = mv88e6097_port_pause_config,
3249
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3250
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3251
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3252 3253
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3254
	.stats_get_stats = mv88e6095_stats_get_stats,
3255 3256
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3257
	.watchdog_ops = &mv88e6097_watchdog_ops,
3258
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3259
	.reset = mv88e6352_g1_reset,
3260 3261 3262
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3263
	/* MV88E6XXX_FAMILY_6185 */
3264
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3265 3266
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3267
	.port_set_link = mv88e6xxx_port_set_link,
3268
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3269
	.port_set_speed = mv88e6185_port_set_speed,
3270
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3271
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3272
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3273
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3274
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3275 3276
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3277
	.stats_get_stats = mv88e6095_stats_get_stats,
3278 3279
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3280
	.watchdog_ops = &mv88e6097_watchdog_ops,
3281
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3282 3283
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3284
	.reset = mv88e6185_g1_reset,
3285 3286
};

3287
static const struct mv88e6xxx_ops mv88e6190_ops = {
3288
	/* MV88E6XXX_FAMILY_6390 */
3289 3290
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3291 3292 3293 3294 3295 3296 3297
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3298
	.port_tag_remap = mv88e6390_port_tag_remap,
3299
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3300
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3301
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3302
	.port_pause_config = mv88e6390_port_pause_config,
3303
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3304
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3305
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3306
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3307 3308
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3309
	.stats_get_stats = mv88e6390_stats_get_stats,
3310 3311
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3312
	.watchdog_ops = &mv88e6390_watchdog_ops,
3313
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3314
	.reset = mv88e6352_g1_reset,
3315 3316 3317
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3318
	/* MV88E6XXX_FAMILY_6390 */
3319 3320
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3321 3322 3323 3324 3325 3326 3327
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3328
	.port_tag_remap = mv88e6390_port_tag_remap,
3329
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3330
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3331
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3332
	.port_pause_config = mv88e6390_port_pause_config,
3333
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3334
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3335
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3336
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3337 3338
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3339
	.stats_get_stats = mv88e6390_stats_get_stats,
3340 3341
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3342
	.watchdog_ops = &mv88e6390_watchdog_ops,
3343
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3344
	.reset = mv88e6352_g1_reset,
3345 3346 3347
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3348
	/* MV88E6XXX_FAMILY_6390 */
3349 3350
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3351 3352 3353 3354 3355 3356 3357
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3358
	.port_tag_remap = mv88e6390_port_tag_remap,
3359
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3360
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3361
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3362
	.port_pause_config = mv88e6390_port_pause_config,
3363
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3364
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3365
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3366
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3367 3368
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3369
	.stats_get_stats = mv88e6390_stats_get_stats,
3370 3371
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3372
	.watchdog_ops = &mv88e6390_watchdog_ops,
3373
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3374
	.reset = mv88e6352_g1_reset,
3375 3376
};

3377
static const struct mv88e6xxx_ops mv88e6240_ops = {
3378
	/* MV88E6XXX_FAMILY_6352 */
3379 3380
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3381
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3382 3383
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3384
	.port_set_link = mv88e6xxx_port_set_link,
3385
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3386
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3387
	.port_set_speed = mv88e6352_port_set_speed,
3388
	.port_tag_remap = mv88e6095_port_tag_remap,
3389
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3390
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3391
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3392
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3393
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3394
	.port_pause_config = mv88e6097_port_pause_config,
3395
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3396
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3397
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3398 3399
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3400
	.stats_get_stats = mv88e6095_stats_get_stats,
3401 3402
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3403
	.watchdog_ops = &mv88e6097_watchdog_ops,
3404
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3405
	.reset = mv88e6352_g1_reset,
3406 3407
};

3408
static const struct mv88e6xxx_ops mv88e6290_ops = {
3409
	/* MV88E6XXX_FAMILY_6390 */
3410 3411
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3412 3413 3414 3415 3416 3417 3418
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3419
	.port_tag_remap = mv88e6390_port_tag_remap,
3420
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3421
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3422
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3423
	.port_pause_config = mv88e6390_port_pause_config,
3424
	.port_set_cmode = mv88e6390x_port_set_cmode,
3425
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3426
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3427
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3428
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3429 3430
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3431
	.stats_get_stats = mv88e6390_stats_get_stats,
3432 3433
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3434
	.watchdog_ops = &mv88e6390_watchdog_ops,
3435
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3436
	.reset = mv88e6352_g1_reset,
3437 3438
};

3439
static const struct mv88e6xxx_ops mv88e6320_ops = {
3440
	/* MV88E6XXX_FAMILY_6320 */
3441 3442
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3443
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3444 3445
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3446
	.port_set_link = mv88e6xxx_port_set_link,
3447
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3448
	.port_set_speed = mv88e6185_port_set_speed,
3449
	.port_tag_remap = mv88e6095_port_tag_remap,
3450
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3451
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3452
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3453
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3454
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3455
	.port_pause_config = mv88e6097_port_pause_config,
3456
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3457
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3458
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3459 3460
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3461
	.stats_get_stats = mv88e6320_stats_get_stats,
3462 3463
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3464
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3465
	.reset = mv88e6352_g1_reset,
3466 3467 3468
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3469
	/* MV88E6XXX_FAMILY_6321 */
3470 3471
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3472
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3473 3474
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3475
	.port_set_link = mv88e6xxx_port_set_link,
3476
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3477
	.port_set_speed = mv88e6185_port_set_speed,
3478
	.port_tag_remap = mv88e6095_port_tag_remap,
3479
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3480
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3481
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3482
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3483
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3484
	.port_pause_config = mv88e6097_port_pause_config,
3485
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3486
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3487
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3488 3489
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3490
	.stats_get_stats = mv88e6320_stats_get_stats,
3491 3492
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3493
	.reset = mv88e6352_g1_reset,
3494 3495
};

3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

3527
static const struct mv88e6xxx_ops mv88e6350_ops = {
3528
	/* MV88E6XXX_FAMILY_6351 */
3529
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3530 3531
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3532
	.port_set_link = mv88e6xxx_port_set_link,
3533
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3534
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3535
	.port_set_speed = mv88e6185_port_set_speed,
3536
	.port_tag_remap = mv88e6095_port_tag_remap,
3537
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3538
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3539
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3540
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3541
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3542
	.port_pause_config = mv88e6097_port_pause_config,
3543
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3544
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3545
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3546 3547
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3548
	.stats_get_stats = mv88e6095_stats_get_stats,
3549 3550
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3551
	.watchdog_ops = &mv88e6097_watchdog_ops,
3552
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3553
	.reset = mv88e6352_g1_reset,
3554 3555 3556
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3557
	/* MV88E6XXX_FAMILY_6351 */
3558
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3559 3560
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3561
	.port_set_link = mv88e6xxx_port_set_link,
3562
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3563
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3564
	.port_set_speed = mv88e6185_port_set_speed,
3565
	.port_tag_remap = mv88e6095_port_tag_remap,
3566
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3567
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3568
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3569
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3570
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3571
	.port_pause_config = mv88e6097_port_pause_config,
3572
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3573
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3574
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3575 3576
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3577
	.stats_get_stats = mv88e6095_stats_get_stats,
3578 3579
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3580
	.watchdog_ops = &mv88e6097_watchdog_ops,
3581
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3582
	.reset = mv88e6352_g1_reset,
3583 3584 3585
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3586
	/* MV88E6XXX_FAMILY_6352 */
3587 3588
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3589
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3590 3591
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3592
	.port_set_link = mv88e6xxx_port_set_link,
3593
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3594
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3595
	.port_set_speed = mv88e6352_port_set_speed,
3596
	.port_tag_remap = mv88e6095_port_tag_remap,
3597
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3598
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3599
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3600
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3601
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3602
	.port_pause_config = mv88e6097_port_pause_config,
3603
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3604
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3605
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3606 3607
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3608
	.stats_get_stats = mv88e6095_stats_get_stats,
3609 3610
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3611
	.watchdog_ops = &mv88e6097_watchdog_ops,
3612
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3613
	.reset = mv88e6352_g1_reset,
3614 3615
};

3616
static const struct mv88e6xxx_ops mv88e6390_ops = {
3617
	/* MV88E6XXX_FAMILY_6390 */
3618 3619
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3620 3621 3622 3623 3624 3625 3626
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3627
	.port_tag_remap = mv88e6390_port_tag_remap,
3628
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3629
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3630
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3631
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3632
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3633
	.port_pause_config = mv88e6390_port_pause_config,
3634
	.port_set_cmode = mv88e6390x_port_set_cmode,
3635
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3636
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3637
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3638
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3639 3640
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3641
	.stats_get_stats = mv88e6390_stats_get_stats,
3642 3643
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3644
	.watchdog_ops = &mv88e6390_watchdog_ops,
3645
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3646
	.reset = mv88e6352_g1_reset,
3647 3648 3649
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3650
	/* MV88E6XXX_FAMILY_6390 */
3651 3652
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3653 3654 3655 3656 3657 3658 3659
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3660
	.port_tag_remap = mv88e6390_port_tag_remap,
3661
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3662
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3663
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3664
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3665
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3666
	.port_pause_config = mv88e6390_port_pause_config,
3667
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3668
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3669
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3670
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3671 3672
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3673
	.stats_get_stats = mv88e6390_stats_get_stats,
3674 3675
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3676
	.watchdog_ops = &mv88e6390_watchdog_ops,
3677
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3678
	.reset = mv88e6352_g1_reset,
3679 3680
};

3681 3682 3683 3684 3685 3686 3687
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3688
		.max_vid = 4095,
3689
		.port_base_addr = 0x10,
3690
		.global1_addr = 0x1b,
3691
		.age_time_coeff = 15000,
3692
		.g1_irqs = 8,
3693
		.atu_move_port_mask = 0xf,
3694
		.pvt = true,
3695
		.tag_protocol = DSA_TAG_PROTO_DSA,
3696
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3697
		.ops = &mv88e6085_ops,
3698 3699 3700 3701 3702 3703 3704 3705
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3706
		.max_vid = 4095,
3707
		.port_base_addr = 0x10,
3708
		.global1_addr = 0x1b,
3709
		.age_time_coeff = 15000,
3710
		.g1_irqs = 8,
3711
		.atu_move_port_mask = 0xf,
3712
		.tag_protocol = DSA_TAG_PROTO_DSA,
3713
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3714
		.ops = &mv88e6095_ops,
3715 3716
	},

3717 3718 3719 3720 3721 3722
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3723
		.max_vid = 4095,
3724 3725 3726
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3727
		.g1_irqs = 8,
3728
		.atu_move_port_mask = 0xf,
3729
		.pvt = true,
3730
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3731 3732 3733 3734
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3735 3736 3737 3738 3739 3740
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3741
		.max_vid = 4095,
3742
		.port_base_addr = 0x10,
3743
		.global1_addr = 0x1b,
3744
		.age_time_coeff = 15000,
3745
		.g1_irqs = 9,
3746
		.atu_move_port_mask = 0xf,
3747
		.pvt = true,
3748
		.tag_protocol = DSA_TAG_PROTO_DSA,
3749
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3750
		.ops = &mv88e6123_ops,
3751 3752 3753 3754 3755 3756 3757 3758
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3759
		.max_vid = 4095,
3760
		.port_base_addr = 0x10,
3761
		.global1_addr = 0x1b,
3762
		.age_time_coeff = 15000,
3763
		.g1_irqs = 9,
3764
		.atu_move_port_mask = 0xf,
3765
		.tag_protocol = DSA_TAG_PROTO_DSA,
3766
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3767
		.ops = &mv88e6131_ops,
3768 3769
	},

3770 3771 3772 3773 3774 3775
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3776
		.max_vid = 4095,
3777 3778 3779 3780
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3781
		.pvt = true,
3782 3783 3784 3785 3786
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3787 3788 3789 3790 3791 3792
	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3793
		.max_vid = 4095,
3794
		.port_base_addr = 0x10,
3795
		.global1_addr = 0x1b,
3796
		.age_time_coeff = 15000,
3797
		.g1_irqs = 9,
3798
		.atu_move_port_mask = 0xf,
3799
		.pvt = true,
3800
		.tag_protocol = DSA_TAG_PROTO_DSA,
3801
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3802
		.ops = &mv88e6161_ops,
3803 3804 3805 3806 3807 3808 3809 3810
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3811
		.max_vid = 4095,
3812
		.port_base_addr = 0x10,
3813
		.global1_addr = 0x1b,
3814
		.age_time_coeff = 15000,
3815
		.g1_irqs = 9,
3816
		.atu_move_port_mask = 0xf,
3817
		.pvt = true,
3818
		.tag_protocol = DSA_TAG_PROTO_DSA,
3819
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3820
		.ops = &mv88e6165_ops,
3821 3822 3823 3824 3825 3826 3827 3828
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3829
		.max_vid = 4095,
3830
		.port_base_addr = 0x10,
3831
		.global1_addr = 0x1b,
3832
		.age_time_coeff = 15000,
3833
		.g1_irqs = 9,
3834
		.atu_move_port_mask = 0xf,
3835
		.pvt = true,
3836
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3837
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3838
		.ops = &mv88e6171_ops,
3839 3840 3841 3842 3843 3844 3845 3846
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3847
		.max_vid = 4095,
3848
		.port_base_addr = 0x10,
3849
		.global1_addr = 0x1b,
3850
		.age_time_coeff = 15000,
3851
		.g1_irqs = 9,
3852
		.atu_move_port_mask = 0xf,
3853
		.pvt = true,
3854
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3855
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3856
		.ops = &mv88e6172_ops,
3857 3858 3859 3860 3861 3862 3863 3864
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3865
		.max_vid = 4095,
3866
		.port_base_addr = 0x10,
3867
		.global1_addr = 0x1b,
3868
		.age_time_coeff = 15000,
3869
		.g1_irqs = 9,
3870
		.atu_move_port_mask = 0xf,
3871
		.pvt = true,
3872
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3873
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3874
		.ops = &mv88e6175_ops,
3875 3876 3877 3878 3879 3880 3881 3882
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3883
		.max_vid = 4095,
3884
		.port_base_addr = 0x10,
3885
		.global1_addr = 0x1b,
3886
		.age_time_coeff = 15000,
3887
		.g1_irqs = 9,
3888
		.atu_move_port_mask = 0xf,
3889
		.pvt = true,
3890
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3891
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3892
		.ops = &mv88e6176_ops,
3893 3894 3895 3896 3897 3898 3899 3900
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3901
		.max_vid = 4095,
3902
		.port_base_addr = 0x10,
3903
		.global1_addr = 0x1b,
3904
		.age_time_coeff = 15000,
3905
		.g1_irqs = 8,
3906
		.atu_move_port_mask = 0xf,
3907
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3908
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3909
		.ops = &mv88e6185_ops,
3910 3911
	},

3912 3913 3914 3915 3916 3917 3918 3919
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3920
		.tag_protocol = DSA_TAG_PROTO_DSA,
3921
		.age_time_coeff = 3750,
3922
		.g1_irqs = 9,
3923
		.pvt = true,
3924
		.atu_move_port_mask = 0x1f,
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3937
		.age_time_coeff = 3750,
3938
		.g1_irqs = 9,
3939
		.atu_move_port_mask = 0x1f,
3940
		.pvt = true,
3941
		.tag_protocol = DSA_TAG_PROTO_DSA,
3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3954
		.age_time_coeff = 3750,
3955
		.g1_irqs = 9,
3956
		.atu_move_port_mask = 0x1f,
3957
		.pvt = true,
3958
		.tag_protocol = DSA_TAG_PROTO_DSA,
3959
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3960
		.ops = &mv88e6191_ops,
3961 3962
	},

3963 3964 3965 3966 3967 3968
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3969
		.max_vid = 4095,
3970
		.port_base_addr = 0x10,
3971
		.global1_addr = 0x1b,
3972
		.age_time_coeff = 15000,
3973
		.g1_irqs = 9,
3974
		.atu_move_port_mask = 0xf,
3975
		.pvt = true,
3976
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3977
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3978
		.ops = &mv88e6240_ops,
3979 3980
	},

3981 3982 3983 3984 3985 3986 3987 3988
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3989
		.age_time_coeff = 3750,
3990
		.g1_irqs = 9,
3991
		.atu_move_port_mask = 0x1f,
3992
		.pvt = true,
3993
		.tag_protocol = DSA_TAG_PROTO_DSA,
3994 3995 3996 3997
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3998 3999 4000 4001 4002 4003
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4004
		.max_vid = 4095,
4005
		.port_base_addr = 0x10,
4006
		.global1_addr = 0x1b,
4007
		.age_time_coeff = 15000,
4008
		.g1_irqs = 8,
4009
		.atu_move_port_mask = 0xf,
4010
		.pvt = true,
4011
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4012
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4013
		.ops = &mv88e6320_ops,
4014 4015 4016 4017 4018 4019 4020 4021
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4022
		.max_vid = 4095,
4023
		.port_base_addr = 0x10,
4024
		.global1_addr = 0x1b,
4025
		.age_time_coeff = 15000,
4026
		.g1_irqs = 8,
4027
		.atu_move_port_mask = 0xf,
4028
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4029
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4030
		.ops = &mv88e6321_ops,
4031 4032
	},

4033 4034 4035 4036 4037 4038
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
4039
		.max_vid = 4095,
4040 4041 4042
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
4043
		.atu_move_port_mask = 0x1f,
4044
		.pvt = true,
4045 4046 4047 4048 4049
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

4050 4051 4052 4053 4054 4055
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4056
		.max_vid = 4095,
4057
		.port_base_addr = 0x10,
4058
		.global1_addr = 0x1b,
4059
		.age_time_coeff = 15000,
4060
		.g1_irqs = 9,
4061
		.atu_move_port_mask = 0xf,
4062
		.pvt = true,
4063
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4064
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4065
		.ops = &mv88e6350_ops,
4066 4067 4068 4069 4070 4071 4072 4073
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4074
		.max_vid = 4095,
4075
		.port_base_addr = 0x10,
4076
		.global1_addr = 0x1b,
4077
		.age_time_coeff = 15000,
4078
		.g1_irqs = 9,
4079
		.atu_move_port_mask = 0xf,
4080
		.pvt = true,
4081
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4082
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4083
		.ops = &mv88e6351_ops,
4084 4085 4086 4087 4088 4089 4090 4091
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4092
		.max_vid = 4095,
4093
		.port_base_addr = 0x10,
4094
		.global1_addr = 0x1b,
4095
		.age_time_coeff = 15000,
4096
		.g1_irqs = 9,
4097
		.atu_move_port_mask = 0xf,
4098
		.pvt = true,
4099
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4100
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4101
		.ops = &mv88e6352_ops,
4102
	},
4103 4104 4105 4106 4107 4108 4109 4110
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4111
		.age_time_coeff = 3750,
4112
		.g1_irqs = 9,
4113
		.atu_move_port_mask = 0x1f,
4114
		.pvt = true,
4115
		.tag_protocol = DSA_TAG_PROTO_DSA,
4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4127
		.age_time_coeff = 3750,
4128
		.g1_irqs = 9,
4129
		.atu_move_port_mask = 0x1f,
4130
		.pvt = true,
4131
		.tag_protocol = DSA_TAG_PROTO_DSA,
4132 4133 4134
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
4135 4136
};

4137
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4138
{
4139
	int i;
4140

4141 4142 4143
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4144 4145 4146 4147

	return NULL;
}

4148
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4149 4150
{
	const struct mv88e6xxx_info *info;
4151 4152 4153
	unsigned int prod_num, rev;
	u16 id;
	int err;
4154

4155 4156 4157 4158 4159
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4160 4161 4162 4163 4164 4165 4166 4167

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4168
	/* Update the compatible info with the probed one */
4169
	chip->info = info;
4170

4171 4172 4173 4174
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4175 4176
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4177 4178 4179 4180

	return 0;
}

4181
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4182
{
4183
	struct mv88e6xxx_chip *chip;
4184

4185 4186
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4187 4188
		return NULL;

4189
	chip->dev = dev;
4190

4191
	mutex_init(&chip->reg_lock);
4192
	INIT_LIST_HEAD(&chip->mdios);
4193

4194
	return chip;
4195 4196
}

4197 4198
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4199
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4200 4201 4202
		mv88e6xxx_ppu_state_init(chip);
}

4203 4204
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4205
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4206 4207 4208
		mv88e6xxx_ppu_state_destroy(chip);
}

4209
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4210 4211
			      struct mii_bus *bus, int sw_addr)
{
4212
	if (sw_addr == 0)
4213
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4214
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4215
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4216 4217 4218
	else
		return -EINVAL;

4219 4220
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4221 4222 4223 4224

	return 0;
}

4225 4226
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4227
	struct mv88e6xxx_chip *chip = ds->priv;
4228

4229
	return chip->info->tag_protocol;
4230 4231
}

4232 4233 4234
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4235
{
4236
	struct mv88e6xxx_chip *chip;
4237
	struct mii_bus *bus;
4238
	int err;
4239

4240
	bus = dsa_host_dev_to_mii_bus(host_dev);
4241 4242 4243
	if (!bus)
		return NULL;

4244 4245
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4246 4247
		return NULL;

4248
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4249
	chip->info = &mv88e6xxx_table[MV88E6085];
4250

4251
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4252 4253 4254
	if (err)
		goto free;

4255
	err = mv88e6xxx_detect(chip);
4256
	if (err)
4257
		goto free;
4258

4259 4260 4261 4262 4263 4264
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4265 4266
	mv88e6xxx_phy_init(chip);

4267
	err = mv88e6xxx_mdios_register(chip, NULL);
4268
	if (err)
4269
		goto free;
4270

4271
	*priv = chip;
4272

4273
	return chip->info->name;
4274
free:
4275
	devm_kfree(dsa_dev, chip);
4276 4277

	return NULL;
4278 4279
}

4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4295
	struct mv88e6xxx_chip *chip = ds->priv;
4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4307
	struct mv88e6xxx_chip *chip = ds->priv;
4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4322
	struct mv88e6xxx_chip *chip = ds->priv;
4323 4324 4325 4326 4327 4328 4329 4330 4331
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4332
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4333
	.probe			= mv88e6xxx_drv_probe,
4334
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4335 4336 4337 4338 4339 4340 4341 4342
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4343
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4344 4345 4346 4347
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4348
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4349 4350 4351
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4352
	.port_fast_age		= mv88e6xxx_port_fast_age,
4353 4354 4355 4356 4357 4358 4359 4360 4361
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4362 4363 4364 4365
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4366 4367
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4368 4369
};

4370 4371 4372 4373
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4374
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4375
{
4376
	struct device *dev = chip->dev;
4377 4378
	struct dsa_switch *ds;

4379
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4380 4381 4382
	if (!ds)
		return -ENOMEM;

4383
	ds->priv = chip;
4384
	ds->ops = &mv88e6xxx_switch_ops;
4385 4386
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4387 4388 4389

	dev_set_drvdata(dev, ds);

4390
	return dsa_register_switch(ds, dev);
4391 4392
}

4393
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4394
{
4395
	dsa_unregister_switch(chip->ds);
4396 4397
}

4398
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4399
{
4400
	struct device *dev = &mdiodev->dev;
4401
	struct device_node *np = dev->of_node;
4402
	const struct mv88e6xxx_info *compat_info;
4403
	struct mv88e6xxx_chip *chip;
4404
	u32 eeprom_len;
4405
	int err;
4406

4407 4408 4409 4410
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4411 4412
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4413 4414
		return -ENOMEM;

4415
	chip->info = compat_info;
4416

4417
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4418 4419
	if (err)
		return err;
4420

4421 4422 4423 4424
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4425
	err = mv88e6xxx_detect(chip);
4426 4427
	if (err)
		return err;
4428

4429 4430
	mv88e6xxx_phy_init(chip);

4431
	if (chip->info->ops->get_eeprom &&
4432
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4433
		chip->eeprom_len = eeprom_len;
4434

4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4466
	err = mv88e6xxx_mdios_register(chip, np);
4467
	if (err)
4468
		goto out_g2_irq;
4469

4470
	err = mv88e6xxx_register_switch(chip);
4471 4472
	if (err)
		goto out_mdio;
4473

4474
	return 0;
4475 4476

out_mdio:
4477
	mv88e6xxx_mdios_unregister(chip);
4478
out_g2_irq:
4479
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4480 4481
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4482 4483
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4484
		mv88e6xxx_g1_irq_free(chip);
4485 4486
		mutex_unlock(&chip->reg_lock);
	}
4487 4488
out:
	return err;
4489
}
4490 4491 4492 4493

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4494
	struct mv88e6xxx_chip *chip = ds->priv;
4495

4496
	mv88e6xxx_phy_destroy(chip);
4497
	mv88e6xxx_unregister_switch(chip);
4498
	mv88e6xxx_mdios_unregister(chip);
4499

4500 4501 4502 4503 4504
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4505 4506 4507
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4508 4509 4510 4511
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4512 4513 4514 4515
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4532
	register_switch_driver(&mv88e6xxx_switch_drv);
4533 4534
	return mdio_driver_register(&mv88e6xxx_driver);
}
4535 4536 4537 4538
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4539
	mdio_driver_unregister(&mv88e6xxx_driver);
4540
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4541 4542
}
module_exit(mv88e6xxx_cleanup);
4543 4544 4545 4546

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");