chip.c 141.5 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/platform_data/mv88e6xxx.h>
32
#include <linux/netdevice.h>
33
#include <linux/gpio/consumer.h>
34
#include <linux/phy.h>
35
#include <linux/phylink.h>
36
#include <net/dsa.h>
37

38
#include "chip.h"
39
#include "global1.h"
40
#include "global2.h"
41
#include "hwtstamp.h"
42
#include "phy.h"
43
#include "port.h"
44
#include "ptp.h"
45
#include "serdes.h"
46

47
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
48
{
49 50
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
51 52 53 54
		dump_stack();
	}
}

55 56 57 58 59 60 61 62 63 64
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
65
 */
66

67
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
68 69
			      int addr, int reg, u16 *val)
{
70
	if (!chip->smi_ops)
71 72
		return -EOPNOTSUPP;

73
	return chip->smi_ops->read(chip, addr, reg, val);
74 75
}

76
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
77 78
			       int addr, int reg, u16 val)
{
79
	if (!chip->smi_ops)
80 81
		return -EOPNOTSUPP;

82
	return chip->smi_ops->write(chip, addr, reg, val);
83 84
}

85
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
86 87 88 89
					  int addr, int reg, u16 *val)
{
	int ret;

90
	ret = mdiobus_read_nested(chip->bus, addr, reg);
91 92 93 94 95 96 97 98
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

99
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
100 101 102 103
					   int addr, int reg, u16 val)
{
	int ret;

104
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
105 106 107 108 109 110
	if (ret < 0)
		return ret;

	return 0;
}

111
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
112 113 114 115
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

116
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
117 118 119 120 121
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
122
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
123 124 125
		if (ret < 0)
			return ret;

126
		if ((ret & SMI_CMD_BUSY) == 0)
127 128 129 130 131 132
			return 0;
	}

	return -ETIMEDOUT;
}

133
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
134
					 int addr, int reg, u16 *val)
135 136 137
{
	int ret;

138
	/* Wait for the bus to become free. */
139
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
140 141 142
	if (ret < 0)
		return ret;

143
	/* Transmit the read command. */
144
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
145
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Wait for the read command to complete. */
150
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
151 152 153
	if (ret < 0)
		return ret;

154
	/* Read the data. */
155
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
156 157 158
	if (ret < 0)
		return ret;

159
	*val = ret & 0xffff;
160

161
	return 0;
162 163
}

164
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
165
					  int addr, int reg, u16 val)
166 167 168
{
	int ret;

169
	/* Wait for the bus to become free. */
170
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the data to write. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
176 177 178
	if (ret < 0)
		return ret;

179
	/* Transmit the write command. */
180
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
181
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
182 183 184
	if (ret < 0)
		return ret;

185
	/* Wait for the write command to complete. */
186
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
187 188 189 190 191 192
	if (ret < 0)
		return ret;

	return 0;
}

193
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
194 195 196 197
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

198
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
199 200 201
{
	int err;

202
	assert_reg_lock(chip);
203

204
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
205 206 207
	if (err)
		return err;

208
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
209 210 211 212 213
		addr, reg, *val);

	return 0;
}

214
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
215
{
216 217
	int err;

218
	assert_reg_lock(chip);
219

220
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
221 222 223
	if (err)
		return err;

224
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
225 226
		addr, reg, val);

227 228 229
	return 0;
}

230
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
231 232 233 234 235 236 237 238 239 240 241
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

258
static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
259 260 261 262 263
{
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
264
	u16 ctl1;
265 266 267
	int err;

	mutex_lock(&chip->reg_lock);
268
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
269 270 271 272 273
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

274 275 276 277 278 279 280 281
	do {
		for (n = 0; n < chip->g1_irq.nirqs; ++n) {
			if (reg & (1 << n)) {
				sub_irq = irq_find_mapping(chip->g1_irq.domain,
							   n);
				handle_nested_irq(sub_irq);
				++nhandled;
			}
282
		}
283 284 285 286 287 288 289 290 291 292 293 294 295

		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
		if (err)
			goto unlock;
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
unlock:
		mutex_unlock(&chip->reg_lock);
		if (err)
			goto out;
		ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
	} while (reg & ctl1);

296 297 298 299
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

300 301 302 303 304 305 306
static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;

	return mv88e6xxx_g1_irq_thread_work(chip);
}

307 308 309 310 311 312 313 314 315 316 317 318 319 320
static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

321
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
322 323 324 325 326 327
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

328
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
329 330 331 332 333 334 335
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

336
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

362
/* To be called with reg_lock held */
363
static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
364 365
{
	int irq, virq;
366 367
	u16 mask;

368
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
369
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
370
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
371

372
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
373
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
374 375 376
		irq_dispose_mapping(virq);
	}

377
	irq_domain_remove(chip->g1_irq.domain);
378 379
}

380 381
static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
382 383 384 385
	/*
	 * free_irq must be called without reg_lock taken because the irq
	 * handler takes this lock, too.
	 */
386
	free_irq(chip->irq, chip);
387 388 389 390

	mutex_lock(&chip->reg_lock);
	mv88e6xxx_g1_irq_free_common(chip);
	mutex_unlock(&chip->reg_lock);
391 392 393
}

static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
394
{
395 396
	int err, irq, virq;
	u16 reg, mask;
397 398 399 400 401 402 403 404 405 406 407 408 409 410

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

411
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
412
	if (err)
413
		goto out_mapping;
414

415
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
416

417
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
418
	if (err)
419
		goto out_disable;
420 421

	/* Reading the interrupt status clears (most of) them */
422
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
423
	if (err)
424
		goto out_disable;
425 426 427

	return 0;

428
out_disable:
429
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
430
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
431 432 433 434 435 436 437 438

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
439 440 441 442

	return err;
}

443 444
static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
445 446
	static struct lock_class_key lock_key;
	static struct lock_class_key request_key;
447 448 449 450 451 452
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

453 454 455 456 457 458
	/* These lock classes tells lockdep that global 1 irqs are in
	 * a different category than their parent GPIO, so it won't
	 * report false recursion.
	 */
	irq_set_lockdep_class(chip->irq, &lock_key, &request_key);

459
	mutex_unlock(&chip->reg_lock);
460 461
	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
462
				   IRQF_ONESHOT | IRQF_SHARED,
463
				   dev_name(chip->dev), chip);
464
	mutex_lock(&chip->reg_lock);
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	if (err)
		mv88e6xxx_g1_irq_free_common(chip);

	return err;
}

static void mv88e6xxx_irq_poll(struct kthread_work *work)
{
	struct mv88e6xxx_chip *chip = container_of(work,
						   struct mv88e6xxx_chip,
						   irq_poll_work.work);
	mv88e6xxx_g1_irq_thread_work(chip);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));
}

static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

	kthread_init_delayed_work(&chip->irq_poll_work,
				  mv88e6xxx_irq_poll);

493
	chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
494 495 496 497 498 499 500 501 502 503 504 505 506
	if (IS_ERR(chip->kworker))
		return PTR_ERR(chip->kworker);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));

	return 0;
}

static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
{
	kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
	kthread_destroy_worker(chip->kworker);
507 508 509 510

	mutex_lock(&chip->reg_lock);
	mv88e6xxx_g1_irq_free_common(chip);
	mutex_unlock(&chip->reg_lock);
511 512
}

513
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
514
{
515
	int i;
516

517
	for (i = 0; i < 16; i++) {
518 519 520 521 522 523 524 525 526 527 528 529 530
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

531
	dev_err(chip->dev, "Timeout while waiting for switch\n");
532 533 534
	return -ETIMEDOUT;
}

535
/* Indirect write to single pointer-data register with an Update bit */
536
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
537 538
{
	u16 val;
539
	int err;
540 541

	/* Wait until the previous operation is completed */
542 543 544
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
545 546 547 548 549 550 551

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

552 553 554
int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port, int link,
			     int speed, int duplex, int pause,
			     phy_interface_t mode)
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

572 573 574 575 576 577
	if (chip->info->ops->port_set_pause) {
		err = chip->info->ops->port_set_pause(chip, port, pause);
		if (err)
			goto restore_link;
	}

578 579 580 581 582 583 584 585 586 587 588 589
	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

590 591 592 593 594 595
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

596 597 598
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
599
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
600 601 602 603

	return err;
}

604 605 606 607 608 609 610
static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	return port < chip->info->num_internal_phys;
}

611 612 613 614
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
615 616
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
617
{
V
Vivien Didelot 已提交
618
	struct mv88e6xxx_chip *chip = ds->priv;
619
	int err;
620

621 622
	if (!phy_is_pseudo_fixed_link(phydev) &&
	    mv88e6xxx_phy_is_internal(ds, port))
623 624
		return;

625
	mutex_lock(&chip->reg_lock);
626
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
627 628
				       phydev->duplex, phydev->pause,
				       phydev->interface);
629
	mutex_unlock(&chip->reg_lock);
630 631

	if (err && err != -EOPNOTSUPP)
632
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
633 634
}

635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (!phy_interface_mode_is_8023z(state->interface)) {
		/* 10M and 100M are only supported in non-802.3z mode */
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 10baseT_Full);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 100baseT_Full);
	}
}

static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* FIXME: if the port is in 1000Base-X mode, then it only supports
	 * 1000M FD speeds.  In this case, CMODE will indicate 5.
	 */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

661 662 663 664 665 666 667 668 669 670 671 672 673 674
static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (port >= 5)
		phylink_set(mask, 2500baseX_Full);

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
690
	if (port >= 9) {
691
		phylink_set(mask, 2500baseX_Full);
692 693
		phylink_set(mask, 2500baseT_Full);
	}
694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
					unsigned long *mask,
					struct phylink_link_state *state)
{
	if (port >= 9) {
		phylink_set(mask, 10000baseT_Full);
		phylink_set(mask, 10000baseKR_Full);
	}

	mv88e6390_phylink_validate(chip, port, mask, state);
}

714 715 716 717
static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
			       unsigned long *supported,
			       struct phylink_link_state *state)
{
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	struct mv88e6xxx_chip *chip = ds->priv;

	/* Allow all the expected bits */
	phylink_set(mask, Autoneg);
	phylink_set(mask, Pause);
	phylink_set_port_modes(mask);

	if (chip->info->ops->phylink_validate)
		chip->info->ops->phylink_validate(chip, port, mask, state);

	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mask,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);

	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
	 * to advertise both, only report advertising at 2500BaseX.
	 */
	phylink_helper_basex_speed(state);
737 738 739 740 741 742 743 744 745
}

static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
				struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
746 747 748 749
	if (chip->info->ops->port_link_state)
		err = chip->info->ops->port_link_state(chip, port, state);
	else
		err = -EOPNOTSUPP;
750 751 752 753 754 755 756 757 758 759
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
				 unsigned int mode,
				 const struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
760
	int speed, duplex, link, pause, err;
761

762
	if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
763 764 765 766 767 768
		return;

	if (mode == MLO_AN_FIXED) {
		link = LINK_FORCED_UP;
		speed = state->speed;
		duplex = state->duplex;
769 770 771 772
	} else if (!mv88e6xxx_phy_is_internal(ds, port)) {
		link = state->link;
		speed = state->speed;
		duplex = state->duplex;
773 774 775 776 777
	} else {
		speed = SPEED_UNFORCED;
		duplex = DUPLEX_UNFORCED;
		link = LINK_UNFORCED;
	}
778
	pause = !!phylink_test(state->advertising, Pause);
779 780

	mutex_lock(&chip->reg_lock);
781
	err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
				       state->interface);
	mutex_unlock(&chip->reg_lock);

	if (err && err != -EOPNOTSUPP)
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
}

static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->port_set_link(chip, port, link);
	mutex_unlock(&chip->reg_lock);

	if (err)
		dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
}

static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
				    unsigned int mode,
				    phy_interface_t interface)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
}

static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
				  unsigned int mode, phy_interface_t interface,
				  struct phy_device *phydev)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
}

818
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
819
{
820 821
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
822

823
	return chip->info->ops->stats_snapshot(chip, port);
824 825
}

826
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
886 887
};

888
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
889
					    struct mv88e6xxx_hw_stat *s,
890 891
					    int port, u16 bank1_select,
					    u16 histogram)
892 893 894
{
	u32 low;
	u32 high = 0;
895
	u16 reg = 0;
896
	int err;
897 898
	u64 value;

899
	switch (s->type) {
900
	case STATS_TYPE_PORT:
901 902
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
903
			return U64_MAX;
904

905
		low = reg;
906
		if (s->size == 4) {
907 908
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
909
				return U64_MAX;
910
			high = reg;
911
		}
912
		break;
913
	case STATS_TYPE_BANK1:
914
		reg = bank1_select;
915 916
		/* fall through */
	case STATS_TYPE_BANK0:
917
		reg |= s->reg | histogram;
918
		mv88e6xxx_g1_stats_read(chip, reg, &low);
919
		if (s->size == 8)
920
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
921 922
		break;
	default:
923
		return U64_MAX;
924
	}
925
	value = (((u64)high) << 32) | low;
926 927 928
	return value;
}

929 930
static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data, int types)
931
{
932 933
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
934

935 936
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
937
		if (stat->type & types) {
938 939 940 941
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
942
	}
943 944

	return j;
945 946
}

947 948
static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
949
{
950 951
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_PORT);
952 953
}

954 955
static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
956
{
957 958
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
959 960
}

961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
	"atu_member_violation",
	"atu_miss_violation",
	"atu_full_violation",
	"vtu_member_violation",
	"vtu_miss_violation",
};

static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
{
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
		strlcpy(data + i * ETH_GSTRING_LEN,
			mv88e6xxx_atu_vtu_stats_strings[i],
			ETH_GSTRING_LEN);
}

979
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
980
				  u32 stringset, uint8_t *data)
981
{
V
Vivien Didelot 已提交
982
	struct mv88e6xxx_chip *chip = ds->priv;
983
	int count = 0;
984

985 986 987
	if (stringset != ETH_SS_STATS)
		return;

988 989
	mutex_lock(&chip->reg_lock);

990
	if (chip->info->ops->stats_get_strings)
991 992 993 994
		count = chip->info->ops->stats_get_strings(chip, data);

	if (chip->info->ops->serdes_get_strings) {
		data += count * ETH_GSTRING_LEN;
995
		count = chip->info->ops->serdes_get_strings(chip, port, data);
996
	}
997

998 999 1000
	data += count * ETH_GSTRING_LEN;
	mv88e6xxx_atu_vtu_get_strings(data);

1001
	mutex_unlock(&chip->reg_lock);
1002 1003 1004 1005 1006
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
1007 1008 1009 1010 1011
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
1012
		if (stat->type & types)
1013 1014 1015
			j++;
	}
	return j;
1016 1017
}

1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

1030
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
1031 1032
{
	struct mv88e6xxx_chip *chip = ds->priv;
1033 1034
	int serdes_count = 0;
	int count = 0;
1035

1036 1037 1038
	if (sset != ETH_SS_STATS)
		return 0;

1039
	mutex_lock(&chip->reg_lock);
1040
	if (chip->info->ops->stats_get_sset_count)
1041 1042 1043 1044 1045 1046 1047
		count = chip->info->ops->stats_get_sset_count(chip);
	if (count < 0)
		goto out;

	if (chip->info->ops->serdes_get_sset_count)
		serdes_count = chip->info->ops->serdes_get_sset_count(chip,
								      port);
1048
	if (serdes_count < 0) {
1049
		count = serdes_count;
1050 1051 1052 1053 1054
		goto out;
	}
	count += serdes_count;
	count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);

1055
out:
1056
	mutex_unlock(&chip->reg_lock);
1057

1058
	return count;
1059 1060
}

1061 1062 1063
static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data, int types,
				     u16 bank1_select, u16 histogram)
1064 1065 1066 1067 1068 1069 1070
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
1071
			mutex_lock(&chip->reg_lock);
1072 1073 1074
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
1075 1076
			mutex_unlock(&chip->reg_lock);

1077 1078 1079
			j++;
		}
	}
1080
	return j;
1081 1082
}

1083 1084
static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1085 1086
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1087
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
1088
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1089 1090
}

1091 1092
static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1093 1094
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1095
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1096 1097
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1098 1099
}

1100 1101
static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1102 1103 1104
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1105 1106
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
1107 1108
}

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
					uint64_t *data)
{
	*data++ = chip->ports[port].atu_member_violation;
	*data++ = chip->ports[port].atu_miss_violation;
	*data++ = chip->ports[port].atu_full_violation;
	*data++ = chip->ports[port].vtu_member_violation;
	*data++ = chip->ports[port].vtu_miss_violation;
}

1119 1120 1121
static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
1122 1123
	int count = 0;

1124
	if (chip->info->ops->stats_get_stats)
1125 1126
		count = chip->info->ops->stats_get_stats(chip, port, data);

1127
	mutex_lock(&chip->reg_lock);
1128 1129
	if (chip->info->ops->serdes_get_stats) {
		data += count;
1130
		count = chip->info->ops->serdes_get_stats(chip, port, data);
1131
	}
1132 1133 1134
	data += count;
	mv88e6xxx_atu_vtu_get_stats(chip, port, data);
	mutex_unlock(&chip->reg_lock);
1135 1136
}

1137 1138
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1139
{
V
Vivien Didelot 已提交
1140
	struct mv88e6xxx_chip *chip = ds->priv;
1141 1142
	int ret;

1143
	mutex_lock(&chip->reg_lock);
1144

1145
	ret = mv88e6xxx_stats_snapshot(chip, port);
1146 1147 1148
	mutex_unlock(&chip->reg_lock);

	if (ret < 0)
1149
		return;
1150 1151

	mv88e6xxx_get_stats(chip, port, data);
1152

1153 1154
}

1155
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1156 1157 1158 1159
{
	return 32 * sizeof(u16);
}

1160 1161
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1162
{
V
Vivien Didelot 已提交
1163
	struct mv88e6xxx_chip *chip = ds->priv;
1164 1165
	int err;
	u16 reg;
1166 1167 1168
	u16 *p = _p;
	int i;

1169
	regs->version = chip->info->prod_num;
1170 1171 1172

	memset(p, 0xff, 32 * sizeof(u16));

1173
	mutex_lock(&chip->reg_lock);
1174

1175 1176
	for (i = 0; i < 32; i++) {

1177 1178 1179
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1180
	}
1181

1182
	mutex_unlock(&chip->reg_lock);
1183 1184
}

V
Vivien Didelot 已提交
1185 1186
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1187
{
1188 1189
	/* Nothing to do on the port's MAC */
	return 0;
1190 1191
}

V
Vivien Didelot 已提交
1192 1193
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1194
{
1195 1196
	/* Nothing to do on the port's MAC */
	return 0;
1197 1198
}

1199
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1200
{
1201 1202 1203
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1204 1205
	int i;

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
V
Vivien Didelot 已提交
1226
		    (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
1227 1228 1229 1230 1231
			pvlan |= BIT(i);

	return pvlan;
}

1232
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1233 1234
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1235 1236 1237

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1238

1239
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1240 1241
}

1242 1243
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1244
{
V
Vivien Didelot 已提交
1245
	struct mv88e6xxx_chip *chip = ds->priv;
1246
	int err;
1247

1248
	mutex_lock(&chip->reg_lock);
1249
	err = mv88e6xxx_port_set_state(chip, port, state);
1250
	mutex_unlock(&chip->reg_lock);
1251 1252

	if (err)
1253
		dev_err(ds->dev, "p%d: failed to update state\n", port);
1254 1255
}

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	if (chip->info->ops->ieee_pri_map) {
		err = chip->info->ops->ieee_pri_map(chip);
		if (err)
			return err;
	}

	if (chip->info->ops->ip_pri_map) {
		err = chip->info->ops->ip_pri_map(chip);
		if (err)
			return err;
	}

	return 0;
}

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
{
	int target, port;
	int err;

	if (!chip->info->global2_addr)
		return 0;

	/* Initialize the routing port to the 32 possible target devices */
	for (target = 0; target < 32; target++) {
		port = 0x1f;
		if (target < DSA_MAX_SWITCHES)
			if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
				port = chip->ds->rtable[target];

		err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
		if (err)
			return err;
	}

1295 1296 1297 1298 1299 1300 1301
	if (chip->info->ops->set_cascade_port) {
		port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
		err = chip->info->ops->set_cascade_port(chip, port);
		if (err)
			return err;
	}

1302 1303 1304 1305
	err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
	if (err)
		return err;

1306 1307 1308
	return 0;
}

1309 1310 1311 1312 1313 1314 1315 1316 1317
static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
{
	/* Clear all trunk masks and mapping */
	if (chip->info->global2_addr)
		return mv88e6xxx_g2_trunk_clear(chip);

	return 0;
}

1318 1319 1320 1321 1322 1323 1324 1325
static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->rmu_disable)
		return chip->info->ops->rmu_disable(chip);

	return 0;
}

1326 1327 1328 1329 1330 1331 1332 1333
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

1334 1335 1336 1337 1338 1339 1340 1341
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

1342 1343
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1344 1345
	int err;

1346 1347 1348 1349
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1350 1351 1352 1353
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1354 1355 1356
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->set_switch_mac) {
		u8 addr[ETH_ALEN];

		eth_random_addr(addr);

		return chip->info->ops->set_switch_mac(chip, addr);
	}

	return 0;
}

1390 1391 1392 1393 1394 1395 1396 1397 1398
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1399
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1400 1401 1402 1403

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1404 1405
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1406 1407 1408
	int dev, port;
	int err;

1409 1410 1411 1412 1413 1414
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1428 1429
}

1430 1431 1432 1433 1434 1435
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1436
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1437 1438 1439
	mutex_unlock(&chip->reg_lock);

	if (err)
1440
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1441 1442
}

1443 1444 1445 1446 1447 1448 1449 1450
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1451 1452 1453 1454 1455 1456 1457 1458 1459
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1460 1461 1462 1463 1464 1465 1466 1467 1468
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1469
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1470 1471
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1472 1473 1474
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1475
	int i, err;
1476 1477 1478

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1479
	/* Set every FID bit used by the (un)bridged ports */
1480
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1481
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1482 1483 1484 1485 1486 1487
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1488 1489
	/* Set every FID bit used by the VLAN entries */
	do {
1490
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1491 1492 1493 1494 1495 1496 1497
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1498
	} while (vlan.vid < chip->info->max_vid);
1499 1500 1501 1502 1503

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1504
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1505 1506 1507
		return -ENOSPC;

	/* Clear the database */
1508
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1509 1510
}

1511 1512
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1513 1514 1515 1516 1517 1518
{
	int err;

	if (!vid)
		return -EINVAL;

1519 1520
	entry->vid = vid - 1;
	entry->valid = false;
1521

1522
	err = mv88e6xxx_vtu_getnext(chip, entry);
1523 1524 1525
	if (err)
		return err;

1526 1527
	if (entry->vid == vid && entry->valid)
		return 0;
1528

1529 1530 1531 1532 1533 1534 1535 1536
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1537
		/* Exclude all ports */
1538
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1539
			entry->member[i] =
1540
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1541 1542

		return mv88e6xxx_atu_new(chip, &entry->fid);
1543 1544
	}

1545 1546
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1547 1548
}

1549 1550 1551
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1552
	struct mv88e6xxx_chip *chip = ds->priv;
1553 1554 1555
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1556 1557
	int i, err;

1558 1559 1560 1561
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1562 1563 1564
	if (!vid_begin)
		return -EOPNOTSUPP;

1565
	mutex_lock(&chip->reg_lock);
1566 1567

	do {
1568
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1569 1570 1571 1572 1573 1574 1575 1576 1577
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1578
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1579 1580 1581
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1582
			if (!ds->ports[i].slave)
1583 1584
				continue;

1585
			if (vlan.member[i] ==
1586
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1587 1588
				continue;

V
Vivien Didelot 已提交
1589
			if (dsa_to_port(ds, i)->bridge_dev ==
1590
			    ds->ports[port].bridge_dev)
1591 1592
				break; /* same bridge, check next VLAN */

V
Vivien Didelot 已提交
1593
			if (!dsa_to_port(ds, i)->bridge_dev)
1594 1595
				continue;

1596 1597
			dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
				port, vlan.vid, i,
V
Vivien Didelot 已提交
1598
				netdev_name(dsa_to_port(ds, i)->bridge_dev));
1599 1600 1601 1602 1603 1604
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1605
	mutex_unlock(&chip->reg_lock);
1606 1607 1608 1609

	return err;
}

1610 1611
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1612
{
V
Vivien Didelot 已提交
1613
	struct mv88e6xxx_chip *chip = ds->priv;
1614 1615
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1616
	int err;
1617

1618
	if (!chip->info->max_vid)
1619 1620
		return -EOPNOTSUPP;

1621
	mutex_lock(&chip->reg_lock);
1622
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1623
	mutex_unlock(&chip->reg_lock);
1624

1625
	return err;
1626 1627
}

1628 1629
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1630
			    const struct switchdev_obj_port_vlan *vlan)
1631
{
V
Vivien Didelot 已提交
1632
	struct mv88e6xxx_chip *chip = ds->priv;
1633 1634
	int err;

1635
	if (!chip->info->max_vid)
1636 1637
		return -EOPNOTSUPP;

1638 1639 1640 1641 1642 1643 1644 1645
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1646 1647 1648 1649 1650 1651
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
{
	struct mv88e6xxx_vtu_entry vlan;
	struct mv88e6xxx_atu_entry entry;
	int err;

	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
	else
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
	if (err)
		return err;

	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
	if (err)
		return err;

	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portvec |= BIT(port);
		entry.state = state;
	}

	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
}

1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
					u16 vid)
{
	const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;

	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
}

static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
{
	int port;
	int err;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
		if (err)
			return err;
	}

	return 0;
}

1719
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1720
				    u16 vid, u8 member)
1721
{
1722
	struct mv88e6xxx_vtu_entry vlan;
1723 1724
	int err;

1725
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1726
	if (err)
1727
		return err;
1728

1729
	vlan.member[port] = member;
1730

1731 1732 1733 1734 1735
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
	if (err)
		return err;

	return mv88e6xxx_broadcast_setup(chip, vid);
1736 1737
}

1738
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1739
				    const struct switchdev_obj_port_vlan *vlan)
1740
{
V
Vivien Didelot 已提交
1741
	struct mv88e6xxx_chip *chip = ds->priv;
1742 1743
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1744
	u8 member;
1745 1746
	u16 vid;

1747
	if (!chip->info->max_vid)
1748 1749
		return;

1750
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1751
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1752
	else if (untagged)
1753
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1754
	else
1755
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1756

1757
	mutex_lock(&chip->reg_lock);
1758

1759
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1760
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1761 1762
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1763

1764
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1765 1766
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1767

1768
	mutex_unlock(&chip->reg_lock);
1769 1770
}

1771
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1772
				    int port, u16 vid)
1773
{
1774
	struct mv88e6xxx_vtu_entry vlan;
1775 1776
	int i, err;

1777
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1778
	if (err)
1779
		return err;
1780

1781
	/* Tell switchdev if this VLAN is handled in software */
1782
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1783
		return -EOPNOTSUPP;
1784

1785
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1786 1787

	/* keep the VLAN unless all ports are excluded */
1788
	vlan.valid = false;
1789
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1790 1791
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1792
			vlan.valid = true;
1793 1794 1795 1796
			break;
		}
	}

1797
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1798 1799 1800
	if (err)
		return err;

1801
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1802 1803
}

1804 1805
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1806
{
V
Vivien Didelot 已提交
1807
	struct mv88e6xxx_chip *chip = ds->priv;
1808 1809 1810
	u16 pvid, vid;
	int err = 0;

1811
	if (!chip->info->max_vid)
1812 1813
		return -EOPNOTSUPP;

1814
	mutex_lock(&chip->reg_lock);
1815

1816
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1817 1818 1819
	if (err)
		goto unlock;

1820
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1821
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1822 1823 1824 1825
		if (err)
			goto unlock;

		if (vid == pvid) {
1826
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1827 1828 1829 1830 1831
			if (err)
				goto unlock;
		}
	}

1832
unlock:
1833
	mutex_unlock(&chip->reg_lock);
1834 1835 1836 1837

	return err;
}

1838 1839
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
1840
{
V
Vivien Didelot 已提交
1841
	struct mv88e6xxx_chip *chip = ds->priv;
1842
	int err;
1843

1844
	mutex_lock(&chip->reg_lock);
1845 1846
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1847
	mutex_unlock(&chip->reg_lock);
1848 1849

	return err;
1850 1851
}

1852
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1853
				  const unsigned char *addr, u16 vid)
1854
{
V
Vivien Didelot 已提交
1855
	struct mv88e6xxx_chip *chip = ds->priv;
1856
	int err;
1857

1858
	mutex_lock(&chip->reg_lock);
1859
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1860
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1861
	mutex_unlock(&chip->reg_lock);
1862

1863
	return err;
1864 1865
}

1866 1867
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
1868
				      dsa_fdb_dump_cb_t *cb, void *data)
1869
{
1870
	struct mv88e6xxx_atu_entry addr;
1871
	bool is_static;
1872 1873
	int err;

1874
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1875
	eth_broadcast_addr(addr.mac);
1876 1877

	do {
1878
		mutex_lock(&chip->reg_lock);
1879
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1880
		mutex_unlock(&chip->reg_lock);
1881
		if (err)
1882
			return err;
1883

1884
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1885 1886
			break;

1887
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1888 1889
			continue;

1890 1891
		if (!is_unicast_ether_addr(addr.mac))
			continue;
1892

1893 1894 1895
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
1896 1897
		if (err)
			return err;
1898 1899 1900 1901 1902
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1903
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1904
				  dsa_fdb_dump_cb_t *cb, void *data)
1905
{
1906
	struct mv88e6xxx_vtu_entry vlan = {
1907
		.vid = chip->info->max_vid,
1908
	};
1909
	u16 fid;
1910 1911
	int err;

1912
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1913
	mutex_lock(&chip->reg_lock);
1914
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1915 1916
	mutex_unlock(&chip->reg_lock);

1917
	if (err)
1918
		return err;
1919

1920
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
1921
	if (err)
1922
		return err;
1923

1924
	/* Dump VLANs' Filtering Information Databases */
1925
	do {
1926
		mutex_lock(&chip->reg_lock);
1927
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1928
		mutex_unlock(&chip->reg_lock);
1929
		if (err)
1930
			return err;
1931 1932 1933 1934

		if (!vlan.valid)
			break;

1935
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1936
						 cb, data);
1937
		if (err)
1938
			return err;
1939
	} while (vlan.vid < chip->info->max_vid);
1940

1941 1942 1943 1944
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1945
				   dsa_fdb_dump_cb_t *cb, void *data)
1946
{
V
Vivien Didelot 已提交
1947
	struct mv88e6xxx_chip *chip = ds->priv;
1948

1949
	return mv88e6xxx_port_db_dump(chip, port, cb, data);
1950 1951
}

1952 1953
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1954
{
1955
	struct dsa_switch *ds;
1956
	int port;
1957
	int dev;
1958
	int err;
1959

1960 1961 1962 1963
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1964
			if (err)
1965
				return err;
1966 1967 1968
		}
	}

1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1998
	mutex_unlock(&chip->reg_lock);
1999

2000
	return err;
2001 2002
}

2003 2004
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
2005
{
V
Vivien Didelot 已提交
2006
	struct mv88e6xxx_chip *chip = ds->priv;
2007

2008
	mutex_lock(&chip->reg_lock);
2009 2010 2011
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
2012
	mutex_unlock(&chip->reg_lock);
2013 2014
}

2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

2045 2046 2047 2048 2049 2050 2051 2052
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2066
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2067
{
2068
	int i, err;
2069

2070
	/* Set all ports to the Disabled state */
2071
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2072
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
2073 2074
		if (err)
			return err;
2075 2076
	}

2077 2078 2079
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2080 2081
	usleep_range(2000, 4000);

2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2093
	mv88e6xxx_hardware_reset(chip);
2094

2095
	return mv88e6xxx_software_reset(chip);
2096 2097
}

2098
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2099 2100
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
2101 2102 2103
{
	int err;

2104 2105 2106 2107
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2108 2109 2110
	if (err)
		return err;

2111 2112 2113 2114 2115 2116 2117 2118
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
2119 2120
}

2121
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2122
{
2123
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2124
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2125
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2126
}
2127

2128 2129 2130
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2131
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2132
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2133
}
2134

2135 2136 2137 2138
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
2139 2140
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
2141
}
2142

2143 2144 2145 2146
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2147

2148
	if (dsa_is_user_port(chip->ds, port))
2149
		return mv88e6xxx_set_port_mode_normal(chip, port);
2150

2151 2152 2153
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2154

2155 2156
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2157

2158
	return -EINVAL;
2159 2160
}

2161
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2162
{
2163
	bool message = dsa_is_dsa_port(chip->ds, port);
2164

2165
	return mv88e6xxx_port_set_message_port(chip, port, message);
2166
}
2167

2168
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2169
{
2170 2171
	struct dsa_switch *ds = chip->ds;
	bool flood;
2172

2173
	/* Upstream ports flood frames with unknown unicast or multicast DA */
2174
	flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2175 2176 2177
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2178

2179
	return 0;
2180 2181
}

2182 2183 2184
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
2185 2186
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
2187

2188
	return 0;
2189 2190
}

2191 2192 2193 2194 2195 2196
static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
{
	struct dsa_switch *ds = chip->ds;
	int upstream_port;
	int err;

2197
	upstream_port = dsa_upstream_port(ds, port);
2198 2199 2200 2201 2202 2203 2204
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(chip, port,
							      upstream_port);
		if (err)
			return err;
	}

2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
	if (port == upstream_port) {
		if (chip->info->ops->set_cpu_port) {
			err = chip->info->ops->set_cpu_port(chip,
							    upstream_port);
			if (err)
				return err;
		}

		if (chip->info->ops->set_egress_port) {
			err = chip->info->ops->set_egress_port(chip,
							       upstream_port);
			if (err)
				return err;
		}
	}

2221 2222 2223
	return 0;
}

2224
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2225
{
2226
	struct dsa_switch *ds = chip->ds;
2227
	int err;
2228
	u16 reg;
2229

2230 2231 2232
	chip->ports[port].chip = chip;
	chip->ports[port].port = port;

2233 2234 2235 2236 2237 2238 2239
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
2240
					       PAUSE_OFF,
2241 2242 2243 2244
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
2245
					       PAUSE_ON,
2246 2247 2248
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2264 2265 2266 2267
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
2268 2269
	if (err)
		return err;
2270

2271
	err = mv88e6xxx_setup_port_mode(chip, port);
2272 2273
	if (err)
		return err;
2274

2275
	err = mv88e6xxx_setup_egress_floods(chip, port);
2276 2277 2278
	if (err)
		return err;

2279 2280 2281
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
2282
	 */
2283 2284 2285 2286 2287
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
2288

2289
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2290
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2291 2292 2293
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2294
	 */
2295 2296 2297
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2298

2299 2300 2301
	err = mv88e6xxx_setup_upstream_port(chip, port);
	if (err)
		return err;
2302

2303
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
2304
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
2305 2306 2307
	if (err)
		return err;

2308 2309
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
2310 2311 2312 2313
		if (err)
			return err;
	}

2314 2315 2316 2317 2318
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2319
	reg = 1 << port;
2320 2321
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2322
		reg = 0;
2323

2324 2325
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
2326 2327
	if (err)
		return err;
2328 2329

	/* Egress rate control 2: disable egress rate control. */
2330 2331
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
2332 2333
	if (err)
		return err;
2334

2335 2336
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
2337 2338
		if (err)
			return err;
2339
	}
2340

2341 2342 2343 2344 2345 2346
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2347 2348
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2349 2350
		if (err)
			return err;
2351
	}
2352

2353 2354
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2355 2356
		if (err)
			return err;
2357 2358
	}

2359 2360
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2361 2362
		if (err)
			return err;
2363 2364
	}

2365
	err = mv88e6xxx_setup_message_port(chip, port);
2366 2367
	if (err)
		return err;
2368

2369
	/* Port based VLAN map: give each port the same default address
2370 2371
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2372
	 */
2373
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2374 2375
	if (err)
		return err;
2376

2377
	err = mv88e6xxx_port_vlan_map(chip, port);
2378 2379
	if (err)
		return err;
2380 2381 2382 2383

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2384
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
2385 2386
}

2387 2388 2389 2390
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
2391
	int err;
2392 2393

	mutex_lock(&chip->reg_lock);
2394

2395
	err = mv88e6xxx_serdes_power(chip, port, true);
2396 2397 2398 2399

	if (!err && chip->info->ops->serdes_irq_setup)
		err = chip->info->ops->serdes_irq_setup(chip, port);

2400 2401 2402 2403 2404
	mutex_unlock(&chip->reg_lock);

	return err;
}

2405
static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
2406 2407 2408 2409
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
2410 2411 2412 2413

	if (chip->info->ops->serdes_irq_free)
		chip->info->ops->serdes_irq_free(chip, port);

2414 2415
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2416

2417 2418 2419
	mutex_unlock(&chip->reg_lock);
}

2420 2421 2422
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2423
	struct mv88e6xxx_chip *chip = ds->priv;
2424 2425 2426
	int err;

	mutex_lock(&chip->reg_lock);
2427
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2428 2429 2430 2431 2432
	mutex_unlock(&chip->reg_lock);

	return err;
}

2433
static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
2434
{
2435
	int err;
2436

2437
	/* Initialize the statistics unit */
2438 2439 2440 2441 2442
	if (chip->info->ops->stats_set_histogram) {
		err = chip->info->ops->stats_set_histogram(chip);
		if (err)
			return err;
	}
2443

2444
	return mv88e6xxx_g1_stats_clear(chip);
2445 2446
}

2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
/* The mv88e6390 has some hidden registers used for debug and
 * development. The errata also makes use of them.
 */
static int mv88e6390_hidden_write(struct mv88e6xxx_chip *chip, int port,
				  int reg, u16 val)
{
	u16 ctrl;
	int err;

	err = mv88e6xxx_port_write(chip, PORT_RESERVED_1A_DATA_PORT,
				   PORT_RESERVED_1A, val);
	if (err)
		return err;

	ctrl = PORT_RESERVED_1A_BUSY | PORT_RESERVED_1A_WRITE |
	       PORT_RESERVED_1A_BLOCK | port << PORT_RESERVED_1A_PORT_SHIFT |
	       reg;

	return mv88e6xxx_port_write(chip, PORT_RESERVED_1A_CTRL_PORT,
				    PORT_RESERVED_1A, ctrl);
}

static int mv88e6390_hidden_wait(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_wait(chip, PORT_RESERVED_1A_CTRL_PORT,
			      PORT_RESERVED_1A, PORT_RESERVED_1A_BUSY);
}


static int mv88e6390_hidden_read(struct mv88e6xxx_chip *chip, int port,
				  int reg, u16 *val)
{
	u16 ctrl;
	int err;

	ctrl = PORT_RESERVED_1A_BUSY | PORT_RESERVED_1A_READ |
	       PORT_RESERVED_1A_BLOCK | port << PORT_RESERVED_1A_PORT_SHIFT |
	       reg;

	err = mv88e6xxx_port_write(chip, PORT_RESERVED_1A_CTRL_PORT,
				   PORT_RESERVED_1A, ctrl);
	if (err)
		return err;

	err = mv88e6390_hidden_wait(chip);
	if (err)
		return err;

	return 	mv88e6xxx_port_read(chip, PORT_RESERVED_1A_DATA_PORT,
				    PORT_RESERVED_1A, val);
}

/* Check if the errata has already been applied. */
static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;
	u16 val;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6390_hidden_read(chip, port, 0, &val);
		if (err) {
			dev_err(chip->dev,
				"Error reading hidden register: %d\n", err);
			return false;
		}
		if (val != 0x01c0)
			return false;
	}

	return true;
}

/* The 6390 copper ports have an errata which require poking magic
 * values into undocumented hidden registers and then performing a
 * software reset.
 */
static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (mv88e6390_setup_errata_applied(chip))
		return 0;

	/* Set the ports into blocking mode */
	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
		if (err)
			return err;
	}

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6390_hidden_write(chip, port, 0, 0x01c0);
		if (err)
			return err;
	}

	return mv88e6xxx_software_reset(chip);
}

2548
static int mv88e6xxx_setup(struct dsa_switch *ds)
2549
{
V
Vivien Didelot 已提交
2550
	struct mv88e6xxx_chip *chip = ds->priv;
2551
	u8 cmode;
2552
	int err;
2553 2554
	int i;

2555
	chip->ds = ds;
2556
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2557

2558
	mutex_lock(&chip->reg_lock);
2559

2560 2561 2562 2563 2564 2565
	if (chip->info->ops->setup_errata) {
		err = chip->info->ops->setup_errata(chip);
		if (err)
			goto unlock;
	}

2566 2567 2568 2569 2570
	/* Cache the cmode of each port. */
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
		if (chip->info->ops->port_get_cmode) {
			err = chip->info->ops->port_get_cmode(chip, i, &cmode);
			if (err)
2571
				goto unlock;
2572 2573 2574 2575 2576

			chip->ports[i].cmode = cmode;
		}
	}

2577
	/* Setup Switch Port Registers */
2578
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2579 2580 2581
		if (dsa_is_unused_port(ds, i))
			continue;

2582 2583 2584 2585 2586
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

2587 2588 2589 2590
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2591 2592 2593 2594
	err = mv88e6xxx_mac_setup(chip);
	if (err)
		goto unlock;

2595 2596 2597 2598
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2599 2600 2601 2602
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2603 2604 2605 2606
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2607 2608 2609 2610
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2611 2612 2613 2614
	err = mv88e6xxx_broadcast_setup(chip, 0);
	if (err)
		goto unlock;

2615 2616 2617 2618
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2619 2620 2621 2622
	err = mv88e6xxx_rmu_setup(chip);
	if (err)
		goto unlock;

2623 2624 2625
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2626

2627 2628 2629 2630
	err = mv88e6xxx_trunk_setup(chip);
	if (err)
		goto unlock;

2631 2632 2633 2634
	err = mv88e6xxx_devmap_setup(chip);
	if (err)
		goto unlock;

2635 2636 2637 2638
	err = mv88e6xxx_pri_setup(chip);
	if (err)
		goto unlock;

2639
	/* Setup PTP Hardware Clock and timestamping */
2640 2641 2642 2643
	if (chip->info->ptp_support) {
		err = mv88e6xxx_ptp_setup(chip);
		if (err)
			goto unlock;
2644 2645 2646 2647

		err = mv88e6xxx_hwtstamp_setup(chip);
		if (err)
			goto unlock;
2648 2649
	}

2650 2651 2652 2653
	err = mv88e6xxx_stats_setup(chip);
	if (err)
		goto unlock;

2654
unlock:
2655
	mutex_unlock(&chip->reg_lock);
2656

2657
	return err;
2658 2659
}

2660
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2661
{
2662 2663
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2664 2665
	u16 val;
	int err;
2666

2667 2668 2669
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2670
	mutex_lock(&chip->reg_lock);
2671
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2672
	mutex_unlock(&chip->reg_lock);
2673

2674
	if (reg == MII_PHYSID2) {
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
		/* Some internal PHYs don't have a model number. */
		if (chip->info->family != MV88E6XXX_FAMILY_6165)
			/* Then there is the 6165 family. It gets is
			 * PHYs correct. But it can also have two
			 * SERDES interfaces in the PHY address
			 * space. And these don't have a model
			 * number. But they are not PHYs, so we don't
			 * want to give them something a PHY driver
			 * will recognise.
			 *
			 * Use the mv88e6390 family model number
			 * instead, for anything which really could be
			 * a PHY,
			 */
			if (!(val & 0x3f0))
				val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2691 2692
	}

2693
	return err ? err : val;
2694 2695
}

2696
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2697
{
2698 2699
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2700
	int err;
2701

2702 2703 2704
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2705
	mutex_lock(&chip->reg_lock);
2706
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2707
	mutex_unlock(&chip->reg_lock);
2708 2709

	return err;
2710 2711
}

2712
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2713 2714
				   struct device_node *np,
				   bool external)
2715 2716
{
	static int index;
2717
	struct mv88e6xxx_mdio_bus *mdio_bus;
2718 2719 2720
	struct mii_bus *bus;
	int err;

2721 2722 2723 2724 2725 2726 2727 2728 2729
	if (external) {
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
		mutex_unlock(&chip->reg_lock);

		if (err)
			return err;
	}

2730
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2731 2732 2733
	if (!bus)
		return -ENOMEM;

2734
	mdio_bus = bus->priv;
2735
	mdio_bus->bus = bus;
2736
	mdio_bus->chip = chip;
2737 2738
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2739

2740 2741
	if (np) {
		bus->name = np->full_name;
2742
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2743 2744 2745 2746 2747 2748 2749
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2750
	bus->parent = chip->dev;
2751

2752 2753 2754 2755 2756 2757
	if (!external) {
		err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
		if (err)
			return err;
	}

2758
	err = of_mdiobus_register(bus, np);
2759
	if (err) {
2760
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2761
		mv88e6xxx_g2_irq_mdio_free(chip, bus);
2762
		return err;
2763
	}
2764 2765 2766 2767 2768

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2769 2770

	return 0;
2771
}
2772

2773 2774 2775 2776 2777
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2778

2779 2780 2781 2782 2783 2784 2785 2786 2787
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)

{
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;

	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;

2788 2789 2790
		if (!mdio_bus->external)
			mv88e6xxx_g2_irq_mdio_free(chip, bus);

2791 2792 2793 2794
		mdiobus_unregister(bus);
	}
}

2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
2819 2820
			if (err) {
				mv88e6xxx_mdios_unregister(chip);
2821
				return err;
2822
			}
2823 2824 2825 2826
		}
	}

	return 0;
2827 2828
}

2829 2830
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2831
	struct mv88e6xxx_chip *chip = ds->priv;
2832 2833 2834 2835 2836 2837 2838

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2839
	struct mv88e6xxx_chip *chip = ds->priv;
2840 2841
	int err;

2842 2843
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2844

2845 2846
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2860
	struct mv88e6xxx_chip *chip = ds->priv;
2861 2862
	int err;

2863 2864 2865
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2866 2867 2868 2869
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2870
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2871 2872 2873 2874 2875
	mutex_unlock(&chip->reg_lock);

	return err;
}

2876
static const struct mv88e6xxx_ops mv88e6085_ops = {
2877
	/* MV88E6XXX_FAMILY_6097 */
2878 2879
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2880
	.irl_init_all = mv88e6352_g2_irl_init_all,
2881
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2882 2883
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2884
	.port_set_link = mv88e6xxx_port_set_link,
2885
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2886
	.port_set_speed = mv88e6185_port_set_speed,
2887
	.port_tag_remap = mv88e6095_port_tag_remap,
2888
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2889
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2890
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2891
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2892
	.port_pause_limit = mv88e6097_port_pause_limit,
2893
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2894
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2895
	.port_link_state = mv88e6352_port_link_state,
2896
	.port_get_cmode = mv88e6185_port_get_cmode,
2897
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2898
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2899 2900
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2901
	.stats_get_stats = mv88e6095_stats_get_stats,
2902 2903
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2904
	.watchdog_ops = &mv88e6097_watchdog_ops,
2905
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2906
	.pot_clear = mv88e6xxx_g2_pot_clear,
2907 2908
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2909
	.reset = mv88e6185_g1_reset,
2910
	.rmu_disable = mv88e6085_g1_rmu_disable,
2911
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2912
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2913
	.phylink_validate = mv88e6185_phylink_validate,
2914 2915 2916
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2917
	/* MV88E6XXX_FAMILY_6095 */
2918 2919
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2920
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2921 2922
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2923
	.port_set_link = mv88e6xxx_port_set_link,
2924
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2925
	.port_set_speed = mv88e6185_port_set_speed,
2926
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2927
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2928
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2929
	.port_link_state = mv88e6185_port_link_state,
2930
	.port_get_cmode = mv88e6185_port_get_cmode,
2931
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2932
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2933 2934
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2935
	.stats_get_stats = mv88e6095_stats_get_stats,
2936
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2937 2938
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2939
	.reset = mv88e6185_g1_reset,
2940
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2941
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2942
	.phylink_validate = mv88e6185_phylink_validate,
2943 2944
};

2945
static const struct mv88e6xxx_ops mv88e6097_ops = {
2946
	/* MV88E6XXX_FAMILY_6097 */
2947 2948
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2949
	.irl_init_all = mv88e6352_g2_irl_init_all,
2950 2951 2952 2953 2954 2955
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2956
	.port_tag_remap = mv88e6095_port_tag_remap,
2957
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2958
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2959
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2960
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2961
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2962
	.port_pause_limit = mv88e6097_port_pause_limit,
2963
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2964
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2965
	.port_link_state = mv88e6352_port_link_state,
2966
	.port_get_cmode = mv88e6185_port_get_cmode,
2967
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2968
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2969 2970 2971
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2972 2973
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2974
	.watchdog_ops = &mv88e6097_watchdog_ops,
2975
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2976
	.pot_clear = mv88e6xxx_g2_pot_clear,
2977
	.reset = mv88e6352_g1_reset,
2978
	.rmu_disable = mv88e6085_g1_rmu_disable,
2979
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2980
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2981
	.phylink_validate = mv88e6185_phylink_validate,
2982 2983
};

2984
static const struct mv88e6xxx_ops mv88e6123_ops = {
2985
	/* MV88E6XXX_FAMILY_6165 */
2986 2987
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2988
	.irl_init_all = mv88e6352_g2_irl_init_all,
2989
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2990 2991
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2992
	.port_set_link = mv88e6xxx_port_set_link,
2993
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2994
	.port_set_speed = mv88e6185_port_set_speed,
2995
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2996
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2997
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2998
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2999
	.port_link_state = mv88e6352_port_link_state,
3000
	.port_get_cmode = mv88e6185_port_get_cmode,
3001
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3002
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3003 3004
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3005
	.stats_get_stats = mv88e6095_stats_get_stats,
3006 3007
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3008
	.watchdog_ops = &mv88e6097_watchdog_ops,
3009
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3010
	.pot_clear = mv88e6xxx_g2_pot_clear,
3011
	.reset = mv88e6352_g1_reset,
3012
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3013
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3014
	.phylink_validate = mv88e6185_phylink_validate,
3015 3016 3017
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3018
	/* MV88E6XXX_FAMILY_6185 */
3019 3020
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3021
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3022 3023
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3024
	.port_set_link = mv88e6xxx_port_set_link,
3025
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3026
	.port_set_speed = mv88e6185_port_set_speed,
3027
	.port_tag_remap = mv88e6095_port_tag_remap,
3028
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3029
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3030
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3031
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3032
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3033
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3034
	.port_pause_limit = mv88e6097_port_pause_limit,
3035
	.port_set_pause = mv88e6185_port_set_pause,
3036
	.port_link_state = mv88e6352_port_link_state,
3037
	.port_get_cmode = mv88e6185_port_get_cmode,
3038
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3039
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3040 3041
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3042
	.stats_get_stats = mv88e6095_stats_get_stats,
3043 3044
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3045
	.watchdog_ops = &mv88e6097_watchdog_ops,
3046
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3047
	.ppu_enable = mv88e6185_g1_ppu_enable,
3048
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3049
	.ppu_disable = mv88e6185_g1_ppu_disable,
3050
	.reset = mv88e6185_g1_reset,
3051
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3052
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3053
	.phylink_validate = mv88e6185_phylink_validate,
3054 3055
};

3056 3057
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3058 3059
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3060
	.irl_init_all = mv88e6352_g2_irl_init_all,
3061 3062 3063 3064 3065 3066 3067 3068
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3069
	.port_set_speed = mv88e6341_port_set_speed,
3070 3071 3072 3073
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3074
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3075
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3076
	.port_pause_limit = mv88e6097_port_pause_limit,
3077 3078
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3079
	.port_link_state = mv88e6352_port_link_state,
3080
	.port_get_cmode = mv88e6352_port_get_cmode,
3081
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3082
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3083 3084 3085
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3086 3087
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3088 3089
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3090
	.pot_clear = mv88e6xxx_g2_pot_clear,
3091
	.reset = mv88e6352_g1_reset,
3092
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3093
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3094
	.serdes_power = mv88e6341_serdes_power,
3095
	.gpio_ops = &mv88e6352_gpio_ops,
3096
	.phylink_validate = mv88e6341_phylink_validate,
3097 3098
};

3099
static const struct mv88e6xxx_ops mv88e6161_ops = {
3100
	/* MV88E6XXX_FAMILY_6165 */
3101 3102
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3103
	.irl_init_all = mv88e6352_g2_irl_init_all,
3104
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3105 3106
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3107
	.port_set_link = mv88e6xxx_port_set_link,
3108
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3109
	.port_set_speed = mv88e6185_port_set_speed,
3110
	.port_tag_remap = mv88e6095_port_tag_remap,
3111
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3112
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3113
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3114
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3115
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3116
	.port_pause_limit = mv88e6097_port_pause_limit,
3117
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3118
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3119
	.port_link_state = mv88e6352_port_link_state,
3120
	.port_get_cmode = mv88e6185_port_get_cmode,
3121
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3122
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3123 3124
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3125
	.stats_get_stats = mv88e6095_stats_get_stats,
3126 3127
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3128
	.watchdog_ops = &mv88e6097_watchdog_ops,
3129
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3130
	.pot_clear = mv88e6xxx_g2_pot_clear,
3131
	.reset = mv88e6352_g1_reset,
3132
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3133
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3134
	.avb_ops = &mv88e6165_avb_ops,
3135
	.ptp_ops = &mv88e6165_ptp_ops,
3136
	.phylink_validate = mv88e6185_phylink_validate,
3137 3138 3139
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3140
	/* MV88E6XXX_FAMILY_6165 */
3141 3142
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3143
	.irl_init_all = mv88e6352_g2_irl_init_all,
3144
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3145 3146
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3147
	.port_set_link = mv88e6xxx_port_set_link,
3148
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3149
	.port_set_speed = mv88e6185_port_set_speed,
3150
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3151
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3152
	.port_link_state = mv88e6352_port_link_state,
3153
	.port_get_cmode = mv88e6185_port_get_cmode,
3154
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3155
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3156 3157
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3158
	.stats_get_stats = mv88e6095_stats_get_stats,
3159 3160
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3161
	.watchdog_ops = &mv88e6097_watchdog_ops,
3162
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3163
	.pot_clear = mv88e6xxx_g2_pot_clear,
3164
	.reset = mv88e6352_g1_reset,
3165
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3166
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3167
	.avb_ops = &mv88e6165_avb_ops,
3168
	.ptp_ops = &mv88e6165_ptp_ops,
3169
	.phylink_validate = mv88e6185_phylink_validate,
3170 3171 3172
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3173
	/* MV88E6XXX_FAMILY_6351 */
3174 3175
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3176
	.irl_init_all = mv88e6352_g2_irl_init_all,
3177
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3178 3179
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3180
	.port_set_link = mv88e6xxx_port_set_link,
3181
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3182
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3183
	.port_set_speed = mv88e6185_port_set_speed,
3184
	.port_tag_remap = mv88e6095_port_tag_remap,
3185
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3186
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3187
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3188
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3189
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3190
	.port_pause_limit = mv88e6097_port_pause_limit,
3191
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3192
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3193
	.port_link_state = mv88e6352_port_link_state,
3194
	.port_get_cmode = mv88e6352_port_get_cmode,
3195
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3196
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3197 3198
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3199
	.stats_get_stats = mv88e6095_stats_get_stats,
3200 3201
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3202
	.watchdog_ops = &mv88e6097_watchdog_ops,
3203
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3204
	.pot_clear = mv88e6xxx_g2_pot_clear,
3205
	.reset = mv88e6352_g1_reset,
3206
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3207
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3208
	.phylink_validate = mv88e6185_phylink_validate,
3209 3210 3211
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3212
	/* MV88E6XXX_FAMILY_6352 */
3213 3214
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3215
	.irl_init_all = mv88e6352_g2_irl_init_all,
3216 3217
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3218
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3219 3220
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3221
	.port_set_link = mv88e6xxx_port_set_link,
3222
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3223
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3224
	.port_set_speed = mv88e6352_port_set_speed,
3225
	.port_tag_remap = mv88e6095_port_tag_remap,
3226
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3227
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3228
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3229
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3230
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3231
	.port_pause_limit = mv88e6097_port_pause_limit,
3232
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3233
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3234
	.port_link_state = mv88e6352_port_link_state,
3235
	.port_get_cmode = mv88e6352_port_get_cmode,
3236
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3237
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3238 3239
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3240
	.stats_get_stats = mv88e6095_stats_get_stats,
3241 3242
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3243
	.watchdog_ops = &mv88e6097_watchdog_ops,
3244
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3245
	.pot_clear = mv88e6xxx_g2_pot_clear,
3246
	.reset = mv88e6352_g1_reset,
3247
	.rmu_disable = mv88e6352_g1_rmu_disable,
3248
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3249
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3250
	.serdes_power = mv88e6352_serdes_power,
3251
	.gpio_ops = &mv88e6352_gpio_ops,
3252
	.phylink_validate = mv88e6352_phylink_validate,
3253 3254 3255
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3256
	/* MV88E6XXX_FAMILY_6351 */
3257 3258
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3259
	.irl_init_all = mv88e6352_g2_irl_init_all,
3260
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3261 3262
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3263
	.port_set_link = mv88e6xxx_port_set_link,
3264
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3265
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3266
	.port_set_speed = mv88e6185_port_set_speed,
3267
	.port_tag_remap = mv88e6095_port_tag_remap,
3268
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3269
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3270
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3271
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3272
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3273
	.port_pause_limit = mv88e6097_port_pause_limit,
3274
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3275
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3276
	.port_link_state = mv88e6352_port_link_state,
3277
	.port_get_cmode = mv88e6352_port_get_cmode,
3278
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3279
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3280 3281
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3282
	.stats_get_stats = mv88e6095_stats_get_stats,
3283 3284
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3285
	.watchdog_ops = &mv88e6097_watchdog_ops,
3286
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3287
	.pot_clear = mv88e6xxx_g2_pot_clear,
3288
	.reset = mv88e6352_g1_reset,
3289
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3290
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3291
	.phylink_validate = mv88e6185_phylink_validate,
3292 3293 3294
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3295
	/* MV88E6XXX_FAMILY_6352 */
3296 3297
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3298
	.irl_init_all = mv88e6352_g2_irl_init_all,
3299 3300
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3301
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3302 3303
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3304
	.port_set_link = mv88e6xxx_port_set_link,
3305
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3306
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3307
	.port_set_speed = mv88e6352_port_set_speed,
3308
	.port_tag_remap = mv88e6095_port_tag_remap,
3309
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3310
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3311
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3312
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3313
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3314
	.port_pause_limit = mv88e6097_port_pause_limit,
3315
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3316
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3317
	.port_link_state = mv88e6352_port_link_state,
3318
	.port_get_cmode = mv88e6352_port_get_cmode,
3319
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3320
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3321 3322
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3323
	.stats_get_stats = mv88e6095_stats_get_stats,
3324 3325
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3326
	.watchdog_ops = &mv88e6097_watchdog_ops,
3327
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3328
	.pot_clear = mv88e6xxx_g2_pot_clear,
3329
	.reset = mv88e6352_g1_reset,
3330
	.rmu_disable = mv88e6352_g1_rmu_disable,
3331
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3332
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3333
	.serdes_power = mv88e6352_serdes_power,
3334 3335
	.serdes_irq_setup = mv88e6352_serdes_irq_setup,
	.serdes_irq_free = mv88e6352_serdes_irq_free,
3336
	.gpio_ops = &mv88e6352_gpio_ops,
3337
	.phylink_validate = mv88e6352_phylink_validate,
3338 3339 3340
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3341
	/* MV88E6XXX_FAMILY_6185 */
3342 3343
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3344
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3345 3346
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3347
	.port_set_link = mv88e6xxx_port_set_link,
3348
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3349
	.port_set_speed = mv88e6185_port_set_speed,
3350
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3351
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3352
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3353
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3354
	.port_set_pause = mv88e6185_port_set_pause,
3355
	.port_link_state = mv88e6185_port_link_state,
3356
	.port_get_cmode = mv88e6185_port_get_cmode,
3357
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3358
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3359 3360
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3361
	.stats_get_stats = mv88e6095_stats_get_stats,
3362 3363
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3364
	.watchdog_ops = &mv88e6097_watchdog_ops,
3365
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3366
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3367 3368
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3369
	.reset = mv88e6185_g1_reset,
3370
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3371
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3372
	.phylink_validate = mv88e6185_phylink_validate,
3373 3374
};

3375
static const struct mv88e6xxx_ops mv88e6190_ops = {
3376
	/* MV88E6XXX_FAMILY_6390 */
3377
	.setup_errata = mv88e6390_setup_errata,
3378
	.irl_init_all = mv88e6390_g2_irl_init_all,
3379 3380
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3381 3382 3383 3384 3385 3386 3387
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3388
	.port_tag_remap = mv88e6390_port_tag_remap,
3389
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3390
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3391
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3392
	.port_pause_limit = mv88e6390_port_pause_limit,
3393
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3394
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3395
	.port_link_state = mv88e6352_port_link_state,
3396
	.port_get_cmode = mv88e6352_port_get_cmode,
3397
	.port_set_cmode = mv88e6390_port_set_cmode,
3398
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3399
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3400 3401
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3402
	.stats_get_stats = mv88e6390_stats_get_stats,
3403 3404
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3405
	.watchdog_ops = &mv88e6390_watchdog_ops,
3406
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3407
	.pot_clear = mv88e6xxx_g2_pot_clear,
3408
	.reset = mv88e6352_g1_reset,
3409
	.rmu_disable = mv88e6390_g1_rmu_disable,
3410 3411
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3412
	.serdes_power = mv88e6390_serdes_power,
3413 3414
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3415
	.gpio_ops = &mv88e6352_gpio_ops,
3416
	.phylink_validate = mv88e6390_phylink_validate,
3417 3418 3419
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3420
	/* MV88E6XXX_FAMILY_6390 */
3421
	.setup_errata = mv88e6390_setup_errata,
3422
	.irl_init_all = mv88e6390_g2_irl_init_all,
3423 3424
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3425 3426 3427 3428 3429 3430 3431
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3432
	.port_tag_remap = mv88e6390_port_tag_remap,
3433
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3434
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3435
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3436
	.port_pause_limit = mv88e6390_port_pause_limit,
3437
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3438
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3439
	.port_link_state = mv88e6352_port_link_state,
3440
	.port_get_cmode = mv88e6352_port_get_cmode,
3441
	.port_set_cmode = mv88e6390x_port_set_cmode,
3442
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3443
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3444 3445
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3446
	.stats_get_stats = mv88e6390_stats_get_stats,
3447 3448
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3449
	.watchdog_ops = &mv88e6390_watchdog_ops,
3450
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3451
	.pot_clear = mv88e6xxx_g2_pot_clear,
3452
	.reset = mv88e6352_g1_reset,
3453
	.rmu_disable = mv88e6390_g1_rmu_disable,
3454 3455
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3456
	.serdes_power = mv88e6390x_serdes_power,
3457 3458
	.serdes_irq_setup = mv88e6390x_serdes_irq_setup,
	.serdes_irq_free = mv88e6390x_serdes_irq_free,
3459
	.gpio_ops = &mv88e6352_gpio_ops,
3460
	.phylink_validate = mv88e6390x_phylink_validate,
3461 3462 3463
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3464
	/* MV88E6XXX_FAMILY_6390 */
3465
	.setup_errata = mv88e6390_setup_errata,
3466
	.irl_init_all = mv88e6390_g2_irl_init_all,
3467 3468
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3469 3470 3471 3472 3473 3474 3475
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3476
	.port_tag_remap = mv88e6390_port_tag_remap,
3477
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3478
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3479
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3480
	.port_pause_limit = mv88e6390_port_pause_limit,
3481
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3482
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3483
	.port_link_state = mv88e6352_port_link_state,
3484
	.port_get_cmode = mv88e6352_port_get_cmode,
3485
	.port_set_cmode = mv88e6390_port_set_cmode,
3486
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3487
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3488 3489
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3490
	.stats_get_stats = mv88e6390_stats_get_stats,
3491 3492
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3493
	.watchdog_ops = &mv88e6390_watchdog_ops,
3494
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3495
	.pot_clear = mv88e6xxx_g2_pot_clear,
3496
	.reset = mv88e6352_g1_reset,
3497
	.rmu_disable = mv88e6390_g1_rmu_disable,
3498 3499
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3500
	.serdes_power = mv88e6390_serdes_power,
3501 3502
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3503 3504
	.avb_ops = &mv88e6390_avb_ops,
	.ptp_ops = &mv88e6352_ptp_ops,
3505
	.phylink_validate = mv88e6390_phylink_validate,
3506 3507
};

3508
static const struct mv88e6xxx_ops mv88e6240_ops = {
3509
	/* MV88E6XXX_FAMILY_6352 */
3510 3511
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3512
	.irl_init_all = mv88e6352_g2_irl_init_all,
3513 3514
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3515
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3516 3517
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3518
	.port_set_link = mv88e6xxx_port_set_link,
3519
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3520
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3521
	.port_set_speed = mv88e6352_port_set_speed,
3522
	.port_tag_remap = mv88e6095_port_tag_remap,
3523
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3524
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3525
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3526
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3527
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3528
	.port_pause_limit = mv88e6097_port_pause_limit,
3529
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3530
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3531
	.port_link_state = mv88e6352_port_link_state,
3532
	.port_get_cmode = mv88e6352_port_get_cmode,
3533
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3534
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3535 3536
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3537
	.stats_get_stats = mv88e6095_stats_get_stats,
3538 3539
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3540
	.watchdog_ops = &mv88e6097_watchdog_ops,
3541
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3542
	.pot_clear = mv88e6xxx_g2_pot_clear,
3543
	.reset = mv88e6352_g1_reset,
3544
	.rmu_disable = mv88e6352_g1_rmu_disable,
3545
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3546
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3547
	.serdes_power = mv88e6352_serdes_power,
3548 3549
	.serdes_irq_setup = mv88e6352_serdes_irq_setup,
	.serdes_irq_free = mv88e6352_serdes_irq_free,
3550
	.gpio_ops = &mv88e6352_gpio_ops,
3551
	.avb_ops = &mv88e6352_avb_ops,
3552
	.ptp_ops = &mv88e6352_ptp_ops,
3553
	.phylink_validate = mv88e6352_phylink_validate,
3554 3555
};

3556
static const struct mv88e6xxx_ops mv88e6290_ops = {
3557
	/* MV88E6XXX_FAMILY_6390 */
3558
	.setup_errata = mv88e6390_setup_errata,
3559
	.irl_init_all = mv88e6390_g2_irl_init_all,
3560 3561
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3562 3563 3564 3565 3566 3567 3568
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3569
	.port_tag_remap = mv88e6390_port_tag_remap,
3570
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3571
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3572
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3573
	.port_pause_limit = mv88e6390_port_pause_limit,
3574
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3575
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3576
	.port_link_state = mv88e6352_port_link_state,
3577
	.port_get_cmode = mv88e6352_port_get_cmode,
3578
	.port_set_cmode = mv88e6390_port_set_cmode,
3579
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3580
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3581 3582
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3583
	.stats_get_stats = mv88e6390_stats_get_stats,
3584 3585
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3586
	.watchdog_ops = &mv88e6390_watchdog_ops,
3587
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3588
	.pot_clear = mv88e6xxx_g2_pot_clear,
3589
	.reset = mv88e6352_g1_reset,
3590
	.rmu_disable = mv88e6390_g1_rmu_disable,
3591 3592
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3593
	.serdes_power = mv88e6390_serdes_power,
3594 3595
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3596
	.gpio_ops = &mv88e6352_gpio_ops,
3597
	.avb_ops = &mv88e6390_avb_ops,
3598
	.ptp_ops = &mv88e6352_ptp_ops,
3599
	.phylink_validate = mv88e6390_phylink_validate,
3600 3601
};

3602
static const struct mv88e6xxx_ops mv88e6320_ops = {
3603
	/* MV88E6XXX_FAMILY_6320 */
3604 3605
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3606
	.irl_init_all = mv88e6352_g2_irl_init_all,
3607 3608
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3609
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3610 3611
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3612
	.port_set_link = mv88e6xxx_port_set_link,
3613
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3614
	.port_set_speed = mv88e6185_port_set_speed,
3615
	.port_tag_remap = mv88e6095_port_tag_remap,
3616
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3617
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3618
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3619
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3620
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3621
	.port_pause_limit = mv88e6097_port_pause_limit,
3622
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3623
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3624
	.port_link_state = mv88e6352_port_link_state,
3625
	.port_get_cmode = mv88e6352_port_get_cmode,
3626
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3627
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3628 3629
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3630
	.stats_get_stats = mv88e6320_stats_get_stats,
3631 3632
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3633
	.watchdog_ops = &mv88e6390_watchdog_ops,
3634
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3635
	.pot_clear = mv88e6xxx_g2_pot_clear,
3636
	.reset = mv88e6352_g1_reset,
3637
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3638
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3639
	.gpio_ops = &mv88e6352_gpio_ops,
3640
	.avb_ops = &mv88e6352_avb_ops,
3641
	.ptp_ops = &mv88e6352_ptp_ops,
3642
	.phylink_validate = mv88e6185_phylink_validate,
3643 3644 3645
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3646
	/* MV88E6XXX_FAMILY_6320 */
3647 3648
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3649
	.irl_init_all = mv88e6352_g2_irl_init_all,
3650 3651
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3652
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3653 3654
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3655
	.port_set_link = mv88e6xxx_port_set_link,
3656
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3657
	.port_set_speed = mv88e6185_port_set_speed,
3658
	.port_tag_remap = mv88e6095_port_tag_remap,
3659
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3660
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3661
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3662
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3663
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3664
	.port_pause_limit = mv88e6097_port_pause_limit,
3665
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3666
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3667
	.port_link_state = mv88e6352_port_link_state,
3668
	.port_get_cmode = mv88e6352_port_get_cmode,
3669
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3670
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3671 3672
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3673
	.stats_get_stats = mv88e6320_stats_get_stats,
3674 3675
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3676
	.watchdog_ops = &mv88e6390_watchdog_ops,
3677
	.reset = mv88e6352_g1_reset,
3678
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3679
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3680
	.gpio_ops = &mv88e6352_gpio_ops,
3681
	.avb_ops = &mv88e6352_avb_ops,
3682
	.ptp_ops = &mv88e6352_ptp_ops,
3683
	.phylink_validate = mv88e6185_phylink_validate,
3684 3685
};

3686 3687
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3688 3689
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3690
	.irl_init_all = mv88e6352_g2_irl_init_all,
3691 3692 3693 3694 3695 3696 3697 3698
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3699
	.port_set_speed = mv88e6341_port_set_speed,
3700 3701 3702 3703
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3704
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3705
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3706
	.port_pause_limit = mv88e6097_port_pause_limit,
3707 3708
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3709
	.port_link_state = mv88e6352_port_link_state,
3710
	.port_get_cmode = mv88e6352_port_get_cmode,
3711
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3712
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3713 3714 3715
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3716 3717
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3718 3719
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3720
	.pot_clear = mv88e6xxx_g2_pot_clear,
3721
	.reset = mv88e6352_g1_reset,
3722
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3723
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3724
	.serdes_power = mv88e6341_serdes_power,
3725
	.gpio_ops = &mv88e6352_gpio_ops,
3726
	.avb_ops = &mv88e6390_avb_ops,
3727
	.ptp_ops = &mv88e6352_ptp_ops,
3728
	.phylink_validate = mv88e6341_phylink_validate,
3729 3730
};

3731
static const struct mv88e6xxx_ops mv88e6350_ops = {
3732
	/* MV88E6XXX_FAMILY_6351 */
3733 3734
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3735
	.irl_init_all = mv88e6352_g2_irl_init_all,
3736
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3737 3738
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3739
	.port_set_link = mv88e6xxx_port_set_link,
3740
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3741
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3742
	.port_set_speed = mv88e6185_port_set_speed,
3743
	.port_tag_remap = mv88e6095_port_tag_remap,
3744
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3745
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3746
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3747
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3748
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3749
	.port_pause_limit = mv88e6097_port_pause_limit,
3750
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3751
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3752
	.port_link_state = mv88e6352_port_link_state,
3753
	.port_get_cmode = mv88e6352_port_get_cmode,
3754
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3755
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3756 3757
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3758
	.stats_get_stats = mv88e6095_stats_get_stats,
3759 3760
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3761
	.watchdog_ops = &mv88e6097_watchdog_ops,
3762
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3763
	.pot_clear = mv88e6xxx_g2_pot_clear,
3764
	.reset = mv88e6352_g1_reset,
3765
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3766
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3767
	.phylink_validate = mv88e6185_phylink_validate,
3768 3769 3770
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3771
	/* MV88E6XXX_FAMILY_6351 */
3772 3773
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3774
	.irl_init_all = mv88e6352_g2_irl_init_all,
3775
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3776 3777
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3778
	.port_set_link = mv88e6xxx_port_set_link,
3779
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3780
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3781
	.port_set_speed = mv88e6185_port_set_speed,
3782
	.port_tag_remap = mv88e6095_port_tag_remap,
3783
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3784
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3785
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3786
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3787
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3788
	.port_pause_limit = mv88e6097_port_pause_limit,
3789
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3790
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3791
	.port_link_state = mv88e6352_port_link_state,
3792
	.port_get_cmode = mv88e6352_port_get_cmode,
3793
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3794
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3795 3796
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3797
	.stats_get_stats = mv88e6095_stats_get_stats,
3798 3799
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3800
	.watchdog_ops = &mv88e6097_watchdog_ops,
3801
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3802
	.pot_clear = mv88e6xxx_g2_pot_clear,
3803
	.reset = mv88e6352_g1_reset,
3804
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3805
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3806
	.avb_ops = &mv88e6352_avb_ops,
3807
	.ptp_ops = &mv88e6352_ptp_ops,
3808
	.phylink_validate = mv88e6185_phylink_validate,
3809 3810 3811
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3812
	/* MV88E6XXX_FAMILY_6352 */
3813 3814
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3815
	.irl_init_all = mv88e6352_g2_irl_init_all,
3816 3817
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3818
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3819 3820
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3821
	.port_set_link = mv88e6xxx_port_set_link,
3822
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3823
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3824
	.port_set_speed = mv88e6352_port_set_speed,
3825
	.port_tag_remap = mv88e6095_port_tag_remap,
3826
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3827
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3828
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3829
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3830
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3831
	.port_pause_limit = mv88e6097_port_pause_limit,
3832
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3833
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3834
	.port_link_state = mv88e6352_port_link_state,
3835
	.port_get_cmode = mv88e6352_port_get_cmode,
3836
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3837
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3838 3839
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3840
	.stats_get_stats = mv88e6095_stats_get_stats,
3841 3842
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3843
	.watchdog_ops = &mv88e6097_watchdog_ops,
3844
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3845
	.pot_clear = mv88e6xxx_g2_pot_clear,
3846
	.reset = mv88e6352_g1_reset,
3847
	.rmu_disable = mv88e6352_g1_rmu_disable,
3848
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3849
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3850
	.serdes_power = mv88e6352_serdes_power,
3851 3852
	.serdes_irq_setup = mv88e6352_serdes_irq_setup,
	.serdes_irq_free = mv88e6352_serdes_irq_free,
3853
	.gpio_ops = &mv88e6352_gpio_ops,
3854
	.avb_ops = &mv88e6352_avb_ops,
3855
	.ptp_ops = &mv88e6352_ptp_ops,
3856 3857 3858
	.serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
	.serdes_get_strings = mv88e6352_serdes_get_strings,
	.serdes_get_stats = mv88e6352_serdes_get_stats,
3859
	.phylink_validate = mv88e6352_phylink_validate,
3860 3861
};

3862
static const struct mv88e6xxx_ops mv88e6390_ops = {
3863
	/* MV88E6XXX_FAMILY_6390 */
3864
	.setup_errata = mv88e6390_setup_errata,
3865
	.irl_init_all = mv88e6390_g2_irl_init_all,
3866 3867
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3868 3869 3870 3871 3872 3873 3874
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3875
	.port_tag_remap = mv88e6390_port_tag_remap,
3876
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3877
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3878
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3879
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3880
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3881
	.port_pause_limit = mv88e6390_port_pause_limit,
3882
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3883
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3884
	.port_link_state = mv88e6352_port_link_state,
3885
	.port_get_cmode = mv88e6352_port_get_cmode,
3886
	.port_set_cmode = mv88e6390_port_set_cmode,
3887
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3888
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3889 3890
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3891
	.stats_get_stats = mv88e6390_stats_get_stats,
3892 3893
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3894
	.watchdog_ops = &mv88e6390_watchdog_ops,
3895
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3896
	.pot_clear = mv88e6xxx_g2_pot_clear,
3897
	.reset = mv88e6352_g1_reset,
3898
	.rmu_disable = mv88e6390_g1_rmu_disable,
3899 3900
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3901
	.serdes_power = mv88e6390_serdes_power,
3902 3903
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3904
	.gpio_ops = &mv88e6352_gpio_ops,
3905
	.avb_ops = &mv88e6390_avb_ops,
3906
	.ptp_ops = &mv88e6352_ptp_ops,
3907
	.phylink_validate = mv88e6390_phylink_validate,
3908 3909 3910
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3911
	/* MV88E6XXX_FAMILY_6390 */
3912
	.setup_errata = mv88e6390_setup_errata,
3913
	.irl_init_all = mv88e6390_g2_irl_init_all,
3914 3915
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3916 3917 3918 3919 3920 3921 3922
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3923
	.port_tag_remap = mv88e6390_port_tag_remap,
3924
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3925
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3926
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3927
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3928
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3929
	.port_pause_limit = mv88e6390_port_pause_limit,
3930
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3931
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3932
	.port_link_state = mv88e6352_port_link_state,
3933
	.port_get_cmode = mv88e6352_port_get_cmode,
3934
	.port_set_cmode = mv88e6390x_port_set_cmode,
3935
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3936
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3937 3938
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3939
	.stats_get_stats = mv88e6390_stats_get_stats,
3940 3941
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3942
	.watchdog_ops = &mv88e6390_watchdog_ops,
3943
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3944
	.pot_clear = mv88e6xxx_g2_pot_clear,
3945
	.reset = mv88e6352_g1_reset,
3946
	.rmu_disable = mv88e6390_g1_rmu_disable,
3947 3948
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3949
	.serdes_power = mv88e6390x_serdes_power,
3950 3951
	.serdes_irq_setup = mv88e6390x_serdes_irq_setup,
	.serdes_irq_free = mv88e6390x_serdes_irq_free,
3952
	.gpio_ops = &mv88e6352_gpio_ops,
3953
	.avb_ops = &mv88e6390_avb_ops,
3954
	.ptp_ops = &mv88e6352_ptp_ops,
3955
	.phylink_validate = mv88e6390x_phylink_validate,
3956 3957
};

3958 3959
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3960
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3961 3962 3963 3964
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3965
		.num_internal_phys = 5,
3966
		.max_vid = 4095,
3967
		.port_base_addr = 0x10,
3968
		.phy_base_addr = 0x0,
3969
		.global1_addr = 0x1b,
3970
		.global2_addr = 0x1c,
3971
		.age_time_coeff = 15000,
3972
		.g1_irqs = 8,
3973
		.g2_irqs = 10,
3974
		.atu_move_port_mask = 0xf,
3975
		.pvt = true,
3976
		.multi_chip = true,
3977
		.tag_protocol = DSA_TAG_PROTO_DSA,
3978
		.ops = &mv88e6085_ops,
3979 3980 3981
	},

	[MV88E6095] = {
3982
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3983 3984 3985 3986
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3987
		.num_internal_phys = 0,
3988
		.max_vid = 4095,
3989
		.port_base_addr = 0x10,
3990
		.phy_base_addr = 0x0,
3991
		.global1_addr = 0x1b,
3992
		.global2_addr = 0x1c,
3993
		.age_time_coeff = 15000,
3994
		.g1_irqs = 8,
3995
		.atu_move_port_mask = 0xf,
3996
		.multi_chip = true,
3997
		.tag_protocol = DSA_TAG_PROTO_DSA,
3998
		.ops = &mv88e6095_ops,
3999 4000
	},

4001
	[MV88E6097] = {
4002
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
4003 4004 4005 4006
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
4007
		.num_internal_phys = 8,
4008
		.max_vid = 4095,
4009
		.port_base_addr = 0x10,
4010
		.phy_base_addr = 0x0,
4011
		.global1_addr = 0x1b,
4012
		.global2_addr = 0x1c,
4013
		.age_time_coeff = 15000,
4014
		.g1_irqs = 8,
4015
		.g2_irqs = 10,
4016
		.atu_move_port_mask = 0xf,
4017
		.pvt = true,
4018
		.multi_chip = true,
4019
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4020 4021 4022
		.ops = &mv88e6097_ops,
	},

4023
	[MV88E6123] = {
4024
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
4025 4026 4027 4028
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
4029
		.num_internal_phys = 5,
4030
		.max_vid = 4095,
4031
		.port_base_addr = 0x10,
4032
		.phy_base_addr = 0x0,
4033
		.global1_addr = 0x1b,
4034
		.global2_addr = 0x1c,
4035
		.age_time_coeff = 15000,
4036
		.g1_irqs = 9,
4037
		.g2_irqs = 10,
4038
		.atu_move_port_mask = 0xf,
4039
		.pvt = true,
4040
		.multi_chip = true,
4041
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4042
		.ops = &mv88e6123_ops,
4043 4044 4045
	},

	[MV88E6131] = {
4046
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
4047 4048 4049 4050
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
4051
		.num_internal_phys = 0,
4052
		.max_vid = 4095,
4053
		.port_base_addr = 0x10,
4054
		.phy_base_addr = 0x0,
4055
		.global1_addr = 0x1b,
4056
		.global2_addr = 0x1c,
4057
		.age_time_coeff = 15000,
4058
		.g1_irqs = 9,
4059
		.atu_move_port_mask = 0xf,
4060
		.multi_chip = true,
4061
		.tag_protocol = DSA_TAG_PROTO_DSA,
4062
		.ops = &mv88e6131_ops,
4063 4064
	},

4065
	[MV88E6141] = {
4066
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
4067
		.family = MV88E6XXX_FAMILY_6341,
4068
		.name = "Marvell 88E6141",
4069 4070
		.num_databases = 4096,
		.num_ports = 6,
4071
		.num_internal_phys = 5,
4072
		.num_gpio = 11,
4073
		.max_vid = 4095,
4074
		.port_base_addr = 0x10,
4075
		.phy_base_addr = 0x10,
4076
		.global1_addr = 0x1b,
4077
		.global2_addr = 0x1c,
4078 4079
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
4080
		.g1_irqs = 9,
4081
		.g2_irqs = 10,
4082
		.pvt = true,
4083
		.multi_chip = true,
4084 4085 4086 4087
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

4088
	[MV88E6161] = {
4089
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
4090 4091 4092 4093
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
4094
		.num_internal_phys = 5,
4095
		.max_vid = 4095,
4096
		.port_base_addr = 0x10,
4097
		.phy_base_addr = 0x0,
4098
		.global1_addr = 0x1b,
4099
		.global2_addr = 0x1c,
4100
		.age_time_coeff = 15000,
4101
		.g1_irqs = 9,
4102
		.g2_irqs = 10,
4103
		.atu_move_port_mask = 0xf,
4104
		.pvt = true,
4105
		.multi_chip = true,
4106
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4107
		.ptp_support = true,
4108
		.ops = &mv88e6161_ops,
4109 4110 4111
	},

	[MV88E6165] = {
4112
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
4113 4114 4115 4116
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
4117
		.num_internal_phys = 0,
4118
		.max_vid = 4095,
4119
		.port_base_addr = 0x10,
4120
		.phy_base_addr = 0x0,
4121
		.global1_addr = 0x1b,
4122
		.global2_addr = 0x1c,
4123
		.age_time_coeff = 15000,
4124
		.g1_irqs = 9,
4125
		.g2_irqs = 10,
4126
		.atu_move_port_mask = 0xf,
4127
		.pvt = true,
4128
		.multi_chip = true,
4129
		.tag_protocol = DSA_TAG_PROTO_DSA,
4130
		.ptp_support = true,
4131
		.ops = &mv88e6165_ops,
4132 4133 4134
	},

	[MV88E6171] = {
4135
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
4136 4137 4138 4139
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
4140
		.num_internal_phys = 5,
4141
		.max_vid = 4095,
4142
		.port_base_addr = 0x10,
4143
		.phy_base_addr = 0x0,
4144
		.global1_addr = 0x1b,
4145
		.global2_addr = 0x1c,
4146
		.age_time_coeff = 15000,
4147
		.g1_irqs = 9,
4148
		.g2_irqs = 10,
4149
		.atu_move_port_mask = 0xf,
4150
		.pvt = true,
4151
		.multi_chip = true,
4152
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4153
		.ops = &mv88e6171_ops,
4154 4155 4156
	},

	[MV88E6172] = {
4157
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
4158 4159 4160 4161
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
4162
		.num_internal_phys = 5,
4163
		.num_gpio = 15,
4164
		.max_vid = 4095,
4165
		.port_base_addr = 0x10,
4166
		.phy_base_addr = 0x0,
4167
		.global1_addr = 0x1b,
4168
		.global2_addr = 0x1c,
4169
		.age_time_coeff = 15000,
4170
		.g1_irqs = 9,
4171
		.g2_irqs = 10,
4172
		.atu_move_port_mask = 0xf,
4173
		.pvt = true,
4174
		.multi_chip = true,
4175
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4176
		.ops = &mv88e6172_ops,
4177 4178 4179
	},

	[MV88E6175] = {
4180
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
4181 4182 4183 4184
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
4185
		.num_internal_phys = 5,
4186
		.max_vid = 4095,
4187
		.port_base_addr = 0x10,
4188
		.phy_base_addr = 0x0,
4189
		.global1_addr = 0x1b,
4190
		.global2_addr = 0x1c,
4191
		.age_time_coeff = 15000,
4192
		.g1_irqs = 9,
4193
		.g2_irqs = 10,
4194
		.atu_move_port_mask = 0xf,
4195
		.pvt = true,
4196
		.multi_chip = true,
4197
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4198
		.ops = &mv88e6175_ops,
4199 4200 4201
	},

	[MV88E6176] = {
4202
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
4203 4204 4205 4206
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
4207
		.num_internal_phys = 5,
4208
		.num_gpio = 15,
4209
		.max_vid = 4095,
4210
		.port_base_addr = 0x10,
4211
		.phy_base_addr = 0x0,
4212
		.global1_addr = 0x1b,
4213
		.global2_addr = 0x1c,
4214
		.age_time_coeff = 15000,
4215
		.g1_irqs = 9,
4216
		.g2_irqs = 10,
4217
		.atu_move_port_mask = 0xf,
4218
		.pvt = true,
4219
		.multi_chip = true,
4220
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4221
		.ops = &mv88e6176_ops,
4222 4223 4224
	},

	[MV88E6185] = {
4225
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
4226 4227 4228 4229
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
4230
		.num_internal_phys = 0,
4231
		.max_vid = 4095,
4232
		.port_base_addr = 0x10,
4233
		.phy_base_addr = 0x0,
4234
		.global1_addr = 0x1b,
4235
		.global2_addr = 0x1c,
4236
		.age_time_coeff = 15000,
4237
		.g1_irqs = 8,
4238
		.atu_move_port_mask = 0xf,
4239
		.multi_chip = true,
4240
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4241
		.ops = &mv88e6185_ops,
4242 4243
	},

4244
	[MV88E6190] = {
4245
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
4246 4247 4248 4249
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4250
		.num_internal_phys = 9,
4251
		.num_gpio = 16,
4252
		.max_vid = 8191,
4253
		.port_base_addr = 0x0,
4254
		.phy_base_addr = 0x0,
4255
		.global1_addr = 0x1b,
4256
		.global2_addr = 0x1c,
4257
		.tag_protocol = DSA_TAG_PROTO_DSA,
4258
		.age_time_coeff = 3750,
4259
		.g1_irqs = 9,
4260
		.g2_irqs = 14,
4261
		.pvt = true,
4262
		.multi_chip = true,
4263
		.atu_move_port_mask = 0x1f,
4264 4265 4266 4267
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
4268
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
4269 4270 4271 4272
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4273
		.num_internal_phys = 9,
4274
		.num_gpio = 16,
4275
		.max_vid = 8191,
4276
		.port_base_addr = 0x0,
4277
		.phy_base_addr = 0x0,
4278
		.global1_addr = 0x1b,
4279
		.global2_addr = 0x1c,
4280
		.age_time_coeff = 3750,
4281
		.g1_irqs = 9,
4282
		.g2_irqs = 14,
4283
		.atu_move_port_mask = 0x1f,
4284
		.pvt = true,
4285
		.multi_chip = true,
4286
		.tag_protocol = DSA_TAG_PROTO_DSA,
4287 4288 4289 4290
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
4291
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
4292 4293 4294 4295
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4296
		.num_internal_phys = 9,
4297
		.max_vid = 8191,
4298
		.port_base_addr = 0x0,
4299
		.phy_base_addr = 0x0,
4300
		.global1_addr = 0x1b,
4301
		.global2_addr = 0x1c,
4302
		.age_time_coeff = 3750,
4303
		.g1_irqs = 9,
4304
		.g2_irqs = 14,
4305
		.atu_move_port_mask = 0x1f,
4306
		.pvt = true,
4307
		.multi_chip = true,
4308
		.tag_protocol = DSA_TAG_PROTO_DSA,
4309
		.ptp_support = true,
4310
		.ops = &mv88e6191_ops,
4311 4312
	},

4313
	[MV88E6240] = {
4314
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
4315 4316 4317 4318
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
4319
		.num_internal_phys = 5,
4320
		.num_gpio = 15,
4321
		.max_vid = 4095,
4322
		.port_base_addr = 0x10,
4323
		.phy_base_addr = 0x0,
4324
		.global1_addr = 0x1b,
4325
		.global2_addr = 0x1c,
4326
		.age_time_coeff = 15000,
4327
		.g1_irqs = 9,
4328
		.g2_irqs = 10,
4329
		.atu_move_port_mask = 0xf,
4330
		.pvt = true,
4331
		.multi_chip = true,
4332
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4333
		.ptp_support = true,
4334
		.ops = &mv88e6240_ops,
4335 4336
	},

4337
	[MV88E6290] = {
4338
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
4339 4340 4341 4342
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4343
		.num_internal_phys = 9,
4344
		.num_gpio = 16,
4345
		.max_vid = 8191,
4346
		.port_base_addr = 0x0,
4347
		.phy_base_addr = 0x0,
4348
		.global1_addr = 0x1b,
4349
		.global2_addr = 0x1c,
4350
		.age_time_coeff = 3750,
4351
		.g1_irqs = 9,
4352
		.g2_irqs = 14,
4353
		.atu_move_port_mask = 0x1f,
4354
		.pvt = true,
4355
		.multi_chip = true,
4356
		.tag_protocol = DSA_TAG_PROTO_DSA,
4357
		.ptp_support = true,
4358 4359 4360
		.ops = &mv88e6290_ops,
	},

4361
	[MV88E6320] = {
4362
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
4363 4364 4365 4366
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4367
		.num_internal_phys = 5,
4368
		.num_gpio = 15,
4369
		.max_vid = 4095,
4370
		.port_base_addr = 0x10,
4371
		.phy_base_addr = 0x0,
4372
		.global1_addr = 0x1b,
4373
		.global2_addr = 0x1c,
4374
		.age_time_coeff = 15000,
4375
		.g1_irqs = 8,
4376
		.g2_irqs = 10,
4377
		.atu_move_port_mask = 0xf,
4378
		.pvt = true,
4379
		.multi_chip = true,
4380
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4381
		.ptp_support = true,
4382
		.ops = &mv88e6320_ops,
4383 4384 4385
	},

	[MV88E6321] = {
4386
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
4387 4388 4389 4390
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4391
		.num_internal_phys = 5,
4392
		.num_gpio = 15,
4393
		.max_vid = 4095,
4394
		.port_base_addr = 0x10,
4395
		.phy_base_addr = 0x0,
4396
		.global1_addr = 0x1b,
4397
		.global2_addr = 0x1c,
4398
		.age_time_coeff = 15000,
4399
		.g1_irqs = 8,
4400
		.g2_irqs = 10,
4401
		.atu_move_port_mask = 0xf,
4402
		.multi_chip = true,
4403
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4404
		.ptp_support = true,
4405
		.ops = &mv88e6321_ops,
4406 4407
	},

4408
	[MV88E6341] = {
4409
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
4410 4411 4412
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
4413
		.num_internal_phys = 5,
4414
		.num_ports = 6,
4415
		.num_gpio = 11,
4416
		.max_vid = 4095,
4417
		.port_base_addr = 0x10,
4418
		.phy_base_addr = 0x10,
4419
		.global1_addr = 0x1b,
4420
		.global2_addr = 0x1c,
4421
		.age_time_coeff = 3750,
4422
		.atu_move_port_mask = 0x1f,
4423
		.g1_irqs = 9,
4424
		.g2_irqs = 10,
4425
		.pvt = true,
4426
		.multi_chip = true,
4427
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4428
		.ptp_support = true,
4429 4430 4431
		.ops = &mv88e6341_ops,
	},

4432
	[MV88E6350] = {
4433
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
4434 4435 4436 4437
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4438
		.num_internal_phys = 5,
4439
		.max_vid = 4095,
4440
		.port_base_addr = 0x10,
4441
		.phy_base_addr = 0x0,
4442
		.global1_addr = 0x1b,
4443
		.global2_addr = 0x1c,
4444
		.age_time_coeff = 15000,
4445
		.g1_irqs = 9,
4446
		.g2_irqs = 10,
4447
		.atu_move_port_mask = 0xf,
4448
		.pvt = true,
4449
		.multi_chip = true,
4450
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4451
		.ops = &mv88e6350_ops,
4452 4453 4454
	},

	[MV88E6351] = {
4455
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
4456 4457 4458 4459
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4460
		.num_internal_phys = 5,
4461
		.max_vid = 4095,
4462
		.port_base_addr = 0x10,
4463
		.phy_base_addr = 0x0,
4464
		.global1_addr = 0x1b,
4465
		.global2_addr = 0x1c,
4466
		.age_time_coeff = 15000,
4467
		.g1_irqs = 9,
4468
		.g2_irqs = 10,
4469
		.atu_move_port_mask = 0xf,
4470
		.pvt = true,
4471
		.multi_chip = true,
4472
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4473
		.ops = &mv88e6351_ops,
4474 4475 4476
	},

	[MV88E6352] = {
4477
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
4478 4479 4480 4481
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4482
		.num_internal_phys = 5,
4483
		.num_gpio = 15,
4484
		.max_vid = 4095,
4485
		.port_base_addr = 0x10,
4486
		.phy_base_addr = 0x0,
4487
		.global1_addr = 0x1b,
4488
		.global2_addr = 0x1c,
4489
		.age_time_coeff = 15000,
4490
		.g1_irqs = 9,
4491
		.g2_irqs = 10,
4492
		.atu_move_port_mask = 0xf,
4493
		.pvt = true,
4494
		.multi_chip = true,
4495
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4496
		.ptp_support = true,
4497
		.ops = &mv88e6352_ops,
4498
	},
4499
	[MV88E6390] = {
4500
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
4501 4502 4503 4504
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4505
		.num_internal_phys = 9,
4506
		.num_gpio = 16,
4507
		.max_vid = 8191,
4508
		.port_base_addr = 0x0,
4509
		.phy_base_addr = 0x0,
4510
		.global1_addr = 0x1b,
4511
		.global2_addr = 0x1c,
4512
		.age_time_coeff = 3750,
4513
		.g1_irqs = 9,
4514
		.g2_irqs = 14,
4515
		.atu_move_port_mask = 0x1f,
4516
		.pvt = true,
4517
		.multi_chip = true,
4518
		.tag_protocol = DSA_TAG_PROTO_DSA,
4519
		.ptp_support = true,
4520 4521 4522
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
4523
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
4524 4525 4526 4527
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4528
		.num_internal_phys = 9,
4529
		.num_gpio = 16,
4530
		.max_vid = 8191,
4531
		.port_base_addr = 0x0,
4532
		.phy_base_addr = 0x0,
4533
		.global1_addr = 0x1b,
4534
		.global2_addr = 0x1c,
4535
		.age_time_coeff = 3750,
4536
		.g1_irqs = 9,
4537
		.g2_irqs = 14,
4538
		.atu_move_port_mask = 0x1f,
4539
		.pvt = true,
4540
		.multi_chip = true,
4541
		.tag_protocol = DSA_TAG_PROTO_DSA,
4542
		.ptp_support = true,
4543 4544
		.ops = &mv88e6390x_ops,
	},
4545 4546
};

4547
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4548
{
4549
	int i;
4550

4551 4552 4553
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4554 4555 4556 4557

	return NULL;
}

4558
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4559 4560
{
	const struct mv88e6xxx_info *info;
4561 4562 4563
	unsigned int prod_num, rev;
	u16 id;
	int err;
4564

4565
	mutex_lock(&chip->reg_lock);
4566
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
4567 4568 4569
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4570

4571 4572
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
4573 4574 4575 4576 4577

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4578
	/* Update the compatible info with the probed one */
4579
	chip->info = info;
4580

4581 4582 4583 4584
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4585 4586
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4587 4588 4589 4590

	return 0;
}

4591
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4592
{
4593
	struct mv88e6xxx_chip *chip;
4594

4595 4596
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4597 4598
		return NULL;

4599
	chip->dev = dev;
4600

4601
	mutex_init(&chip->reg_lock);
4602
	INIT_LIST_HEAD(&chip->mdios);
4603

4604
	return chip;
4605 4606
}

4607
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4608 4609
			      struct mii_bus *bus, int sw_addr)
{
4610
	if (sw_addr == 0)
4611
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4612
	else if (chip->info->multi_chip)
4613
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4614 4615 4616
	else
		return -EINVAL;

4617 4618
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4619 4620 4621 4622

	return 0;
}

4623 4624 4625 4626 4627 4628 4629 4630
static void mv88e6xxx_ports_cmode_init(struct mv88e6xxx_chip *chip)
{
	int i;

	for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
		chip->ports[i].cmode = MV88E6XXX_PORT_STS_CMODE_INVALID;
}

4631 4632
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
							int port)
4633
{
V
Vivien Didelot 已提交
4634
	struct mv88e6xxx_chip *chip = ds->priv;
4635

4636
	return chip->info->tag_protocol;
4637 4638
}

4639
#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
4640 4641 4642
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4643
{
4644
	struct mv88e6xxx_chip *chip;
4645
	struct mii_bus *bus;
4646
	int err;
4647

4648
	bus = dsa_host_dev_to_mii_bus(host_dev);
4649 4650 4651
	if (!bus)
		return NULL;

4652 4653
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4654 4655
		return NULL;

4656
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4657
	chip->info = &mv88e6xxx_table[MV88E6085];
4658

4659
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4660 4661 4662
	if (err)
		goto free;

4663
	err = mv88e6xxx_detect(chip);
4664
	if (err)
4665
		goto free;
4666

4667 4668
	mv88e6xxx_ports_cmode_init(chip);

4669 4670 4671 4672 4673 4674
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4675 4676
	mv88e6xxx_phy_init(chip);

4677
	err = mv88e6xxx_mdios_register(chip, NULL);
4678
	if (err)
4679
		goto free;
4680

4681
	*priv = chip;
4682

4683
	return chip->info->name;
4684
free:
4685
	devm_kfree(dsa_dev, chip);
4686 4687

	return NULL;
4688
}
4689
#endif
4690

4691
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4692
				      const struct switchdev_obj_port_mdb *mdb)
4693 4694 4695 4696 4697 4698 4699 4700 4701
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4702
				   const struct switchdev_obj_port_mdb *mdb)
4703
{
V
Vivien Didelot 已提交
4704
	struct mv88e6xxx_chip *chip = ds->priv;
4705 4706 4707

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4708
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
4709 4710
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
4711 4712 4713 4714 4715 4716
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4717
	struct mv88e6xxx_chip *chip = ds->priv;
4718 4719 4720 4721
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4722
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
4723 4724 4725 4726 4727
	mutex_unlock(&chip->reg_lock);

	return err;
}

4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
static int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port,
					 bool unicast, bool multicast)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err = -EOPNOTSUPP;

	mutex_lock(&chip->reg_lock);
	if (chip->info->ops->port_set_egress_floods)
		err = chip->info->ops->port_set_egress_floods(chip, port,
							      unicast,
							      multicast);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4744
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4745
#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
4746
	.probe			= mv88e6xxx_drv_probe,
4747
#endif
4748
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4749 4750
	.setup			= mv88e6xxx_setup,
	.adjust_link		= mv88e6xxx_adjust_link,
4751 4752 4753 4754 4755
	.phylink_validate	= mv88e6xxx_validate,
	.phylink_mac_link_state	= mv88e6xxx_link_state,
	.phylink_mac_config	= mv88e6xxx_mac_config,
	.phylink_mac_link_down	= mv88e6xxx_mac_link_down,
	.phylink_mac_link_up	= mv88e6xxx_mac_link_up,
4756 4757 4758
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
4759 4760
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
V
Vivien Didelot 已提交
4761 4762
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
4763
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4764 4765 4766 4767
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4768
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4769 4770
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
4771
	.port_egress_floods	= mv88e6xxx_port_egress_floods,
4772
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4773
	.port_fast_age		= mv88e6xxx_port_fast_age,
4774 4775 4776 4777 4778 4779 4780
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4781 4782 4783
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
4784 4785
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4786 4787 4788 4789 4790
	.port_hwtstamp_set	= mv88e6xxx_port_hwtstamp_set,
	.port_hwtstamp_get	= mv88e6xxx_port_hwtstamp_get,
	.port_txtstamp		= mv88e6xxx_port_txtstamp,
	.port_rxtstamp		= mv88e6xxx_port_rxtstamp,
	.get_ts_info		= mv88e6xxx_get_ts_info,
4791 4792
};

4793 4794 4795 4796
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4797
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4798
{
4799
	struct device *dev = chip->dev;
4800 4801
	struct dsa_switch *ds;

4802
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4803 4804 4805
	if (!ds)
		return -ENOMEM;

4806
	ds->priv = chip;
4807
	ds->dev = dev;
4808
	ds->ops = &mv88e6xxx_switch_ops;
4809 4810
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4811 4812 4813

	dev_set_drvdata(dev, ds);

4814
	return dsa_register_switch(ds);
4815 4816
}

4817
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4818
{
4819
	dsa_unregister_switch(chip->ds);
4820 4821
}

4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834
static const void *pdata_device_get_match_data(struct device *dev)
{
	const struct of_device_id *matches = dev->driver->of_match_table;
	const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;

	for (; matches->name[0] || matches->type[0] || matches->compatible[0];
	     matches++) {
		if (!strcmp(pdata->compatible, matches->compatible))
			return matches->data;
	}
	return NULL;
}

4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849
/* There is no suspend to RAM support at DSA level yet, the switch configuration
 * would be lost after a power cycle so prevent it to be suspended.
 */
static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
{
	return -EOPNOTSUPP;
}

static int __maybe_unused mv88e6xxx_resume(struct device *dev)
{
	return 0;
}

static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);

4850
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4851
{
4852
	struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
4853
	const struct mv88e6xxx_info *compat_info = NULL;
4854
	struct device *dev = &mdiodev->dev;
4855
	struct device_node *np = dev->of_node;
4856
	struct mv88e6xxx_chip *chip;
4857
	int port;
4858
	int err;
4859

4860 4861 4862
	if (!np && !pdata)
		return -EINVAL;

4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881
	if (np)
		compat_info = of_device_get_match_data(dev);

	if (pdata) {
		compat_info = pdata_device_get_match_data(dev);

		if (!pdata->netdev)
			return -EINVAL;

		for (port = 0; port < DSA_MAX_PORTS; port++) {
			if (!(pdata->enabled_ports & (1 << port)))
				continue;
			if (strcmp(pdata->cd.port_names[port], "cpu"))
				continue;
			pdata->cd.netdev[port] = &pdata->netdev->dev;
			break;
		}
	}

4882 4883 4884
	if (!compat_info)
		return -EINVAL;

4885
	chip = mv88e6xxx_alloc_chip(dev);
4886 4887 4888 4889
	if (!chip) {
		err = -ENOMEM;
		goto out;
	}
4890

4891
	chip->info = compat_info;
4892

4893
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4894
	if (err)
4895
		goto out;
4896

4897
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4898 4899 4900 4901
	if (IS_ERR(chip->reset)) {
		err = PTR_ERR(chip->reset);
		goto out;
	}
4902

4903
	err = mv88e6xxx_detect(chip);
4904
	if (err)
4905
		goto out;
4906

4907
	mv88e6xxx_ports_cmode_init(chip);
4908 4909
	mv88e6xxx_phy_init(chip);

4910 4911 4912 4913 4914 4915 4916
	if (chip->info->ops->get_eeprom) {
		if (np)
			of_property_read_u32(np, "eeprom-length",
					     &chip->eeprom_len);
		else
			chip->eeprom_len = pdata->eeprom_len;
	}
4917

4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

4930
	/* Has to be performed before the MDIO bus is created, because
4931
	 * the PHYs will link their interrupts to these interrupt
4932 4933 4934 4935
	 * controllers
	 */
	mutex_lock(&chip->reg_lock);
	if (chip->irq > 0)
4936
		err = mv88e6xxx_g1_irq_setup(chip);
4937 4938 4939
	else
		err = mv88e6xxx_irq_poll_setup(chip);
	mutex_unlock(&chip->reg_lock);
4940

4941 4942
	if (err)
		goto out;
4943

4944 4945
	if (chip->info->g2_irqs > 0) {
		err = mv88e6xxx_g2_irq_setup(chip);
4946
		if (err)
4947
			goto out_g1_irq;
4948 4949
	}

4950 4951 4952 4953 4954 4955 4956 4957
	err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
	if (err)
		goto out_g2_irq;

	err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
	if (err)
		goto out_g1_atu_prob_irq;

4958
	err = mv88e6xxx_mdios_register(chip, np);
4959
	if (err)
4960
		goto out_g1_vtu_prob_irq;
4961

4962
	err = mv88e6xxx_register_switch(chip);
4963 4964
	if (err)
		goto out_mdio;
4965

4966
	return 0;
4967 4968

out_mdio:
4969
	mv88e6xxx_mdios_unregister(chip);
4970
out_g1_vtu_prob_irq:
4971
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
4972
out_g1_atu_prob_irq:
4973
	mv88e6xxx_g1_atu_prob_irq_free(chip);
4974
out_g2_irq:
4975
	if (chip->info->g2_irqs > 0)
4976 4977
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4978
	if (chip->irq > 0)
4979
		mv88e6xxx_g1_irq_free(chip);
4980 4981
	else
		mv88e6xxx_irq_poll_free(chip);
4982
out:
4983 4984 4985
	if (pdata)
		dev_put(pdata->netdev);

4986
	return err;
4987
}
4988 4989 4990 4991

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4992
	struct mv88e6xxx_chip *chip = ds->priv;
4993

4994 4995
	if (chip->info->ptp_support) {
		mv88e6xxx_hwtstamp_free(chip);
4996
		mv88e6xxx_ptp_free(chip);
4997
	}
4998

4999
	mv88e6xxx_phy_destroy(chip);
5000
	mv88e6xxx_unregister_switch(chip);
5001
	mv88e6xxx_mdios_unregister(chip);
5002

5003 5004 5005 5006 5007 5008 5009
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
	mv88e6xxx_g1_atu_prob_irq_free(chip);

	if (chip->info->g2_irqs > 0)
		mv88e6xxx_g2_irq_free(chip);

	if (chip->irq > 0)
5010
		mv88e6xxx_g1_irq_free(chip);
5011 5012
	else
		mv88e6xxx_irq_poll_free(chip);
5013 5014 5015
}

static const struct of_device_id mv88e6xxx_of_match[] = {
5016 5017 5018 5019
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
5020 5021 5022 5023
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
5035
		.pm = &mv88e6xxx_pm_ops,
5036 5037 5038 5039 5040
	},
};

static int __init mv88e6xxx_init(void)
{
5041
	register_switch_driver(&mv88e6xxx_switch_drv);
5042 5043
	return mdio_driver_register(&mv88e6xxx_driver);
}
5044 5045 5046 5047
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
5048
	mdio_driver_unregister(&mv88e6xxx_driver);
5049
	unregister_switch_driver(&mv88e6xxx_switch_drv);
5050 5051
}
module_exit(mv88e6xxx_cleanup);
5052 5053 5054 5055

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");