chip.c 122.7 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
228 229 230 231
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233 234
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
235 236 237 238
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

239 240 241 242 243 244 245 246 247 248 249 250
static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

251 252 253 254
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
255
	struct mii_bus *bus;
256

257 258
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
259 260
		return -EOPNOTSUPP;

261
	if (!chip->info->ops->phy_read)
262 263 264
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
265 266 267 268 269 270
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
271
	struct mii_bus *bus;
272

273 274
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
275 276
		return -EOPNOTSUPP;

277
	if (!chip->info->ops->phy_write)
278 279 280
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
281 282
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
452 453 454 455 456 457 458
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
459

460
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
461
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
462 463 464
		irq_dispose_mapping(virq);
	}

465
	irq_domain_remove(chip->g1_irq.domain);
466 467 468 469
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
470 471
	int err, irq, virq;
	u16 reg, mask;
472 473 474 475 476 477 478 479 480 481 482 483 484 485

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

486
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
487
	if (err)
488
		goto out_mapping;
489

490
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
491

492
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
493
	if (err)
494
		goto out_disable;
495 496 497 498

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
499
		goto out_disable;
500 501 502 503 504 505

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
506
		goto out_disable;
507 508 509

	return 0;

510 511 512 513 514 515 516 517 518 519 520
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
521 522 523 524

	return err;
}

525
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
526
{
527
	int i;
528

529
	for (i = 0; i < 16; i++) {
530 531 532 533 534 535 536 537 538 539 540 541 542
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

543
	dev_err(chip->dev, "Timeout while waiting for switch\n");
544 545 546
	return -ETIMEDOUT;
}

547
/* Indirect write to single pointer-data register with an Update bit */
548
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
549 550
{
	u16 val;
551
	int err;
552 553

	/* Wait until the previous operation is completed */
554 555 556
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
557 558 559 560 561 562 563

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

564
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
565
{
566 567
	if (!chip->info->ops->ppu_disable)
		return 0;
568

569
	return chip->info->ops->ppu_disable(chip);
570 571
}

572
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
573
{
574 575
	if (!chip->info->ops->ppu_enable)
		return 0;
576

577
	return chip->info->ops->ppu_enable(chip);
578 579 580 581
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
582
	struct mv88e6xxx_chip *chip;
583

584
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
585

586
	mutex_lock(&chip->reg_lock);
587

588 589 590 591
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
592
	}
593

594
	mutex_unlock(&chip->reg_lock);
595 596 597 598
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
599
	struct mv88e6xxx_chip *chip = (void *)_ps;
600

601
	schedule_work(&chip->ppu_work);
602 603
}

604
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
605 606 607
{
	int ret;

608
	mutex_lock(&chip->ppu_mutex);
609

610
	/* If the PHY polling unit is enabled, disable it so that
611 612 613 614
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
615 616
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
617
		if (ret < 0) {
618
			mutex_unlock(&chip->ppu_mutex);
619 620
			return ret;
		}
621
		chip->ppu_disabled = 1;
622
	} else {
623
		del_timer(&chip->ppu_timer);
624
		ret = 0;
625 626 627 628 629
	}

	return ret;
}

630
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
631
{
632
	/* Schedule a timer to re-enable the PHY polling unit. */
633 634
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
635 636
}

637
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
638
{
639 640
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
641 642
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
643 644
}

645 646 647 648 649
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

650 651 652
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
653
{
654
	int err;
655

656 657 658
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
659
		mv88e6xxx_ppu_access_put(chip);
660 661
	}

662
	return err;
663 664
}

665 666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680
static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
681
{
682
	return chip->info->family == MV88E6XXX_FAMILY_6095;
683 684
}

685
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
686
{
687
	return chip->info->family == MV88E6XXX_FAMILY_6097;
688 689
}

690
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
691
{
692
	return chip->info->family == MV88E6XXX_FAMILY_6165;
693 694
}

695
static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
696
{
697
	return chip->info->family == MV88E6XXX_FAMILY_6185;
698 699
}

700
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
701
{
702
	return chip->info->family == MV88E6XXX_FAMILY_6320;
703 704
}

705 706 707 708 709
static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
{
	return chip->info->family == MV88E6XXX_FAMILY_6341;
}

710
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
711
{
712
	return chip->info->family == MV88E6XXX_FAMILY_6351;
713 714
}

715
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
716
{
717
	return chip->info->family == MV88E6XXX_FAMILY_6352;
718 719
}

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

761 762 763 764
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
765 766
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
767
{
V
Vivien Didelot 已提交
768
	struct mv88e6xxx_chip *chip = ds->priv;
769
	int err;
770 771 772 773

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

774
	mutex_lock(&chip->reg_lock);
775 776
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
777
	mutex_unlock(&chip->reg_lock);
778 779 780

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
781 782
}

783
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
784
{
785 786
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
787

788
	return chip->info->ops->stats_snapshot(chip, port);
789 790
}

791
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
851 852
};

853
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
854
					    struct mv88e6xxx_hw_stat *s,
855 856
					    int port, u16 bank1_select,
					    u16 histogram)
857 858 859
{
	u32 low;
	u32 high = 0;
860
	u16 reg = 0;
861
	int err;
862 863
	u64 value;

864
	switch (s->type) {
865
	case STATS_TYPE_PORT:
866 867
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
868 869
			return UINT64_MAX;

870
		low = reg;
871
		if (s->sizeof_stat == 4) {
872 873
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
874
				return UINT64_MAX;
875
			high = reg;
876
		}
877
		break;
878
	case STATS_TYPE_BANK1:
879
		reg = bank1_select;
880 881
		/* fall through */
	case STATS_TYPE_BANK0:
882
		reg |= s->reg | histogram;
883
		mv88e6xxx_g1_stats_read(chip, reg, &low);
884
		if (s->sizeof_stat == 8)
885
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
886 887 888 889 890
	}
	value = (((u64)high) << 16) | low;
	return value;
}

891 892
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
893
{
894 895
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
896

897 898
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
899
		if (stat->type & types) {
900 901 902 903
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
904
	}
905 906
}

907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
923
{
V
Vivien Didelot 已提交
924
	struct mv88e6xxx_chip *chip = ds->priv;
925 926 927 928 929 930 931 932

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
933 934 935 936 937
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
938
		if (stat->type & types)
939 940 941
			j++;
	}
	return j;
942 943
}

944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

966
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
967 968
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
969 970 971 972 973 974 975
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
976 977 978
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
979 980 981 982 983 984 985 986 987
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
988 989
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
990 991 992 993 994 995
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
996 997 998 999 1000 1001 1002 1003 1004 1005 1006
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
1007 1008 1009 1010 1011 1012 1013 1014 1015
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

1016 1017
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1018
{
V
Vivien Didelot 已提交
1019
	struct mv88e6xxx_chip *chip = ds->priv;
1020 1021
	int ret;

1022
	mutex_lock(&chip->reg_lock);
1023

1024
	ret = mv88e6xxx_stats_snapshot(chip, port);
1025
	if (ret < 0) {
1026
		mutex_unlock(&chip->reg_lock);
1027 1028
		return;
	}
1029 1030

	mv88e6xxx_get_stats(chip, port, data);
1031

1032
	mutex_unlock(&chip->reg_lock);
1033 1034
}

1035 1036 1037 1038 1039 1040 1041 1042
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1043
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1044 1045 1046 1047
{
	return 32 * sizeof(u16);
}

1048 1049
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1050
{
V
Vivien Didelot 已提交
1051
	struct mv88e6xxx_chip *chip = ds->priv;
1052 1053
	int err;
	u16 reg;
1054 1055 1056 1057 1058 1059 1060
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1061
	mutex_lock(&chip->reg_lock);
1062

1063 1064
	for (i = 0; i < 32; i++) {

1065 1066 1067
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1068
	}
1069

1070
	mutex_unlock(&chip->reg_lock);
1071 1072
}

1073
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1074
{
1075
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1076 1077
}

1078 1079
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1080
{
V
Vivien Didelot 已提交
1081
	struct mv88e6xxx_chip *chip = ds->priv;
1082 1083
	u16 reg;
	int err;
1084

1085
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1086 1087
		return -EOPNOTSUPP;

1088
	mutex_lock(&chip->reg_lock);
1089

1090 1091
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1092
		goto out;
1093 1094 1095 1096

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1097
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1098
	if (err)
1099
		goto out;
1100

1101
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1102
out:
1103
	mutex_unlock(&chip->reg_lock);
1104 1105

	return err;
1106 1107
}

1108 1109
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1110
{
V
Vivien Didelot 已提交
1111
	struct mv88e6xxx_chip *chip = ds->priv;
1112 1113
	u16 reg;
	int err;
1114

1115
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1116 1117
		return -EOPNOTSUPP;

1118
	mutex_lock(&chip->reg_lock);
1119

1120 1121
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1122 1123
		goto out;

1124
	reg &= ~0x0300;
1125 1126 1127 1128 1129
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1130
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1131
out:
1132
	mutex_unlock(&chip->reg_lock);
1133

1134
	return err;
1135 1136
}

1137
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1138
{
1139 1140
	u16 val;
	int err;
1141

1142
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1143 1144 1145
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1146
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1147
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1148 1149 1150
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1151

1152 1153 1154 1155
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1156 1157 1158

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1159 1160
	}

1161 1162 1163
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1164

1165
	return _mv88e6xxx_atu_wait(chip);
1166 1167
}

1168
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1188
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1189 1190
}

1191
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1192 1193
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1194
{
1195 1196
	int op;
	int err;
1197

1198
	err = _mv88e6xxx_atu_wait(chip);
1199 1200
	if (err)
		return err;
1201

1202
	err = _mv88e6xxx_atu_data_write(chip, entry);
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1214
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1215 1216
}

1217
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1218
				u16 fid, bool static_too)
1219 1220 1221 1222 1223
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1224

1225
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1226 1227
}

1228
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1229
			       int from_port, int to_port, bool static_too)
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1243
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1244 1245
}

1246
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1247
				 int port, bool static_too)
1248 1249
{
	/* Destination port 0xF means remove the entries */
1250
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1251 1252
}

1253
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1254
{
1255
	struct dsa_switch *ds = chip->ds;
1256
	struct net_device *bridge = ds->ports[port].bridge_dev;
1257 1258 1259 1260 1261
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1262
		output_ports = ~0;
1263
	} else {
1264
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1265
			/* allow sending frames to every group member */
1266
			if (bridge && ds->ports[i].bridge_dev == bridge)
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1277

1278
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1279 1280
}

1281 1282
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1283
{
V
Vivien Didelot 已提交
1284
	struct mv88e6xxx_chip *chip = ds->priv;
1285
	int stp_state;
1286
	int err;
1287 1288 1289

	switch (state) {
	case BR_STATE_DISABLED:
1290
		stp_state = PORT_CONTROL_STATE_DISABLED;
1291 1292 1293
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1294
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1295 1296
		break;
	case BR_STATE_LEARNING:
1297
		stp_state = PORT_CONTROL_STATE_LEARNING;
1298 1299 1300
		break;
	case BR_STATE_FORWARDING:
	default:
1301
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1302 1303 1304
		break;
	}

1305
	mutex_lock(&chip->reg_lock);
1306
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1307
	mutex_unlock(&chip->reg_lock);
1308 1309

	if (err)
1310
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1311 1312
}

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1326
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1327
{
1328
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1329 1330
}

1331
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1332
{
1333
	int err;
1334

1335 1336 1337
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1338

1339
	return _mv88e6xxx_vtu_wait(chip);
1340 1341
}

1342
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1343 1344 1345
{
	int ret;

1346
	ret = _mv88e6xxx_vtu_wait(chip);
1347 1348 1349
	if (ret < 0)
		return ret;

1350
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1351 1352
}

1353
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1354
					struct mv88e6xxx_vtu_entry *entry,
1355 1356 1357
					unsigned int nibble_offset)
{
	u16 regs[3];
1358
	int i, err;
1359 1360

	for (i = 0; i < 3; ++i) {
1361
		u16 *reg = &regs[i];
1362

1363 1364 1365
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1366 1367
	}

1368
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1369 1370 1371 1372 1373 1374 1375 1376 1377
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1378
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1379
				   struct mv88e6xxx_vtu_entry *entry)
1380
{
1381
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1382 1383
}

1384
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1385
				   struct mv88e6xxx_vtu_entry *entry)
1386
{
1387
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1388 1389
}

1390
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1391
					 struct mv88e6xxx_vtu_entry *entry,
1392 1393 1394
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1395
	int i, err;
1396

1397
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1398 1399 1400 1401 1402 1403 1404
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1405 1406 1407 1408 1409
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1410 1411 1412 1413 1414
	}

	return 0;
}

1415
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1416
				    struct mv88e6xxx_vtu_entry *entry)
1417
{
1418
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1419 1420
}

1421
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1422
				    struct mv88e6xxx_vtu_entry *entry)
1423
{
1424
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1425 1426
}

1427
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1428
{
1429 1430
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1431 1432
}

1433
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1434
				  struct mv88e6xxx_vtu_entry *entry)
1435
{
1436
	struct mv88e6xxx_vtu_entry next = { 0 };
1437 1438
	u16 val;
	int err;
1439

1440 1441 1442
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1443

1444 1445 1446
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1447

1448 1449 1450
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1451

1452 1453
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1454 1455

	if (next.valid) {
1456 1457 1458
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1459

1460
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1461 1462 1463
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1464

1465
			next.fid = val & GLOBAL_VTU_FID_MASK;
1466
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1467 1468 1469
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1470 1471 1472
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1473

1474 1475
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1476
		}
1477

1478
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1479 1480 1481
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1482

1483
			next.sid = val & GLOBAL_VTU_SID_MASK;
1484 1485 1486 1487 1488 1489 1490
		}
	}

	*entry = next;
	return 0;
}

1491 1492 1493
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1494
{
V
Vivien Didelot 已提交
1495
	struct mv88e6xxx_chip *chip = ds->priv;
1496
	struct mv88e6xxx_vtu_entry next;
1497 1498 1499
	u16 pvid;
	int err;

1500
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1501 1502
		return -EOPNOTSUPP;

1503
	mutex_lock(&chip->reg_lock);
1504

1505
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1506 1507 1508
	if (err)
		goto unlock;

1509
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1510 1511 1512 1513
	if (err)
		goto unlock;

	do {
1514
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1525 1526
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1541
	mutex_unlock(&chip->reg_lock);
1542 1543 1544 1545

	return err;
}

1546
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1547
				    struct mv88e6xxx_vtu_entry *entry)
1548
{
1549
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1550
	u16 reg = 0;
1551
	int err;
1552

1553 1554 1555
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1556 1557 1558 1559 1560

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1561 1562 1563
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1564

1565
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1566
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1567 1568 1569
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1570
	}
1571

1572
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1573
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1574 1575 1576
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1577
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1578 1579 1580 1581 1582
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1583 1584 1585 1586 1587
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1588 1589 1590
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1591

1592
	return _mv88e6xxx_vtu_cmd(chip, op);
1593 1594
}

1595
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1596
				  struct mv88e6xxx_vtu_entry *entry)
1597
{
1598
	struct mv88e6xxx_vtu_entry next = { 0 };
1599 1600
	u16 val;
	int err;
1601

1602 1603 1604
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1605

1606 1607 1608 1609
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1610

1611 1612 1613
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1614

1615 1616 1617
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1618

1619
	next.sid = val & GLOBAL_VTU_SID_MASK;
1620

1621 1622 1623
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1624

1625
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1626 1627

	if (next.valid) {
1628 1629 1630
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1631 1632 1633 1634 1635 1636
	}

	*entry = next;
	return 0;
}

1637
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1638
				    struct mv88e6xxx_vtu_entry *entry)
1639 1640
{
	u16 reg = 0;
1641
	int err;
1642

1643 1644 1645
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1646 1647 1648 1649 1650

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1651 1652 1653
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1654 1655 1656

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1657 1658 1659
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1660 1661

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1662 1663 1664
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1665

1666
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1667 1668
}

1669
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1670 1671
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1672
	struct mv88e6xxx_vtu_entry vlan;
1673
	int i, err;
1674 1675 1676

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1677
	/* Set every FID bit used by the (un)bridged ports */
1678
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1679
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1680 1681 1682 1683 1684 1685
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1686
	/* Set every FID bit used by the VLAN entries */
1687
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1688 1689 1690 1691
	if (err)
		return err;

	do {
1692
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1706
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1707 1708 1709
		return -ENOSPC;

	/* Clear the database */
1710
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1711 1712
}

1713
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1714
			      struct mv88e6xxx_vtu_entry *entry)
1715
{
1716
	struct dsa_switch *ds = chip->ds;
1717
	struct mv88e6xxx_vtu_entry vlan = {
1718 1719 1720
		.valid = true,
		.vid = vid,
	};
1721 1722
	int i, err;

1723
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1724 1725
	if (err)
		return err;
1726

1727
	/* exclude all ports except the CPU and DSA ports */
1728
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1729 1730 1731
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1732

1733
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1734 1735
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
	    mv88e6xxx_6341_family(chip)) {
1736
		struct mv88e6xxx_vtu_entry vstp;
1737 1738 1739 1740 1741 1742

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1743
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1744 1745 1746 1747 1748 1749 1750 1751
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1752
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1753 1754 1755 1756 1757 1758 1759 1760 1761
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1762
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1763
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1764 1765 1766 1767 1768 1769
{
	int err;

	if (!vid)
		return -EINVAL;

1770
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1771 1772 1773
	if (err)
		return err;

1774
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1785
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1786 1787 1788 1789 1790
	}

	return err;
}

1791 1792 1793
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1794
	struct mv88e6xxx_chip *chip = ds->priv;
1795
	struct mv88e6xxx_vtu_entry vlan;
1796 1797 1798 1799 1800
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1801
	mutex_lock(&chip->reg_lock);
1802

1803
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1804 1805 1806 1807
	if (err)
		goto unlock;

	do {
1808
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1809 1810 1811 1812 1813 1814 1815 1816 1817
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1818
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1819 1820 1821
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1822 1823 1824
			if (!ds->ports[port].netdev)
				continue;

1825 1826 1827 1828
			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1829 1830
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1831 1832
				break; /* same bridge, check next VLAN */

1833
			if (!ds->ports[i].bridge_dev)
1834 1835
				continue;

1836
			netdev_warn(ds->ports[port].netdev,
1837 1838
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1839
				    netdev_name(ds->ports[i].bridge_dev));
1840 1841 1842 1843 1844 1845
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1846
	mutex_unlock(&chip->reg_lock);
1847 1848 1849 1850

	return err;
}

1851 1852
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1853
{
V
Vivien Didelot 已提交
1854
	struct mv88e6xxx_chip *chip = ds->priv;
1855
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1856
		PORT_CONTROL_2_8021Q_DISABLED;
1857
	int err;
1858

1859
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1860 1861
		return -EOPNOTSUPP;

1862
	mutex_lock(&chip->reg_lock);
1863
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1864
	mutex_unlock(&chip->reg_lock);
1865

1866
	return err;
1867 1868
}

1869 1870 1871 1872
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1873
{
V
Vivien Didelot 已提交
1874
	struct mv88e6xxx_chip *chip = ds->priv;
1875 1876
	int err;

1877
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1878 1879
		return -EOPNOTSUPP;

1880 1881 1882 1883 1884 1885 1886 1887
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1888 1889 1890 1891 1892 1893
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1894
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1895
				    u16 vid, bool untagged)
1896
{
1897
	struct mv88e6xxx_vtu_entry vlan;
1898 1899
	int err;

1900
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1901
	if (err)
1902
		return err;
1903 1904 1905 1906 1907

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1908
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1909 1910
}

1911 1912 1913
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1914
{
V
Vivien Didelot 已提交
1915
	struct mv88e6xxx_chip *chip = ds->priv;
1916 1917 1918 1919
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1920
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1921 1922
		return;

1923
	mutex_lock(&chip->reg_lock);
1924

1925
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1926
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1927 1928
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1929
				   vid, untagged ? 'u' : 't');
1930

1931
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1932
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1933
			   vlan->vid_end);
1934

1935
	mutex_unlock(&chip->reg_lock);
1936 1937
}

1938
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1939
				    int port, u16 vid)
1940
{
1941
	struct dsa_switch *ds = chip->ds;
1942
	struct mv88e6xxx_vtu_entry vlan;
1943 1944
	int i, err;

1945
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1946
	if (err)
1947
		return err;
1948

1949 1950
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1951
		return -EOPNOTSUPP;
1952 1953 1954 1955

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1956
	vlan.valid = false;
1957
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1958
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1959 1960 1961
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1962
			vlan.valid = true;
1963 1964 1965 1966
			break;
		}
	}

1967
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1968 1969 1970
	if (err)
		return err;

1971
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
1972 1973
}

1974 1975
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1976
{
V
Vivien Didelot 已提交
1977
	struct mv88e6xxx_chip *chip = ds->priv;
1978 1979 1980
	u16 pvid, vid;
	int err = 0;

1981
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1982 1983
		return -EOPNOTSUPP;

1984
	mutex_lock(&chip->reg_lock);
1985

1986
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1987 1988 1989
	if (err)
		goto unlock;

1990
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1991
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1992 1993 1994 1995
		if (err)
			goto unlock;

		if (vid == pvid) {
1996
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1997 1998 1999 2000 2001
			if (err)
				goto unlock;
		}
	}

2002
unlock:
2003
	mutex_unlock(&chip->reg_lock);
2004 2005 2006 2007

	return err;
}

2008
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
2009
				    const unsigned char *addr)
2010
{
2011
	int i, err;
2012 2013

	for (i = 0; i < 3; i++) {
2014 2015 2016 2017
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
2018 2019 2020 2021 2022
	}

	return 0;
}

2023
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
2024
				   unsigned char *addr)
2025
{
2026 2027
	u16 val;
	int i, err;
2028 2029

	for (i = 0; i < 3; i++) {
2030 2031 2032 2033 2034 2035
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
2036 2037 2038 2039 2040
	}

	return 0;
}

2041
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
2042
			       struct mv88e6xxx_atu_entry *entry)
2043
{
2044 2045
	int ret;

2046
	ret = _mv88e6xxx_atu_wait(chip);
2047 2048 2049
	if (ret < 0)
		return ret;

2050
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2051 2052 2053
	if (ret < 0)
		return ret;

2054
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2055
	if (ret < 0)
2056 2057
		return ret;

2058
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2059
}
2060

2061 2062 2063 2064 2065 2066 2067 2068 2069
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

A
Andrew Lunn 已提交
2070 2071
	memcpy(next.mac, addr, ETH_ALEN);
	eth_addr_dec(next.mac);
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
A
Andrew Lunn 已提交
2089
	} while (ether_addr_greater(addr, next.mac));
2090 2091 2092 2093 2094 2095 2096 2097

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2098 2099 2100
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2101
{
2102
	struct mv88e6xxx_vtu_entry vlan;
2103
	struct mv88e6xxx_atu_entry entry;
2104 2105
	int err;

2106 2107
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2108
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
2109
	else
2110
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2111 2112
	if (err)
		return err;
2113

2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2126 2127
	}

2128
	return _mv88e6xxx_atu_load(chip, &entry);
2129 2130
}

2131 2132 2133
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2134 2135 2136 2137 2138 2139 2140
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2141 2142 2143
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2144
{
V
Vivien Didelot 已提交
2145
	struct mv88e6xxx_chip *chip = ds->priv;
2146

2147
	mutex_lock(&chip->reg_lock);
2148 2149 2150
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2151
	mutex_unlock(&chip->reg_lock);
2152 2153
}

2154 2155
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2156
{
V
Vivien Didelot 已提交
2157
	struct mv88e6xxx_chip *chip = ds->priv;
2158
	int err;
2159

2160
	mutex_lock(&chip->reg_lock);
2161 2162
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2163
	mutex_unlock(&chip->reg_lock);
2164

2165
	return err;
2166 2167
}

2168
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2169
				  struct mv88e6xxx_atu_entry *entry)
2170
{
2171
	struct mv88e6xxx_atu_entry next = { 0 };
2172 2173
	u16 val;
	int err;
2174 2175

	next.fid = fid;
2176

2177 2178 2179
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2180

2181 2182 2183
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2184

2185 2186 2187
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2188

2189 2190 2191
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2192

2193
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2194 2195 2196
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2197
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2198 2199 2200 2201 2202 2203 2204 2205 2206
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2207
		next.portv_trunkid = (val & mask) >> shift;
2208
	}
2209

2210
	*entry = next;
2211 2212 2213
	return 0;
}

2214 2215 2216 2217
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2218 2219 2220 2221 2222 2223
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2224
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2225 2226 2227 2228
	if (err)
		return err;

	do {
2229
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2230
		if (err)
2231
			return err;
2232 2233 2234 2235

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2236 2237 2238 2239 2240
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2241

2242 2243 2244 2245
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2246 2247
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2248 2249 2250 2251
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2252 2253 2254 2255 2256 2257 2258 2259 2260
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2261 2262
		} else {
			return -EOPNOTSUPP;
2263
		}
2264 2265 2266 2267

		err = cb(obj);
		if (err)
			return err;
2268 2269 2270 2271 2272
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2273 2274 2275
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2276
{
2277
	struct mv88e6xxx_vtu_entry vlan = {
2278 2279
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2280
	u16 fid;
2281 2282
	int err;

2283
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2284
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2285
	if (err)
2286
		return err;
2287

2288
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2289
	if (err)
2290
		return err;
2291

2292
	/* Dump VLANs' Filtering Information Databases */
2293
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2294
	if (err)
2295
		return err;
2296 2297

	do {
2298
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2299
		if (err)
2300
			return err;
2301 2302 2303 2304

		if (!vlan.valid)
			break;

2305 2306
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2307
		if (err)
2308
			return err;
2309 2310
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2311 2312 2313 2314 2315 2316 2317
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2318
	struct mv88e6xxx_chip *chip = ds->priv;
2319 2320 2321 2322
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2323
	mutex_unlock(&chip->reg_lock);
2324 2325 2326 2327

	return err;
}

2328
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2329
				      struct net_device *br)
2330
{
V
Vivien Didelot 已提交
2331
	struct mv88e6xxx_chip *chip = ds->priv;
2332
	int i, err = 0;
2333

2334
	mutex_lock(&chip->reg_lock);
2335

2336
	/* Remap each port's VLANTable */
2337
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2338
		if (ds->ports[i].bridge_dev == br) {
2339
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2340 2341 2342 2343 2344
			if (err)
				break;
		}
	}

2345
	mutex_unlock(&chip->reg_lock);
2346

2347
	return err;
2348 2349
}

2350 2351
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
2352
{
V
Vivien Didelot 已提交
2353
	struct mv88e6xxx_chip *chip = ds->priv;
2354
	int i;
2355

2356
	mutex_lock(&chip->reg_lock);
2357

2358
	/* Remap each port's VLANTable */
2359
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2360
		if (i == port || ds->ports[i].bridge_dev == br)
2361
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2362 2363
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2364

2365
	mutex_unlock(&chip->reg_lock);
2366 2367
}

2368 2369 2370 2371 2372 2373 2374 2375
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2389
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2390
{
2391
	int i, err;
2392

2393
	/* Set all ports to the Disabled state */
2394
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2395 2396
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2397 2398
		if (err)
			return err;
2399 2400
	}

2401 2402 2403
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2404 2405
	usleep_range(2000, 4000);

2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2417
	mv88e6xxx_hardware_reset(chip);
2418

2419
	return mv88e6xxx_software_reset(chip);
2420 2421
}

2422
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2423
{
2424 2425
	u16 val;
	int err;
2426

2427 2428 2429 2430
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2431

2432 2433 2434
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2435 2436
	}

2437
	return err;
2438 2439
}

2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
				    int upstream_port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_DSA);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(
		chip, port, port == upstream_port);
}

static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	switch (chip->info->tag_protocol) {
	case DSA_TAG_PROTO_EDSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
		if (err)
			return err;

		if (chip->info->ops->port_set_ether_type)
			err = chip->info->ops->port_set_ether_type(
				chip, port, ETH_P_EDSA);
		break;

	case DSA_TAG_PROTO_DSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_DSA);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
		break;
	default:
		err = -EINVAL;
	}

	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, true);
}

static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, false);
}

2506
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2507
{
2508
	struct dsa_switch *ds = chip->ds;
2509
	int err;
2510
	u16 reg;
2511

2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2541
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2542 2543
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2544 2545 2546
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2547

2548 2549 2550 2551 2552 2553 2554
	if (dsa_is_cpu_port(ds, port)) {
		err = mv88e6xxx_setup_port_cpu(chip, port);
	} else if (dsa_is_dsa_port(ds, port)) {
		err = mv88e6xxx_setup_port_dsa(chip, port,
					       dsa_upstream_port(ds));
	} else {
		err = mv88e6xxx_setup_port_normal(chip, port);
2555
	}
2556 2557
	if (err)
		return err;
2558

2559 2560 2561
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2562
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2573 2574 2575
		}
	}

2576
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2577
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2578 2579 2580
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2581 2582
	 */
	reg = 0;
2583 2584 2585
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2586
	    mv88e6xxx_6185_family(chip) || mv88e6xxx_6341_family(chip))
2587 2588
		reg = PORT_CONTROL_2_MAP_DA;

2589
	if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
2590 2591 2592 2593 2594 2595 2596 2597 2598
		/* Set the upstream port this port should use */
		reg |= dsa_upstream_port(ds);
		/* enable forwarding of unknown multicast addresses to
		 * the upstream port
		 */
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
	}

2599
	reg |= PORT_CONTROL_2_8021Q_DISABLED;
2600

2601
	if (reg) {
2602 2603 2604
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
			return err;
2605 2606
	}

2607 2608 2609 2610 2611 2612
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2613 2614 2615 2616 2617
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2618
	reg = 1 << port;
2619 2620
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2621
		reg = 0;
2622

2623 2624 2625
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2626 2627

	/* Egress rate control 2: disable egress rate control. */
2628 2629 2630
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2631

2632 2633
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2634 2635
		if (err)
			return err;
2636
	}
2637

2638 2639
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2640
	    mv88e6xxx_6320_family(chip) || mv88e6xxx_6341_family(chip)) {
2641 2642 2643 2644
		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2645 2646
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2647 2648 2649
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2650 2651 2652 2653
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2654
	}
2655

2656 2657
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2658 2659
		if (err)
			return err;
2660 2661
	}

2662 2663
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2664 2665
		if (err)
			return err;
2666 2667
	}

2668 2669
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2670
	 */
2671 2672 2673
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2674

2675
	/* Port based VLAN map: give each port the same default address
2676 2677
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2678
	 */
2679
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2680 2681
	if (err)
		return err;
2682

2683 2684 2685
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2686 2687 2688 2689

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2690
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2691 2692
}

2693
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2694 2695 2696
{
	int err;

2697
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2698 2699 2700
	if (err)
		return err;

2701
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2702 2703 2704
	if (err)
		return err;

2705 2706 2707 2708 2709
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2710 2711
}

2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
				     unsigned int msecs)
{
	const unsigned int coeff = chip->info->age_time_coeff;
	const unsigned int min = 0x01 * coeff;
	const unsigned int max = 0xff * coeff;
	u8 age_time;
	u16 val;
	int err;

	if (msecs < min || msecs > max)
		return -ERANGE;

	/* Round to nearest multiple of coeff */
	age_time = (msecs + coeff / 2) / coeff;

2728
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
2729 2730 2731 2732 2733 2734 2735
	if (err)
		return err;

	/* AgeTime is 11:4 bits */
	val &= ~0xff0;
	val |= age_time << 4;

2736
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
2737 2738
}

2739 2740 2741
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2742
	struct mv88e6xxx_chip *chip = ds->priv;
2743 2744 2745 2746 2747 2748 2749 2750 2751
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
	mutex_unlock(&chip->reg_lock);

	return err;
}

2752
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2753
{
2754
	struct dsa_switch *ds = chip->ds;
2755
	u32 upstream_port = dsa_upstream_port(ds);
2756
	int err;
2757

2758 2759 2760
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2761
	err = mv88e6xxx_ppu_enable(chip);
2762 2763 2764
	if (err)
		return err;

2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2776

2777
	/* Disable remote management, and set the switch's DSA device number. */
2778 2779 2780
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2781 2782 2783
	if (err)
		return err;

2784 2785 2786 2787 2788
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2789 2790 2791 2792
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2793 2794
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2795
	if (err)
2796
		return err;
2797

2798 2799
	err = mv88e6xxx_g1_set_age_time(chip, 300000);
	if (err)
2800 2801 2802 2803 2804 2805 2806
		return err;

	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2807
	/* Configure the IP ToS mapping registers. */
2808
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2809
	if (err)
2810
		return err;
2811
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2812
	if (err)
2813
		return err;
2814
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2815
	if (err)
2816
		return err;
2817
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2818
	if (err)
2819
		return err;
2820
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2821
	if (err)
2822
		return err;
2823
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2824
	if (err)
2825
		return err;
2826
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2827
	if (err)
2828
		return err;
2829
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2830
	if (err)
2831
		return err;
2832 2833

	/* Configure the IEEE 802.1p priority mapping register. */
2834
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2835
	if (err)
2836
		return err;
2837

2838 2839 2840 2841 2842
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2843
	/* Clear the statistics counters for all ports */
2844 2845
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2846 2847 2848 2849
	if (err)
		return err;

	/* Wait for the flush to complete. */
2850
	err = mv88e6xxx_g1_stats_wait(chip);
2851 2852 2853 2854 2855 2856
	if (err)
		return err;

	return 0;
}

2857
static int mv88e6xxx_setup(struct dsa_switch *ds)
2858
{
V
Vivien Didelot 已提交
2859
	struct mv88e6xxx_chip *chip = ds->priv;
2860
	int err;
2861 2862
	int i;

2863
	chip->ds = ds;
2864
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2865

2866
	mutex_lock(&chip->reg_lock);
2867

2868
	/* Setup Switch Port Registers */
2869
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2870 2871 2872 2873 2874 2875 2876
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2877 2878 2879
	if (err)
		goto unlock;

2880 2881 2882
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2883 2884 2885
		if (err)
			goto unlock;
	}
2886

2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2898
unlock:
2899
	mutex_unlock(&chip->reg_lock);
2900

2901
	return err;
2902 2903
}

2904 2905
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2906
	struct mv88e6xxx_chip *chip = ds->priv;
2907 2908
	int err;

2909 2910
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2911

2912 2913
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2914 2915 2916 2917 2918
	mutex_unlock(&chip->reg_lock);

	return err;
}

2919
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2920
{
2921 2922
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2923 2924
	u16 val;
	int err;
2925

2926 2927 2928
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2929
	mutex_lock(&chip->reg_lock);
2930
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2931
	mutex_unlock(&chip->reg_lock);
2932

2933 2934 2935 2936 2937 2938 2939 2940
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2941
	return err ? err : val;
2942 2943
}

2944
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2945
{
2946 2947
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2948
	int err;
2949

2950 2951 2952
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2953
	mutex_lock(&chip->reg_lock);
2954
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2955
	mutex_unlock(&chip->reg_lock);
2956 2957

	return err;
2958 2959
}

2960
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2961 2962
				   struct device_node *np,
				   bool external)
2963 2964
{
	static int index;
2965
	struct mv88e6xxx_mdio_bus *mdio_bus;
2966 2967 2968
	struct mii_bus *bus;
	int err;

2969
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2970 2971 2972
	if (!bus)
		return -ENOMEM;

2973
	mdio_bus = bus->priv;
2974
	mdio_bus->bus = bus;
2975
	mdio_bus->chip = chip;
2976 2977
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2978

2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2989
	bus->parent = chip->dev;
2990

2991 2992
	if (np)
		err = of_mdiobus_register(bus, np);
2993 2994 2995
	else
		err = mdiobus_register(bus);
	if (err) {
2996
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2997
		return err;
2998
	}
2999 3000 3001 3002 3003

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
3004 3005

	return 0;
3006
}
3007

3008 3009 3010 3011 3012
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
3013

3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
3044 3045
}

3046
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3047 3048

{
3049 3050
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
3051

3052 3053
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
3054

3055 3056
		mdiobus_unregister(bus);
	}
3057 3058
}

3059 3060
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3061
	struct mv88e6xxx_chip *chip = ds->priv;
3062 3063 3064 3065 3066 3067 3068

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3069
	struct mv88e6xxx_chip *chip = ds->priv;
3070 3071
	int err;

3072 3073
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3074

3075 3076
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3090
	struct mv88e6xxx_chip *chip = ds->priv;
3091 3092
	int err;

3093 3094 3095
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3096 3097 3098 3099
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3100
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3101 3102 3103 3104 3105
	mutex_unlock(&chip->reg_lock);

	return err;
}

3106
static const struct mv88e6xxx_ops mv88e6085_ops = {
3107
	/* MV88E6XXX_FAMILY_6097 */
3108
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3109 3110
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3111
	.port_set_link = mv88e6xxx_port_set_link,
3112
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3113
	.port_set_speed = mv88e6185_port_set_speed,
3114
	.port_tag_remap = mv88e6095_port_tag_remap,
3115 3116 3117
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3118
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3119
	.port_pause_config = mv88e6097_port_pause_config,
3120
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3121 3122
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3123
	.stats_get_stats = mv88e6095_stats_get_stats,
3124 3125
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3126
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3127 3128
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3129
	.reset = mv88e6185_g1_reset,
3130 3131 3132
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3133
	/* MV88E6XXX_FAMILY_6095 */
3134
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3135 3136
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3137
	.port_set_link = mv88e6xxx_port_set_link,
3138
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3139
	.port_set_speed = mv88e6185_port_set_speed,
3140 3141
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3142
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3143 3144
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3145
	.stats_get_stats = mv88e6095_stats_get_stats,
3146
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3147 3148
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3149
	.reset = mv88e6185_g1_reset,
3150 3151
};

3152
static const struct mv88e6xxx_ops mv88e6097_ops = {
3153
	/* MV88E6XXX_FAMILY_6097 */
3154 3155 3156 3157 3158 3159
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
3160
	.port_tag_remap = mv88e6095_port_tag_remap,
3161 3162 3163
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3164
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3165
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3166
	.port_pause_config = mv88e6097_port_pause_config,
3167 3168 3169 3170
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3171 3172
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3173
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3174
	.reset = mv88e6352_g1_reset,
3175 3176
};

3177
static const struct mv88e6xxx_ops mv88e6123_ops = {
3178
	/* MV88E6XXX_FAMILY_6165 */
3179
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3180 3181
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3182
	.port_set_link = mv88e6xxx_port_set_link,
3183
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3184
	.port_set_speed = mv88e6185_port_set_speed,
3185 3186
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3187
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3188 3189
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3190
	.stats_get_stats = mv88e6095_stats_get_stats,
3191 3192
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3193
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3194
	.reset = mv88e6352_g1_reset,
3195 3196 3197
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3198
	/* MV88E6XXX_FAMILY_6185 */
3199
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3200 3201
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3202
	.port_set_link = mv88e6xxx_port_set_link,
3203
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3204
	.port_set_speed = mv88e6185_port_set_speed,
3205
	.port_tag_remap = mv88e6095_port_tag_remap,
3206 3207 3208
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3209
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3210
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3211
	.port_pause_config = mv88e6097_port_pause_config,
3212
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3213 3214
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3215
	.stats_get_stats = mv88e6095_stats_get_stats,
3216 3217
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3218
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3219 3220
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3221
	.reset = mv88e6185_g1_reset,
3222 3223 3224
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3225
	/* MV88E6XXX_FAMILY_6165 */
3226
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3227 3228
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3229
	.port_set_link = mv88e6xxx_port_set_link,
3230
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3231
	.port_set_speed = mv88e6185_port_set_speed,
3232
	.port_tag_remap = mv88e6095_port_tag_remap,
3233 3234 3235
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3236
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3237
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3238
	.port_pause_config = mv88e6097_port_pause_config,
3239
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3240 3241
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3242
	.stats_get_stats = mv88e6095_stats_get_stats,
3243 3244
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3245
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3246
	.reset = mv88e6352_g1_reset,
3247 3248 3249
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3250
	/* MV88E6XXX_FAMILY_6165 */
3251
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3252 3253
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3254
	.port_set_link = mv88e6xxx_port_set_link,
3255
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3256
	.port_set_speed = mv88e6185_port_set_speed,
3257
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3258 3259
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3260
	.stats_get_stats = mv88e6095_stats_get_stats,
3261 3262
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3263
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3264
	.reset = mv88e6352_g1_reset,
3265 3266 3267
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3268
	/* MV88E6XXX_FAMILY_6351 */
3269
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3270 3271
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3272
	.port_set_link = mv88e6xxx_port_set_link,
3273
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3274
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3275
	.port_set_speed = mv88e6185_port_set_speed,
3276
	.port_tag_remap = mv88e6095_port_tag_remap,
3277 3278 3279
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3280
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3281
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3282
	.port_pause_config = mv88e6097_port_pause_config,
3283
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3284 3285
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3286
	.stats_get_stats = mv88e6095_stats_get_stats,
3287 3288
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3289
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3290
	.reset = mv88e6352_g1_reset,
3291 3292 3293
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3294
	/* MV88E6XXX_FAMILY_6352 */
3295 3296
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3297
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3298 3299
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3300
	.port_set_link = mv88e6xxx_port_set_link,
3301
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3302
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3303
	.port_set_speed = mv88e6352_port_set_speed,
3304
	.port_tag_remap = mv88e6095_port_tag_remap,
3305 3306 3307
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3308
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3309
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3310
	.port_pause_config = mv88e6097_port_pause_config,
3311
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3312 3313
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3314
	.stats_get_stats = mv88e6095_stats_get_stats,
3315 3316
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3317
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3318
	.reset = mv88e6352_g1_reset,
3319 3320 3321
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3322
	/* MV88E6XXX_FAMILY_6351 */
3323
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3324 3325
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3326
	.port_set_link = mv88e6xxx_port_set_link,
3327
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3328
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3329
	.port_set_speed = mv88e6185_port_set_speed,
3330
	.port_tag_remap = mv88e6095_port_tag_remap,
3331 3332 3333
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3334
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3335
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3336
	.port_pause_config = mv88e6097_port_pause_config,
3337
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3338 3339
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3340
	.stats_get_stats = mv88e6095_stats_get_stats,
3341 3342
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3343
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3344
	.reset = mv88e6352_g1_reset,
3345 3346 3347
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3348
	/* MV88E6XXX_FAMILY_6352 */
3349 3350
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3351
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3352 3353
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3354
	.port_set_link = mv88e6xxx_port_set_link,
3355
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3356
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3357
	.port_set_speed = mv88e6352_port_set_speed,
3358
	.port_tag_remap = mv88e6095_port_tag_remap,
3359 3360 3361
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3362
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3363
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3364
	.port_pause_config = mv88e6097_port_pause_config,
3365
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3366 3367
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3368
	.stats_get_stats = mv88e6095_stats_get_stats,
3369 3370
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3371
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3372
	.reset = mv88e6352_g1_reset,
3373 3374 3375
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3376
	/* MV88E6XXX_FAMILY_6185 */
3377
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3378 3379
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3380
	.port_set_link = mv88e6xxx_port_set_link,
3381
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3382
	.port_set_speed = mv88e6185_port_set_speed,
3383 3384
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3385
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3386
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3387 3388
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3389
	.stats_get_stats = mv88e6095_stats_get_stats,
3390 3391
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3392
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3393 3394
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3395
	.reset = mv88e6185_g1_reset,
3396 3397
};

3398
static const struct mv88e6xxx_ops mv88e6190_ops = {
3399
	/* MV88E6XXX_FAMILY_6390 */
3400 3401
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3402 3403 3404 3405 3406 3407 3408
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3409
	.port_tag_remap = mv88e6390_port_tag_remap,
3410 3411 3412
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3413
	.port_pause_config = mv88e6390_port_pause_config,
3414
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3415
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3416 3417
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3418
	.stats_get_stats = mv88e6390_stats_get_stats,
3419 3420
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3421
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3422
	.reset = mv88e6352_g1_reset,
3423 3424 3425
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3426
	/* MV88E6XXX_FAMILY_6390 */
3427 3428
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3429 3430 3431 3432 3433 3434 3435
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3436
	.port_tag_remap = mv88e6390_port_tag_remap,
3437 3438 3439
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3440
	.port_pause_config = mv88e6390_port_pause_config,
3441
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3442
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3443 3444
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3445
	.stats_get_stats = mv88e6390_stats_get_stats,
3446 3447
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3448
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3449
	.reset = mv88e6352_g1_reset,
3450 3451 3452
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3453
	/* MV88E6XXX_FAMILY_6390 */
3454 3455
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3456 3457 3458 3459 3460 3461 3462
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3463
	.port_tag_remap = mv88e6390_port_tag_remap,
3464 3465 3466
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3467
	.port_pause_config = mv88e6390_port_pause_config,
3468
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3469
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3470 3471
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3472
	.stats_get_stats = mv88e6390_stats_get_stats,
3473 3474
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3475
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3476
	.reset = mv88e6352_g1_reset,
3477 3478
};

3479
static const struct mv88e6xxx_ops mv88e6240_ops = {
3480
	/* MV88E6XXX_FAMILY_6352 */
3481 3482
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3483
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3484 3485
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3486
	.port_set_link = mv88e6xxx_port_set_link,
3487
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3488
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3489
	.port_set_speed = mv88e6352_port_set_speed,
3490
	.port_tag_remap = mv88e6095_port_tag_remap,
3491 3492 3493
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3494
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3495
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3496
	.port_pause_config = mv88e6097_port_pause_config,
3497
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3498 3499
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3500
	.stats_get_stats = mv88e6095_stats_get_stats,
3501 3502
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3503
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3504
	.reset = mv88e6352_g1_reset,
3505 3506
};

3507
static const struct mv88e6xxx_ops mv88e6290_ops = {
3508
	/* MV88E6XXX_FAMILY_6390 */
3509 3510
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3511 3512 3513 3514 3515 3516 3517
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3518
	.port_tag_remap = mv88e6390_port_tag_remap,
3519 3520 3521
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3522
	.port_pause_config = mv88e6390_port_pause_config,
3523
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3524
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3525 3526
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3527
	.stats_get_stats = mv88e6390_stats_get_stats,
3528 3529
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3530
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3531
	.reset = mv88e6352_g1_reset,
3532 3533
};

3534
static const struct mv88e6xxx_ops mv88e6320_ops = {
3535
	/* MV88E6XXX_FAMILY_6320 */
3536 3537
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3538
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3539 3540
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3541
	.port_set_link = mv88e6xxx_port_set_link,
3542
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3543
	.port_set_speed = mv88e6185_port_set_speed,
3544
	.port_tag_remap = mv88e6095_port_tag_remap,
3545 3546 3547
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3548
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3549
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3550
	.port_pause_config = mv88e6097_port_pause_config,
3551
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3552 3553
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3554
	.stats_get_stats = mv88e6320_stats_get_stats,
3555 3556
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3557
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3558
	.reset = mv88e6352_g1_reset,
3559 3560 3561
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3562
	/* MV88E6XXX_FAMILY_6321 */
3563 3564
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3565
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3566 3567
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3568
	.port_set_link = mv88e6xxx_port_set_link,
3569
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3570
	.port_set_speed = mv88e6185_port_set_speed,
3571
	.port_tag_remap = mv88e6095_port_tag_remap,
3572 3573 3574
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3575
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3576
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3577
	.port_pause_config = mv88e6097_port_pause_config,
3578
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3579 3580
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3581
	.stats_get_stats = mv88e6320_stats_get_stats,
3582 3583
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3584
	.reset = mv88e6352_g1_reset,
3585 3586 3587
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3588
	/* MV88E6XXX_FAMILY_6351 */
3589
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3590 3591
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3592
	.port_set_link = mv88e6xxx_port_set_link,
3593
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3594
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3595
	.port_set_speed = mv88e6185_port_set_speed,
3596
	.port_tag_remap = mv88e6095_port_tag_remap,
3597 3598 3599
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3600
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3601
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3602
	.port_pause_config = mv88e6097_port_pause_config,
3603
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3604 3605
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3606
	.stats_get_stats = mv88e6095_stats_get_stats,
3607 3608
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3609
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3610
	.reset = mv88e6352_g1_reset,
3611 3612 3613
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3614
	/* MV88E6XXX_FAMILY_6351 */
3615
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3616 3617
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3618
	.port_set_link = mv88e6xxx_port_set_link,
3619
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3620
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3621
	.port_set_speed = mv88e6185_port_set_speed,
3622
	.port_tag_remap = mv88e6095_port_tag_remap,
3623 3624 3625
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3626
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3627
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3628
	.port_pause_config = mv88e6097_port_pause_config,
3629
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3630 3631
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3632
	.stats_get_stats = mv88e6095_stats_get_stats,
3633 3634
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3635
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3636
	.reset = mv88e6352_g1_reset,
3637 3638 3639
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3640
	/* MV88E6XXX_FAMILY_6352 */
3641 3642
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3643
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3644 3645
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3646
	.port_set_link = mv88e6xxx_port_set_link,
3647
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3648
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3649
	.port_set_speed = mv88e6352_port_set_speed,
3650
	.port_tag_remap = mv88e6095_port_tag_remap,
3651 3652 3653
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3654
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3655
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3656
	.port_pause_config = mv88e6097_port_pause_config,
3657
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3658 3659
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3660
	.stats_get_stats = mv88e6095_stats_get_stats,
3661 3662
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3663
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3664
	.reset = mv88e6352_g1_reset,
3665 3666
};

3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

3723
static const struct mv88e6xxx_ops mv88e6390_ops = {
3724
	/* MV88E6XXX_FAMILY_6390 */
3725 3726
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3727 3728 3729 3730 3731 3732 3733
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3734
	.port_tag_remap = mv88e6390_port_tag_remap,
3735 3736 3737
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3738
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3739
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3740
	.port_pause_config = mv88e6390_port_pause_config,
3741
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3742
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3743 3744
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3745
	.stats_get_stats = mv88e6390_stats_get_stats,
3746 3747
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3748
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3749
	.reset = mv88e6352_g1_reset,
3750 3751 3752
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3753
	/* MV88E6XXX_FAMILY_6390 */
3754 3755
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3756 3757 3758 3759 3760 3761 3762
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3763
	.port_tag_remap = mv88e6390_port_tag_remap,
3764 3765 3766
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3767
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3768
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3769
	.port_pause_config = mv88e6390_port_pause_config,
3770
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3771
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3772 3773
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3774
	.stats_get_stats = mv88e6390_stats_get_stats,
3775 3776
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3777
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3778
	.reset = mv88e6352_g1_reset,
3779 3780 3781
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3782
	/* MV88E6XXX_FAMILY_6390 */
3783 3784
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3785 3786 3787 3788 3789 3790 3791
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3792
	.port_tag_remap = mv88e6390_port_tag_remap,
3793 3794 3795
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3796
	.port_pause_config = mv88e6390_port_pause_config,
3797
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3798
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3799 3800
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3801
	.stats_get_stats = mv88e6390_stats_get_stats,
3802 3803
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3804
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3805
	.reset = mv88e6352_g1_reset,
3806 3807
};

3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823
static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
					 const struct mv88e6xxx_ops *ops)
{
	if (!ops->port_set_frame_mode) {
		dev_err(chip->dev, "Missing port_set_frame_mode");
		return -EINVAL;
	}

	if (!ops->port_set_egress_unknowns) {
		dev_err(chip->dev, "Missing port_set_egress_mode");
		return -EINVAL;
	}

	return 0;
}

3824 3825 3826 3827 3828 3829 3830
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3831
		.port_base_addr = 0x10,
3832
		.global1_addr = 0x1b,
3833
		.age_time_coeff = 15000,
3834
		.g1_irqs = 8,
3835
		.tag_protocol = DSA_TAG_PROTO_DSA,
3836
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3837
		.ops = &mv88e6085_ops,
3838 3839 3840 3841 3842 3843 3844 3845
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3846
		.port_base_addr = 0x10,
3847
		.global1_addr = 0x1b,
3848
		.age_time_coeff = 15000,
3849
		.g1_irqs = 8,
3850
		.tag_protocol = DSA_TAG_PROTO_DSA,
3851
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3852
		.ops = &mv88e6095_ops,
3853 3854
	},

3855 3856 3857 3858 3859 3860 3861 3862 3863
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3864
		.g1_irqs = 8,
3865
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3866 3867 3868 3869
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3870 3871 3872 3873 3874 3875
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3876
		.port_base_addr = 0x10,
3877
		.global1_addr = 0x1b,
3878
		.age_time_coeff = 15000,
3879
		.g1_irqs = 9,
3880
		.tag_protocol = DSA_TAG_PROTO_DSA,
3881
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3882
		.ops = &mv88e6123_ops,
3883 3884 3885 3886 3887 3888 3889 3890
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3891
		.port_base_addr = 0x10,
3892
		.global1_addr = 0x1b,
3893
		.age_time_coeff = 15000,
3894
		.g1_irqs = 9,
3895
		.tag_protocol = DSA_TAG_PROTO_DSA,
3896
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3897
		.ops = &mv88e6131_ops,
3898 3899 3900 3901 3902 3903 3904 3905
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3906
		.port_base_addr = 0x10,
3907
		.global1_addr = 0x1b,
3908
		.age_time_coeff = 15000,
3909
		.g1_irqs = 9,
3910
		.tag_protocol = DSA_TAG_PROTO_DSA,
3911
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3912
		.ops = &mv88e6161_ops,
3913 3914 3915 3916 3917 3918 3919 3920
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3921
		.port_base_addr = 0x10,
3922
		.global1_addr = 0x1b,
3923
		.age_time_coeff = 15000,
3924
		.g1_irqs = 9,
3925
		.tag_protocol = DSA_TAG_PROTO_DSA,
3926
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3927
		.ops = &mv88e6165_ops,
3928 3929 3930 3931 3932 3933 3934 3935
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3936
		.port_base_addr = 0x10,
3937
		.global1_addr = 0x1b,
3938
		.age_time_coeff = 15000,
3939
		.g1_irqs = 9,
3940
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3941
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3942
		.ops = &mv88e6171_ops,
3943 3944 3945 3946 3947 3948 3949 3950
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3951
		.port_base_addr = 0x10,
3952
		.global1_addr = 0x1b,
3953
		.age_time_coeff = 15000,
3954
		.g1_irqs = 9,
3955
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3956
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3957
		.ops = &mv88e6172_ops,
3958 3959 3960 3961 3962 3963 3964 3965
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3966
		.port_base_addr = 0x10,
3967
		.global1_addr = 0x1b,
3968
		.age_time_coeff = 15000,
3969
		.g1_irqs = 9,
3970
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3971
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3972
		.ops = &mv88e6175_ops,
3973 3974 3975 3976 3977 3978 3979 3980
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3981
		.port_base_addr = 0x10,
3982
		.global1_addr = 0x1b,
3983
		.age_time_coeff = 15000,
3984
		.g1_irqs = 9,
3985
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3986
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3987
		.ops = &mv88e6176_ops,
3988 3989 3990 3991 3992 3993 3994 3995
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3996
		.port_base_addr = 0x10,
3997
		.global1_addr = 0x1b,
3998
		.age_time_coeff = 15000,
3999
		.g1_irqs = 8,
4000
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4001
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
4002
		.ops = &mv88e6185_ops,
4003 4004
	},

4005 4006 4007 4008 4009 4010 4011 4012
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4013
		.tag_protocol = DSA_TAG_PROTO_DSA,
4014
		.age_time_coeff = 3750,
4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4028
		.age_time_coeff = 3750,
4029
		.g1_irqs = 9,
4030
		.tag_protocol = DSA_TAG_PROTO_DSA,
4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4043
		.age_time_coeff = 3750,
4044 4045
		.g1_irqs = 9,
		.tag_protocol = DSA_TAG_PROTO_DSA,
4046 4047 4048 4049
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

4050 4051 4052 4053 4054 4055
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
4056
		.port_base_addr = 0x10,
4057
		.global1_addr = 0x1b,
4058
		.age_time_coeff = 15000,
4059
		.g1_irqs = 9,
4060
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4061
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4062
		.ops = &mv88e6240_ops,
4063 4064
	},

4065 4066 4067 4068 4069 4070 4071 4072
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4073
		.age_time_coeff = 3750,
4074
		.g1_irqs = 9,
4075
		.tag_protocol = DSA_TAG_PROTO_DSA,
4076 4077 4078 4079
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

4080 4081 4082 4083 4084 4085
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4086
		.port_base_addr = 0x10,
4087
		.global1_addr = 0x1b,
4088
		.age_time_coeff = 15000,
4089
		.g1_irqs = 8,
4090
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4091
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4092
		.ops = &mv88e6320_ops,
4093 4094 4095 4096 4097 4098 4099 4100
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4101
		.port_base_addr = 0x10,
4102
		.global1_addr = 0x1b,
4103
		.age_time_coeff = 15000,
4104
		.g1_irqs = 8,
4105
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4106
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4107
		.ops = &mv88e6321_ops,
4108 4109
	},

4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

4138 4139 4140 4141 4142 4143
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4144
		.port_base_addr = 0x10,
4145
		.global1_addr = 0x1b,
4146
		.age_time_coeff = 15000,
4147
		.g1_irqs = 9,
4148
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4149
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4150
		.ops = &mv88e6350_ops,
4151 4152 4153 4154 4155 4156 4157 4158
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4159
		.port_base_addr = 0x10,
4160
		.global1_addr = 0x1b,
4161
		.age_time_coeff = 15000,
4162
		.g1_irqs = 9,
4163
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4164
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4165
		.ops = &mv88e6351_ops,
4166 4167 4168 4169 4170 4171 4172 4173
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4174
		.port_base_addr = 0x10,
4175
		.global1_addr = 0x1b,
4176
		.age_time_coeff = 15000,
4177
		.g1_irqs = 9,
4178
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4179
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4180
		.ops = &mv88e6352_ops,
4181
	},
4182 4183 4184 4185 4186 4187 4188 4189
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4190
		.age_time_coeff = 3750,
4191
		.g1_irqs = 9,
4192
		.tag_protocol = DSA_TAG_PROTO_DSA,
4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4204
		.age_time_coeff = 3750,
4205
		.g1_irqs = 9,
4206
		.tag_protocol = DSA_TAG_PROTO_DSA,
4207 4208 4209
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
4210 4211
};

4212
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4213
{
4214
	int i;
4215

4216 4217 4218
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4219 4220 4221 4222

	return NULL;
}

4223
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4224 4225
{
	const struct mv88e6xxx_info *info;
4226 4227 4228
	unsigned int prod_num, rev;
	u16 id;
	int err;
4229

4230 4231 4232 4233 4234
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4235 4236 4237 4238 4239 4240 4241 4242

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4243
	/* Update the compatible info with the probed one */
4244
	chip->info = info;
4245

4246 4247 4248 4249
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4250 4251
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4252 4253 4254 4255

	return 0;
}

4256
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4257
{
4258
	struct mv88e6xxx_chip *chip;
4259

4260 4261
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4262 4263
		return NULL;

4264
	chip->dev = dev;
4265

4266
	mutex_init(&chip->reg_lock);
4267
	INIT_LIST_HEAD(&chip->mdios);
4268

4269
	return chip;
4270 4271
}

4272 4273
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4274
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4275 4276 4277
		mv88e6xxx_ppu_state_init(chip);
}

4278 4279
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4280
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4281 4282 4283
		mv88e6xxx_ppu_state_destroy(chip);
}

4284
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4285 4286
			      struct mii_bus *bus, int sw_addr)
{
4287
	if (sw_addr == 0)
4288
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4289
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4290
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4291 4292 4293
	else
		return -EINVAL;

4294 4295
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4296 4297 4298 4299

	return 0;
}

4300 4301
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4302
	struct mv88e6xxx_chip *chip = ds->priv;
4303

4304
	return chip->info->tag_protocol;
4305 4306
}

4307 4308 4309
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4310
{
4311
	struct mv88e6xxx_chip *chip;
4312
	struct mii_bus *bus;
4313
	int err;
4314

4315
	bus = dsa_host_dev_to_mii_bus(host_dev);
4316 4317 4318
	if (!bus)
		return NULL;

4319 4320
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4321 4322
		return NULL;

4323
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4324
	chip->info = &mv88e6xxx_table[MV88E6085];
4325

4326
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4327 4328 4329
	if (err)
		goto free;

4330
	err = mv88e6xxx_detect(chip);
4331
	if (err)
4332
		goto free;
4333

4334 4335 4336 4337 4338 4339
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4340 4341
	mv88e6xxx_phy_init(chip);

4342
	err = mv88e6xxx_mdios_register(chip, NULL);
4343
	if (err)
4344
		goto free;
4345

4346
	*priv = chip;
4347

4348
	return chip->info->name;
4349
free:
4350
	devm_kfree(dsa_dev, chip);
4351 4352

	return NULL;
4353 4354
}

4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4370
	struct mv88e6xxx_chip *chip = ds->priv;
4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4382
	struct mv88e6xxx_chip *chip = ds->priv;
4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4397
	struct mv88e6xxx_chip *chip = ds->priv;
4398 4399 4400 4401 4402 4403 4404 4405 4406
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4407
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4408
	.probe			= mv88e6xxx_drv_probe,
4409
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4410 4411 4412 4413 4414 4415 4416 4417
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4418
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4419 4420 4421 4422
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4423
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4424 4425 4426
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4427
	.port_fast_age		= mv88e6xxx_port_fast_age,
4428 4429 4430 4431 4432 4433 4434 4435 4436
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4437 4438 4439 4440
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4441 4442
};

4443 4444 4445 4446
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4447
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4448
{
4449
	struct device *dev = chip->dev;
4450 4451
	struct dsa_switch *ds;

4452
	ds = dsa_switch_alloc(dev, DSA_MAX_PORTS);
4453 4454 4455
	if (!ds)
		return -ENOMEM;

4456
	ds->priv = chip;
4457
	ds->ops = &mv88e6xxx_switch_ops;
4458 4459 4460

	dev_set_drvdata(dev, ds);

4461
	return dsa_register_switch(ds, dev);
4462 4463
}

4464
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4465
{
4466
	dsa_unregister_switch(chip->ds);
4467 4468
}

4469
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4470
{
4471
	struct device *dev = &mdiodev->dev;
4472
	struct device_node *np = dev->of_node;
4473
	const struct mv88e6xxx_info *compat_info;
4474
	struct mv88e6xxx_chip *chip;
4475
	u32 eeprom_len;
4476
	int err;
4477

4478 4479 4480 4481
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4482 4483
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4484 4485
		return -ENOMEM;

4486
	chip->info = compat_info;
4487

4488 4489 4490 4491
	err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
	if (err)
		return err;

4492
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4493 4494
	if (err)
		return err;
4495

4496 4497 4498 4499
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4500
	err = mv88e6xxx_detect(chip);
4501 4502
	if (err)
		return err;
4503

4504 4505
	mv88e6xxx_phy_init(chip);

4506
	if (chip->info->ops->get_eeprom &&
4507
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4508
		chip->eeprom_len = eeprom_len;
4509

4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4541
	err = mv88e6xxx_mdios_register(chip, np);
4542
	if (err)
4543
		goto out_g2_irq;
4544

4545
	err = mv88e6xxx_register_switch(chip);
4546 4547
	if (err)
		goto out_mdio;
4548

4549
	return 0;
4550 4551

out_mdio:
4552
	mv88e6xxx_mdios_unregister(chip);
4553
out_g2_irq:
4554
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4555 4556
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4557 4558
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4559
		mv88e6xxx_g1_irq_free(chip);
4560 4561
		mutex_unlock(&chip->reg_lock);
	}
4562 4563
out:
	return err;
4564
}
4565 4566 4567 4568

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4569
	struct mv88e6xxx_chip *chip = ds->priv;
4570

4571
	mv88e6xxx_phy_destroy(chip);
4572
	mv88e6xxx_unregister_switch(chip);
4573
	mv88e6xxx_mdios_unregister(chip);
4574

4575 4576 4577 4578 4579
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4580 4581 4582
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4583 4584 4585 4586
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4587 4588 4589 4590
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4607
	register_switch_driver(&mv88e6xxx_switch_drv);
4608 4609
	return mdio_driver_register(&mv88e6xxx_driver);
}
4610 4611 4612 4613
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4614
	mdio_driver_unregister(&mv88e6xxx_driver);
4615
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4616 4617
}
module_exit(mv88e6xxx_cleanup);
4618 4619 4620 4621

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");