chip.c 117.3 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227 228 229
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

230
	if (!chip->info->ops->phy_read)
231 232
		return -EOPNOTSUPP;

233
	return chip->info->ops->phy_read(chip, addr, reg, val);
234 235 236 237 238 239 240
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

241
	if (!chip->info->ops->phy_write)
242 243
		return -EOPNOTSUPP;

244
	return chip->info->ops->phy_write(chip, addr, reg, val);
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
416 417 418 419 420 421 422
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
423

424
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
425
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
426 427 428
		irq_dispose_mapping(virq);
	}

429
	irq_domain_remove(chip->g1_irq.domain);
430 431 432 433
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
434 435
	int err, irq, virq;
	u16 reg, mask;
436 437 438 439 440 441 442 443 444 445 446 447 448 449

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

450
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
451
	if (err)
452
		goto out_mapping;
453

454
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
455

456
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
	if (err)
458
		goto out_disable;
459 460 461 462

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
463
		goto out_disable;
464 465 466 467 468 469

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
470
		goto out_disable;
471 472 473

	return 0;

474 475 476 477 478 479 480 481 482 483 484
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
485 486 487 488

	return err;
}

489
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
490
{
491
	int i;
492

493
	for (i = 0; i < 16; i++) {
494 495 496 497 498 499 500 501 502 503 504 505 506
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

507
	dev_err(chip->dev, "Timeout while waiting for switch\n");
508 509 510
	return -ETIMEDOUT;
}

511
/* Indirect write to single pointer-data register with an Update bit */
512
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
513 514
{
	u16 val;
515
	int err;
516 517

	/* Wait until the previous operation is completed */
518 519 520
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
521 522 523 524 525 526 527

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

528
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
529
{
530 531
	if (!chip->info->ops->ppu_disable)
		return 0;
532

533
	return chip->info->ops->ppu_disable(chip);
534 535
}

536
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
537
{
538 539
	if (!chip->info->ops->ppu_enable)
		return 0;
540

541
	return chip->info->ops->ppu_enable(chip);
542 543 544 545
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
546
	struct mv88e6xxx_chip *chip;
547

548
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
549

550
	mutex_lock(&chip->reg_lock);
551

552 553 554 555
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
556
	}
557

558
	mutex_unlock(&chip->reg_lock);
559 560 561 562
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
563
	struct mv88e6xxx_chip *chip = (void *)_ps;
564

565
	schedule_work(&chip->ppu_work);
566 567
}

568
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
569 570 571
{
	int ret;

572
	mutex_lock(&chip->ppu_mutex);
573

574
	/* If the PHY polling unit is enabled, disable it so that
575 576 577 578
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
579 580
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
581
		if (ret < 0) {
582
			mutex_unlock(&chip->ppu_mutex);
583 584
			return ret;
		}
585
		chip->ppu_disabled = 1;
586
	} else {
587
		del_timer(&chip->ppu_timer);
588
		ret = 0;
589 590 591 592 593
	}

	return ret;
}

594
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
595
{
596
	/* Schedule a timer to re-enable the PHY polling unit. */
597 598
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
599 600
}

601
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
602
{
603 604
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
605 606
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
607 608
}

609 610 611 612 613
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

614 615
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
				  int reg, u16 *val)
616
{
617
	int err;
618

619 620 621
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
622
		mv88e6xxx_ppu_access_put(chip);
623 624
	}

625
	return err;
626 627
}

628 629
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
				   int reg, u16 val)
630
{
631
	int err;
632

633 634 635
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
636
		mv88e6xxx_ppu_access_put(chip);
637 638
	}

639
	return err;
640 641
}

642
static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
643
{
644
	return chip->info->family == MV88E6XXX_FAMILY_6095;
645 646
}

647
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
648
{
649
	return chip->info->family == MV88E6XXX_FAMILY_6097;
650 651
}

652
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
653
{
654
	return chip->info->family == MV88E6XXX_FAMILY_6165;
655 656
}

657
static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
658
{
659
	return chip->info->family == MV88E6XXX_FAMILY_6185;
660 661
}

662
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
663
{
664
	return chip->info->family == MV88E6XXX_FAMILY_6320;
665 666
}

667
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
668
{
669
	return chip->info->family == MV88E6XXX_FAMILY_6351;
670 671
}

672
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
673
{
674
	return chip->info->family == MV88E6XXX_FAMILY_6352;
675 676
}

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

718 719 720 721
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
722 723
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
724
{
V
Vivien Didelot 已提交
725
	struct mv88e6xxx_chip *chip = ds->priv;
726
	int err;
727 728 729 730

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

731
	mutex_lock(&chip->reg_lock);
732 733
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
734
	mutex_unlock(&chip->reg_lock);
735 736 737

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
738 739
}

740
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
741
{
742 743
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
744

745
	return chip->info->ops->stats_snapshot(chip, port);
746 747
}

748
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
808 809
};

810
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
811
					    struct mv88e6xxx_hw_stat *s,
812 813
					    int port, u16 bank1_select,
					    u16 histogram)
814 815 816
{
	u32 low;
	u32 high = 0;
817
	u16 reg = 0;
818
	int err;
819 820
	u64 value;

821
	switch (s->type) {
822
	case STATS_TYPE_PORT:
823 824
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
825 826
			return UINT64_MAX;

827
		low = reg;
828
		if (s->sizeof_stat == 4) {
829 830
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
831
				return UINT64_MAX;
832
			high = reg;
833
		}
834
		break;
835
	case STATS_TYPE_BANK1:
836
		reg = bank1_select;
837 838
		/* fall through */
	case STATS_TYPE_BANK0:
839
		reg |= s->reg | histogram;
840
		mv88e6xxx_g1_stats_read(chip, reg, &low);
841
		if (s->sizeof_stat == 8)
842
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
843 844 845 846 847
	}
	value = (((u64)high) << 16) | low;
	return value;
}

848 849
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
850
{
851 852
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
853

854 855
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
856
		if (stat->type & types) {
857 858 859 860
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
861
	}
862 863
}

864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
880
{
V
Vivien Didelot 已提交
881
	struct mv88e6xxx_chip *chip = ds->priv;
882 883 884 885 886 887 888 889

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
890 891 892 893 894
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
895
		if (stat->type & types)
896 897 898
			j++;
	}
	return j;
899 900
}

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

923
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
924 925
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
926 927 928 929 930 931 932
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
933 934 935
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
936 937 938 939 940 941 942 943 944
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
945 946
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
947 948 949 950 951 952
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
953 954 955 956 957 958 959 960 961 962 963
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
964 965 966 967 968 969 970 971 972
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

973 974
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
975
{
V
Vivien Didelot 已提交
976
	struct mv88e6xxx_chip *chip = ds->priv;
977 978
	int ret;

979
	mutex_lock(&chip->reg_lock);
980

981
	ret = mv88e6xxx_stats_snapshot(chip, port);
982
	if (ret < 0) {
983
		mutex_unlock(&chip->reg_lock);
984 985
		return;
	}
986 987

	mv88e6xxx_get_stats(chip, port, data);
988

989
	mutex_unlock(&chip->reg_lock);
990 991
}

992 993 994 995 996 997 998 999
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1000
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1001 1002 1003 1004
{
	return 32 * sizeof(u16);
}

1005 1006
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1007
{
V
Vivien Didelot 已提交
1008
	struct mv88e6xxx_chip *chip = ds->priv;
1009 1010
	int err;
	u16 reg;
1011 1012 1013 1014 1015 1016 1017
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1018
	mutex_lock(&chip->reg_lock);
1019

1020 1021
	for (i = 0; i < 32; i++) {

1022 1023 1024
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1025
	}
1026

1027
	mutex_unlock(&chip->reg_lock);
1028 1029
}

1030
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1031
{
1032
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1033 1034
}

1035 1036
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1037
{
V
Vivien Didelot 已提交
1038
	struct mv88e6xxx_chip *chip = ds->priv;
1039 1040
	u16 reg;
	int err;
1041

1042
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1043 1044
		return -EOPNOTSUPP;

1045
	mutex_lock(&chip->reg_lock);
1046

1047 1048
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1049
		goto out;
1050 1051 1052 1053

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1054
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1055
	if (err)
1056
		goto out;
1057

1058
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1059
out:
1060
	mutex_unlock(&chip->reg_lock);
1061 1062

	return err;
1063 1064
}

1065 1066
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1067
{
V
Vivien Didelot 已提交
1068
	struct mv88e6xxx_chip *chip = ds->priv;
1069 1070
	u16 reg;
	int err;
1071

1072
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1073 1074
		return -EOPNOTSUPP;

1075
	mutex_lock(&chip->reg_lock);
1076

1077 1078
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1079 1080
		goto out;

1081
	reg &= ~0x0300;
1082 1083 1084 1085 1086
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1087
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1088
out:
1089
	mutex_unlock(&chip->reg_lock);
1090

1091
	return err;
1092 1093
}

1094
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1095
{
1096 1097
	u16 val;
	int err;
1098

1099
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1100 1101 1102
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1103
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1104
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1105 1106 1107
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1108

1109 1110 1111 1112
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1113 1114 1115

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1116 1117
	}

1118 1119 1120
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1121

1122
	return _mv88e6xxx_atu_wait(chip);
1123 1124
}

1125
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1145
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1146 1147
}

1148
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1149 1150
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1151
{
1152 1153
	int op;
	int err;
1154

1155
	err = _mv88e6xxx_atu_wait(chip);
1156 1157
	if (err)
		return err;
1158

1159
	err = _mv88e6xxx_atu_data_write(chip, entry);
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1171
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1172 1173
}

1174
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1175
				u16 fid, bool static_too)
1176 1177 1178 1179 1180
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1181

1182
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1183 1184
}

1185
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1186
			       int from_port, int to_port, bool static_too)
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1200
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1201 1202
}

1203
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1204
				 int port, bool static_too)
1205 1206
{
	/* Destination port 0xF means remove the entries */
1207
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1208 1209
}

1210
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1211
{
1212 1213
	struct net_device *bridge = chip->ports[port].bridge_dev;
	struct dsa_switch *ds = chip->ds;
1214 1215 1216 1217 1218
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1219
		output_ports = ~0;
1220
	} else {
1221
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1222
			/* allow sending frames to every group member */
1223
			if (bridge && chip->ports[i].bridge_dev == bridge)
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1234

1235
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1236 1237
}

1238 1239
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1240
{
V
Vivien Didelot 已提交
1241
	struct mv88e6xxx_chip *chip = ds->priv;
1242
	int stp_state;
1243
	int err;
1244 1245 1246

	switch (state) {
	case BR_STATE_DISABLED:
1247
		stp_state = PORT_CONTROL_STATE_DISABLED;
1248 1249 1250
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1251
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1252 1253
		break;
	case BR_STATE_LEARNING:
1254
		stp_state = PORT_CONTROL_STATE_LEARNING;
1255 1256 1257
		break;
	case BR_STATE_FORWARDING:
	default:
1258
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1259 1260 1261
		break;
	}

1262
	mutex_lock(&chip->reg_lock);
1263
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1264
	mutex_unlock(&chip->reg_lock);
1265 1266

	if (err)
1267
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1268 1269
}

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1283
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1284
{
1285
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1286 1287
}

1288
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1289
{
1290
	int err;
1291

1292 1293 1294
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1295

1296
	return _mv88e6xxx_vtu_wait(chip);
1297 1298
}

1299
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1300 1301 1302
{
	int ret;

1303
	ret = _mv88e6xxx_vtu_wait(chip);
1304 1305 1306
	if (ret < 0)
		return ret;

1307
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1308 1309
}

1310
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1311
					struct mv88e6xxx_vtu_entry *entry,
1312 1313 1314
					unsigned int nibble_offset)
{
	u16 regs[3];
1315
	int i, err;
1316 1317

	for (i = 0; i < 3; ++i) {
1318
		u16 *reg = &regs[i];
1319

1320 1321 1322
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1323 1324
	}

1325
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1326 1327 1328 1329 1330 1331 1332 1333 1334
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1335
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1336
				   struct mv88e6xxx_vtu_entry *entry)
1337
{
1338
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1339 1340
}

1341
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1342
				   struct mv88e6xxx_vtu_entry *entry)
1343
{
1344
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1345 1346
}

1347
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1348
					 struct mv88e6xxx_vtu_entry *entry,
1349 1350 1351
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1352
	int i, err;
1353

1354
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1355 1356 1357 1358 1359 1360 1361
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1362 1363 1364 1365 1366
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1367 1368 1369 1370 1371
	}

	return 0;
}

1372
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1373
				    struct mv88e6xxx_vtu_entry *entry)
1374
{
1375
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1376 1377
}

1378
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1379
				    struct mv88e6xxx_vtu_entry *entry)
1380
{
1381
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1382 1383
}

1384
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1385
{
1386 1387
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1388 1389
}

1390
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1391
				  struct mv88e6xxx_vtu_entry *entry)
1392
{
1393
	struct mv88e6xxx_vtu_entry next = { 0 };
1394 1395
	u16 val;
	int err;
1396

1397 1398 1399
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1400

1401 1402 1403
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1404

1405 1406 1407
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1408

1409 1410
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1411 1412

	if (next.valid) {
1413 1414 1415
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1416

1417
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1418 1419 1420
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1421

1422
			next.fid = val & GLOBAL_VTU_FID_MASK;
1423
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1424 1425 1426
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1427 1428 1429
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1430

1431 1432
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1433
		}
1434

1435
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1436 1437 1438
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1439

1440
			next.sid = val & GLOBAL_VTU_SID_MASK;
1441 1442 1443 1444 1445 1446 1447
		}
	}

	*entry = next;
	return 0;
}

1448 1449 1450
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1451
{
V
Vivien Didelot 已提交
1452
	struct mv88e6xxx_chip *chip = ds->priv;
1453
	struct mv88e6xxx_vtu_entry next;
1454 1455 1456
	u16 pvid;
	int err;

1457
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1458 1459
		return -EOPNOTSUPP;

1460
	mutex_lock(&chip->reg_lock);
1461

1462
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1463 1464 1465
	if (err)
		goto unlock;

1466
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1467 1468 1469 1470
	if (err)
		goto unlock;

	do {
1471
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1482 1483
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1498
	mutex_unlock(&chip->reg_lock);
1499 1500 1501 1502

	return err;
}

1503
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1504
				    struct mv88e6xxx_vtu_entry *entry)
1505
{
1506
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1507
	u16 reg = 0;
1508
	int err;
1509

1510 1511 1512
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1513 1514 1515 1516 1517

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1518 1519 1520
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1521

1522
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1523
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1524 1525 1526
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1527
	}
1528

1529
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1530
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1531 1532 1533
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1534
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1535 1536 1537 1538 1539
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1540 1541 1542 1543 1544
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1545 1546 1547
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1548

1549
	return _mv88e6xxx_vtu_cmd(chip, op);
1550 1551
}

1552
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1553
				  struct mv88e6xxx_vtu_entry *entry)
1554
{
1555
	struct mv88e6xxx_vtu_entry next = { 0 };
1556 1557
	u16 val;
	int err;
1558

1559 1560 1561
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1562

1563 1564 1565 1566
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1567

1568 1569 1570
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1571

1572 1573 1574
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1575

1576
	next.sid = val & GLOBAL_VTU_SID_MASK;
1577

1578 1579 1580
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1581

1582
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1583 1584

	if (next.valid) {
1585 1586 1587
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1588 1589 1590 1591 1592 1593
	}

	*entry = next;
	return 0;
}

1594
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1595
				    struct mv88e6xxx_vtu_entry *entry)
1596 1597
{
	u16 reg = 0;
1598
	int err;
1599

1600 1601 1602
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1603 1604 1605 1606 1607

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1608 1609 1610
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1611 1612 1613

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1614 1615 1616
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1617 1618

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1619 1620 1621
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1622

1623
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1624 1625
}

1626
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1627 1628
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1629
	struct mv88e6xxx_vtu_entry vlan;
1630
	int i, err;
1631 1632 1633

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1634
	/* Set every FID bit used by the (un)bridged ports */
1635
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1636
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1637 1638 1639 1640 1641 1642
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1643
	/* Set every FID bit used by the VLAN entries */
1644
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1645 1646 1647 1648
	if (err)
		return err;

	do {
1649
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1663
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1664 1665 1666
		return -ENOSPC;

	/* Clear the database */
1667
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1668 1669
}

1670
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1671
			      struct mv88e6xxx_vtu_entry *entry)
1672
{
1673
	struct dsa_switch *ds = chip->ds;
1674
	struct mv88e6xxx_vtu_entry vlan = {
1675 1676 1677
		.valid = true,
		.vid = vid,
	};
1678 1679
	int i, err;

1680
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1681 1682
	if (err)
		return err;
1683

1684
	/* exclude all ports except the CPU and DSA ports */
1685
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1686 1687 1688
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1689

1690 1691
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
1692
		struct mv88e6xxx_vtu_entry vstp;
1693 1694 1695 1696 1697 1698

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1699
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1700 1701 1702 1703 1704 1705 1706 1707
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1708
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1709 1710 1711 1712 1713 1714 1715 1716 1717
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1718
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1719
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1720 1721 1722 1723 1724 1725
{
	int err;

	if (!vid)
		return -EINVAL;

1726
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1727 1728 1729
	if (err)
		return err;

1730
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1741
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1742 1743 1744 1745 1746
	}

	return err;
}

1747 1748 1749
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1750
	struct mv88e6xxx_chip *chip = ds->priv;
1751
	struct mv88e6xxx_vtu_entry vlan;
1752 1753 1754 1755 1756
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1757
	mutex_lock(&chip->reg_lock);
1758

1759
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1760 1761 1762 1763
	if (err)
		goto unlock;

	do {
1764
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1765 1766 1767 1768 1769 1770 1771 1772 1773
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1774
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1775 1776 1777
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1778 1779 1780
			if (!ds->ports[port].netdev)
				continue;

1781 1782 1783 1784
			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1785 1786
			if (chip->ports[i].bridge_dev ==
			    chip->ports[port].bridge_dev)
1787 1788
				break; /* same bridge, check next VLAN */

1789 1790 1791
			if (!chip->ports[i].bridge_dev)
				continue;

1792
			netdev_warn(ds->ports[port].netdev,
1793 1794
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1795
				    netdev_name(chip->ports[i].bridge_dev));
1796 1797 1798 1799 1800 1801
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1802
	mutex_unlock(&chip->reg_lock);
1803 1804 1805 1806

	return err;
}

1807 1808
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1809
{
V
Vivien Didelot 已提交
1810
	struct mv88e6xxx_chip *chip = ds->priv;
1811
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1812
		PORT_CONTROL_2_8021Q_DISABLED;
1813
	int err;
1814

1815
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1816 1817
		return -EOPNOTSUPP;

1818
	mutex_lock(&chip->reg_lock);
1819
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1820
	mutex_unlock(&chip->reg_lock);
1821

1822
	return err;
1823 1824
}

1825 1826 1827 1828
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1829
{
V
Vivien Didelot 已提交
1830
	struct mv88e6xxx_chip *chip = ds->priv;
1831 1832
	int err;

1833
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1834 1835
		return -EOPNOTSUPP;

1836 1837 1838 1839 1840 1841 1842 1843
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1844 1845 1846 1847 1848 1849
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1850
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1851
				    u16 vid, bool untagged)
1852
{
1853
	struct mv88e6xxx_vtu_entry vlan;
1854 1855
	int err;

1856
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1857
	if (err)
1858
		return err;
1859 1860 1861 1862 1863

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1864
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1865 1866
}

1867 1868 1869
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1870
{
V
Vivien Didelot 已提交
1871
	struct mv88e6xxx_chip *chip = ds->priv;
1872 1873 1874 1875
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1876
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1877 1878
		return;

1879
	mutex_lock(&chip->reg_lock);
1880

1881
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1882
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1883 1884
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1885
				   vid, untagged ? 'u' : 't');
1886

1887
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1888
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1889
			   vlan->vid_end);
1890

1891
	mutex_unlock(&chip->reg_lock);
1892 1893
}

1894
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1895
				    int port, u16 vid)
1896
{
1897
	struct dsa_switch *ds = chip->ds;
1898
	struct mv88e6xxx_vtu_entry vlan;
1899 1900
	int i, err;

1901
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1902
	if (err)
1903
		return err;
1904

1905 1906
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1907
		return -EOPNOTSUPP;
1908 1909 1910 1911

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1912
	vlan.valid = false;
1913
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1914
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1915 1916 1917
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1918
			vlan.valid = true;
1919 1920 1921 1922
			break;
		}
	}

1923
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1924 1925 1926
	if (err)
		return err;

1927
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
1928 1929
}

1930 1931
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1932
{
V
Vivien Didelot 已提交
1933
	struct mv88e6xxx_chip *chip = ds->priv;
1934 1935 1936
	u16 pvid, vid;
	int err = 0;

1937
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1938 1939
		return -EOPNOTSUPP;

1940
	mutex_lock(&chip->reg_lock);
1941

1942
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1943 1944 1945
	if (err)
		goto unlock;

1946
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1947
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1948 1949 1950 1951
		if (err)
			goto unlock;

		if (vid == pvid) {
1952
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1953 1954 1955 1956 1957
			if (err)
				goto unlock;
		}
	}

1958
unlock:
1959
	mutex_unlock(&chip->reg_lock);
1960 1961 1962 1963

	return err;
}

1964
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
1965
				    const unsigned char *addr)
1966
{
1967
	int i, err;
1968 1969

	for (i = 0; i < 3; i++) {
1970 1971 1972 1973
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
1974 1975 1976 1977 1978
	}

	return 0;
}

1979
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
1980
				   unsigned char *addr)
1981
{
1982 1983
	u16 val;
	int i, err;
1984 1985

	for (i = 0; i < 3; i++) {
1986 1987 1988 1989 1990 1991
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
1992 1993 1994 1995 1996
	}

	return 0;
}

1997
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
1998
			       struct mv88e6xxx_atu_entry *entry)
1999
{
2000 2001
	int ret;

2002
	ret = _mv88e6xxx_atu_wait(chip);
2003 2004 2005
	if (ret < 0)
		return ret;

2006
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2007 2008 2009
	if (ret < 0)
		return ret;

2010
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2011
	if (ret < 0)
2012 2013
		return ret;

2014
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2015
}
2016

2017 2018 2019 2020 2021 2022 2023 2024 2025
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

A
Andrew Lunn 已提交
2026 2027
	memcpy(next.mac, addr, ETH_ALEN);
	eth_addr_dec(next.mac);
2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
A
Andrew Lunn 已提交
2045
	} while (ether_addr_greater(addr, next.mac));
2046 2047 2048 2049 2050 2051 2052 2053

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2054 2055 2056
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2057
{
2058
	struct mv88e6xxx_vtu_entry vlan;
2059
	struct mv88e6xxx_atu_entry entry;
2060 2061
	int err;

2062 2063
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2064
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
2065
	else
2066
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2067 2068
	if (err)
		return err;
2069

2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2082 2083
	}

2084
	return _mv88e6xxx_atu_load(chip, &entry);
2085 2086
}

2087 2088 2089
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2090 2091 2092 2093 2094 2095 2096
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2097 2098 2099
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2100
{
V
Vivien Didelot 已提交
2101
	struct mv88e6xxx_chip *chip = ds->priv;
2102

2103
	mutex_lock(&chip->reg_lock);
2104 2105 2106
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2107
	mutex_unlock(&chip->reg_lock);
2108 2109
}

2110 2111
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2112
{
V
Vivien Didelot 已提交
2113
	struct mv88e6xxx_chip *chip = ds->priv;
2114
	int err;
2115

2116
	mutex_lock(&chip->reg_lock);
2117 2118
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2119
	mutex_unlock(&chip->reg_lock);
2120

2121
	return err;
2122 2123
}

2124
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2125
				  struct mv88e6xxx_atu_entry *entry)
2126
{
2127
	struct mv88e6xxx_atu_entry next = { 0 };
2128 2129
	u16 val;
	int err;
2130 2131

	next.fid = fid;
2132

2133 2134 2135
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2136

2137 2138 2139
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2140

2141 2142 2143
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2144

2145 2146 2147
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2148

2149
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2150 2151 2152
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2153
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2154 2155 2156 2157 2158 2159 2160 2161 2162
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2163
		next.portv_trunkid = (val & mask) >> shift;
2164
	}
2165

2166
	*entry = next;
2167 2168 2169
	return 0;
}

2170 2171 2172 2173
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2174 2175 2176 2177 2178 2179
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2180
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2181 2182 2183 2184
	if (err)
		return err;

	do {
2185
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2186
		if (err)
2187
			return err;
2188 2189 2190 2191

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2192 2193 2194 2195 2196
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2197

2198 2199 2200 2201
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2202 2203
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2204 2205 2206 2207
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2208 2209 2210 2211 2212 2213 2214 2215 2216
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2217 2218
		} else {
			return -EOPNOTSUPP;
2219
		}
2220 2221 2222 2223

		err = cb(obj);
		if (err)
			return err;
2224 2225 2226 2227 2228
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2229 2230 2231
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2232
{
2233
	struct mv88e6xxx_vtu_entry vlan = {
2234 2235
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2236
	u16 fid;
2237 2238
	int err;

2239
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2240
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2241
	if (err)
2242
		return err;
2243

2244
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2245
	if (err)
2246
		return err;
2247

2248
	/* Dump VLANs' Filtering Information Databases */
2249
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2250
	if (err)
2251
		return err;
2252 2253

	do {
2254
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2255
		if (err)
2256
			return err;
2257 2258 2259 2260

		if (!vlan.valid)
			break;

2261 2262
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2263
		if (err)
2264
			return err;
2265 2266
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2267 2268 2269 2270 2271 2272 2273
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2274
	struct mv88e6xxx_chip *chip = ds->priv;
2275 2276 2277 2278
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2279
	mutex_unlock(&chip->reg_lock);
2280 2281 2282 2283

	return err;
}

2284 2285
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *bridge)
2286
{
V
Vivien Didelot 已提交
2287
	struct mv88e6xxx_chip *chip = ds->priv;
2288
	int i, err = 0;
2289

2290
	mutex_lock(&chip->reg_lock);
2291

2292
	/* Assign the bridge and remap each port's VLANTable */
2293
	chip->ports[port].bridge_dev = bridge;
2294

2295
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2296 2297
		if (chip->ports[i].bridge_dev == bridge) {
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2298 2299 2300 2301 2302
			if (err)
				break;
		}
	}

2303
	mutex_unlock(&chip->reg_lock);
2304

2305
	return err;
2306 2307
}

2308
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
2309
{
V
Vivien Didelot 已提交
2310
	struct mv88e6xxx_chip *chip = ds->priv;
2311
	struct net_device *bridge = chip->ports[port].bridge_dev;
2312
	int i;
2313

2314
	mutex_lock(&chip->reg_lock);
2315

2316
	/* Unassign the bridge and remap each port's VLANTable */
2317
	chip->ports[port].bridge_dev = NULL;
2318

2319
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2320 2321
		if (i == port || chip->ports[i].bridge_dev == bridge)
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2322 2323
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2324

2325
	mutex_unlock(&chip->reg_lock);
2326 2327
}

2328 2329 2330 2331 2332 2333 2334 2335
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2349
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2350
{
2351
	int i, err;
2352

2353
	/* Set all ports to the Disabled state */
2354
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2355 2356
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2357 2358
		if (err)
			return err;
2359 2360
	}

2361 2362 2363
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2364 2365
	usleep_range(2000, 4000);

2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2377
	mv88e6xxx_hardware_reset(chip);
2378

2379
	return mv88e6xxx_software_reset(chip);
2380 2381
}

2382
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2383
{
2384 2385
	u16 val;
	int err;
2386

2387 2388 2389 2390
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2391

2392 2393 2394
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2395 2396
	}

2397
	return err;
2398 2399
}

2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
				    int upstream_port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_DSA);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(
		chip, port, port == upstream_port);
}

static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	switch (chip->info->tag_protocol) {
	case DSA_TAG_PROTO_EDSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
		if (err)
			return err;

		if (chip->info->ops->port_set_ether_type)
			err = chip->info->ops->port_set_ether_type(
				chip, port, ETH_P_EDSA);
		break;

	case DSA_TAG_PROTO_DSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_DSA);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
		break;
	default:
		err = -EINVAL;
	}

	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, true);
}

static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, false);
}

2466
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2467
{
2468
	struct dsa_switch *ds = chip->ds;
2469
	int err;
2470
	u16 reg;
2471

2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2501
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2502 2503
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2504 2505 2506
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2507

2508 2509 2510 2511 2512 2513 2514
	if (dsa_is_cpu_port(ds, port)) {
		err = mv88e6xxx_setup_port_cpu(chip, port);
	} else if (dsa_is_dsa_port(ds, port)) {
		err = mv88e6xxx_setup_port_dsa(chip, port,
					       dsa_upstream_port(ds));
	} else {
		err = mv88e6xxx_setup_port_normal(chip, port);
2515
	}
2516 2517
	if (err)
		return err;
2518

2519 2520 2521
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2522
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2533 2534 2535
		}
	}

2536
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2537
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2538 2539 2540
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2541 2542
	 */
	reg = 0;
2543 2544 2545 2546
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
	    mv88e6xxx_6185_family(chip))
2547 2548
		reg = PORT_CONTROL_2_MAP_DA;

2549
	if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
2550 2551 2552 2553 2554 2555 2556 2557 2558
		/* Set the upstream port this port should use */
		reg |= dsa_upstream_port(ds);
		/* enable forwarding of unknown multicast addresses to
		 * the upstream port
		 */
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
	}

2559
	reg |= PORT_CONTROL_2_8021Q_DISABLED;
2560

2561
	if (reg) {
2562 2563 2564
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
			return err;
2565 2566
	}

2567 2568 2569 2570 2571 2572
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2573 2574 2575 2576 2577
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2578
	reg = 1 << port;
2579 2580
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2581
		reg = 0;
2582

2583 2584 2585
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2586 2587

	/* Egress rate control 2: disable egress rate control. */
2588 2589 2590
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2591

2592 2593
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2594 2595
		if (err)
			return err;
2596
	}
2597

2598 2599 2600
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2601 2602 2603 2604
		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2605 2606
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2607 2608 2609
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2610 2611 2612 2613
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2614
	}
2615

2616 2617
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2618 2619
		if (err)
			return err;
2620 2621
	}

2622 2623
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2624 2625
		if (err)
			return err;
2626 2627
	}

2628 2629
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2630
	 */
2631 2632 2633
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2634

2635
	/* Port based VLAN map: give each port the same default address
2636 2637
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2638
	 */
2639
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2640 2641
	if (err)
		return err;
2642

2643 2644 2645
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2646 2647 2648 2649

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2650
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2651 2652
}

2653
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2654 2655 2656
{
	int err;

2657
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2658 2659 2660
	if (err)
		return err;

2661
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2662 2663 2664
	if (err)
		return err;

2665 2666 2667 2668 2669
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2670 2671
}

2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
				     unsigned int msecs)
{
	const unsigned int coeff = chip->info->age_time_coeff;
	const unsigned int min = 0x01 * coeff;
	const unsigned int max = 0xff * coeff;
	u8 age_time;
	u16 val;
	int err;

	if (msecs < min || msecs > max)
		return -ERANGE;

	/* Round to nearest multiple of coeff */
	age_time = (msecs + coeff / 2) / coeff;

2688
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
2689 2690 2691 2692 2693 2694 2695
	if (err)
		return err;

	/* AgeTime is 11:4 bits */
	val &= ~0xff0;
	val |= age_time << 4;

2696
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
2697 2698
}

2699 2700 2701
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2702
	struct mv88e6xxx_chip *chip = ds->priv;
2703 2704 2705 2706 2707 2708 2709 2710 2711
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
	mutex_unlock(&chip->reg_lock);

	return err;
}

2712
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2713
{
2714
	struct dsa_switch *ds = chip->ds;
2715
	u32 upstream_port = dsa_upstream_port(ds);
2716
	int err;
2717

2718 2719 2720
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2721
	err = mv88e6xxx_ppu_enable(chip);
2722 2723 2724
	if (err)
		return err;

2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2736

2737
	/* Disable remote management, and set the switch's DSA device number. */
2738 2739 2740
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2741 2742 2743
	if (err)
		return err;

2744 2745 2746 2747 2748
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2749 2750 2751 2752
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2753 2754
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2755
	if (err)
2756
		return err;
2757

2758 2759
	err = mv88e6xxx_g1_set_age_time(chip, 300000);
	if (err)
2760 2761 2762 2763 2764 2765 2766
		return err;

	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2767
	/* Configure the IP ToS mapping registers. */
2768
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2769
	if (err)
2770
		return err;
2771
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2772
	if (err)
2773
		return err;
2774
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2775
	if (err)
2776
		return err;
2777
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2778
	if (err)
2779
		return err;
2780
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2781
	if (err)
2782
		return err;
2783
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2784
	if (err)
2785
		return err;
2786
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2787
	if (err)
2788
		return err;
2789
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2790
	if (err)
2791
		return err;
2792 2793

	/* Configure the IEEE 802.1p priority mapping register. */
2794
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2795
	if (err)
2796
		return err;
2797

2798 2799 2800 2801 2802
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2803
	/* Clear the statistics counters for all ports */
2804 2805
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2806 2807 2808 2809
	if (err)
		return err;

	/* Wait for the flush to complete. */
2810
	err = mv88e6xxx_g1_stats_wait(chip);
2811 2812 2813 2814 2815 2816
	if (err)
		return err;

	return 0;
}

2817
static int mv88e6xxx_setup(struct dsa_switch *ds)
2818
{
V
Vivien Didelot 已提交
2819
	struct mv88e6xxx_chip *chip = ds->priv;
2820
	int err;
2821 2822
	int i;

2823 2824
	chip->ds = ds;
	ds->slave_mii_bus = chip->mdio_bus;
2825

2826
	mutex_lock(&chip->reg_lock);
2827

2828
	/* Setup Switch Port Registers */
2829
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2830 2831 2832 2833 2834 2835 2836
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2837 2838 2839
	if (err)
		goto unlock;

2840 2841 2842
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2843 2844 2845
		if (err)
			goto unlock;
	}
2846

2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2858
unlock:
2859
	mutex_unlock(&chip->reg_lock);
2860

2861
	return err;
2862 2863
}

2864 2865
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2866
	struct mv88e6xxx_chip *chip = ds->priv;
2867 2868
	int err;

2869 2870
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2871

2872 2873
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2874 2875 2876 2877 2878
	mutex_unlock(&chip->reg_lock);

	return err;
}

2879
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2880
{
2881
	struct mv88e6xxx_chip *chip = bus->priv;
2882 2883
	u16 val;
	int err;
2884

2885
	if (phy >= mv88e6xxx_num_ports(chip))
2886
		return 0xffff;
2887

2888
	mutex_lock(&chip->reg_lock);
2889
	err = mv88e6xxx_phy_read(chip, phy, reg, &val);
2890
	mutex_unlock(&chip->reg_lock);
2891 2892

	return err ? err : val;
2893 2894
}

2895
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2896
{
2897
	struct mv88e6xxx_chip *chip = bus->priv;
2898
	int err;
2899

2900
	if (phy >= mv88e6xxx_num_ports(chip))
2901
		return 0xffff;
2902

2903
	mutex_lock(&chip->reg_lock);
2904
	err = mv88e6xxx_phy_write(chip, phy, reg, val);
2905
	mutex_unlock(&chip->reg_lock);
2906 2907

	return err;
2908 2909
}

2910
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2911 2912 2913 2914 2915 2916 2917
				   struct device_node *np)
{
	static int index;
	struct mii_bus *bus;
	int err;

	if (np)
2918
		chip->mdio_np = of_get_child_by_name(np, "mdio");
2919

2920
	bus = devm_mdiobus_alloc(chip->dev);
2921 2922 2923
	if (!bus)
		return -ENOMEM;

2924
	bus->priv = (void *)chip;
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2935
	bus->parent = chip->dev;
2936

2937 2938
	if (chip->mdio_np)
		err = of_mdiobus_register(bus, chip->mdio_np);
2939 2940 2941
	else
		err = mdiobus_register(bus);
	if (err) {
2942
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2943 2944
		goto out;
	}
2945
	chip->mdio_bus = bus;
2946 2947 2948 2949

	return 0;

out:
2950 2951
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2952 2953 2954 2955

	return err;
}

2956
static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
2957 2958

{
2959
	struct mii_bus *bus = chip->mdio_bus;
2960 2961 2962

	mdiobus_unregister(bus);

2963 2964
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2965 2966
}

2967 2968
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2969
	struct mv88e6xxx_chip *chip = ds->priv;
2970 2971 2972 2973 2974 2975 2976

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2977
	struct mv88e6xxx_chip *chip = ds->priv;
2978 2979
	int err;

2980 2981
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2982

2983 2984
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2998
	struct mv88e6xxx_chip *chip = ds->priv;
2999 3000
	int err;

3001 3002 3003
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3004 3005 3006 3007
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3008
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3009 3010 3011 3012 3013
	mutex_unlock(&chip->reg_lock);

	return err;
}

3014
static const struct mv88e6xxx_ops mv88e6085_ops = {
3015
	/* MV88E6XXX_FAMILY_6097 */
3016
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3017 3018
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3019
	.port_set_link = mv88e6xxx_port_set_link,
3020
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3021
	.port_set_speed = mv88e6185_port_set_speed,
3022
	.port_tag_remap = mv88e6095_port_tag_remap,
3023 3024 3025
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3026
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3027
	.port_pause_config = mv88e6097_port_pause_config,
3028
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3029 3030
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3031
	.stats_get_stats = mv88e6095_stats_get_stats,
3032 3033
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3034
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3035 3036
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3037
	.reset = mv88e6185_g1_reset,
3038 3039 3040
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3041
	/* MV88E6XXX_FAMILY_6095 */
3042
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3043 3044
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3045
	.port_set_link = mv88e6xxx_port_set_link,
3046
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3047
	.port_set_speed = mv88e6185_port_set_speed,
3048 3049
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3050
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3051 3052
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3053
	.stats_get_stats = mv88e6095_stats_get_stats,
3054
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3055 3056
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3057
	.reset = mv88e6185_g1_reset,
3058 3059
};

3060
static const struct mv88e6xxx_ops mv88e6097_ops = {
3061
	/* MV88E6XXX_FAMILY_6097 */
3062 3063 3064 3065 3066 3067
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
3068
	.port_tag_remap = mv88e6095_port_tag_remap,
3069 3070 3071
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3072
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3073
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3074
	.port_pause_config = mv88e6097_port_pause_config,
3075 3076 3077 3078
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3079 3080
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3081
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3082
	.reset = mv88e6352_g1_reset,
3083 3084
};

3085
static const struct mv88e6xxx_ops mv88e6123_ops = {
3086
	/* MV88E6XXX_FAMILY_6165 */
3087
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3088 3089
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3090
	.port_set_link = mv88e6xxx_port_set_link,
3091
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3092
	.port_set_speed = mv88e6185_port_set_speed,
3093 3094
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3095
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3096 3097
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3098
	.stats_get_stats = mv88e6095_stats_get_stats,
3099 3100
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3101
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3102
	.reset = mv88e6352_g1_reset,
3103 3104 3105
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3106
	/* MV88E6XXX_FAMILY_6185 */
3107
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3108 3109
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3110
	.port_set_link = mv88e6xxx_port_set_link,
3111
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3112
	.port_set_speed = mv88e6185_port_set_speed,
3113
	.port_tag_remap = mv88e6095_port_tag_remap,
3114 3115 3116
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3117
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3118
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3119
	.port_pause_config = mv88e6097_port_pause_config,
3120
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3121 3122
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3123
	.stats_get_stats = mv88e6095_stats_get_stats,
3124 3125
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3126
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3127 3128
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3129
	.reset = mv88e6185_g1_reset,
3130 3131 3132
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3133
	/* MV88E6XXX_FAMILY_6165 */
3134
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3135 3136
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3137
	.port_set_link = mv88e6xxx_port_set_link,
3138
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3139
	.port_set_speed = mv88e6185_port_set_speed,
3140
	.port_tag_remap = mv88e6095_port_tag_remap,
3141 3142 3143
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3144
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3145
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3146
	.port_pause_config = mv88e6097_port_pause_config,
3147
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3148 3149
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3150
	.stats_get_stats = mv88e6095_stats_get_stats,
3151 3152
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3153
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3154
	.reset = mv88e6352_g1_reset,
3155 3156 3157
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3158
	/* MV88E6XXX_FAMILY_6165 */
3159
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3160 3161
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3162
	.port_set_link = mv88e6xxx_port_set_link,
3163
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3164
	.port_set_speed = mv88e6185_port_set_speed,
3165
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3166 3167
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3168
	.stats_get_stats = mv88e6095_stats_get_stats,
3169 3170
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3171
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3172
	.reset = mv88e6352_g1_reset,
3173 3174 3175
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3176
	/* MV88E6XXX_FAMILY_6351 */
3177
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3178 3179
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3180
	.port_set_link = mv88e6xxx_port_set_link,
3181
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3182
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3183
	.port_set_speed = mv88e6185_port_set_speed,
3184
	.port_tag_remap = mv88e6095_port_tag_remap,
3185 3186 3187
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3188
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3189
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3190
	.port_pause_config = mv88e6097_port_pause_config,
3191
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3192 3193
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3194
	.stats_get_stats = mv88e6095_stats_get_stats,
3195 3196
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3197
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3198
	.reset = mv88e6352_g1_reset,
3199 3200 3201
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3202
	/* MV88E6XXX_FAMILY_6352 */
3203 3204
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3205
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3206 3207
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3208
	.port_set_link = mv88e6xxx_port_set_link,
3209
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3210
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3211
	.port_set_speed = mv88e6352_port_set_speed,
3212
	.port_tag_remap = mv88e6095_port_tag_remap,
3213 3214 3215
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3216
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3217
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3218
	.port_pause_config = mv88e6097_port_pause_config,
3219
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3220 3221
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3222
	.stats_get_stats = mv88e6095_stats_get_stats,
3223 3224
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3225
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3226
	.reset = mv88e6352_g1_reset,
3227 3228 3229
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3230
	/* MV88E6XXX_FAMILY_6351 */
3231
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3232 3233
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3234
	.port_set_link = mv88e6xxx_port_set_link,
3235
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3236
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3237
	.port_set_speed = mv88e6185_port_set_speed,
3238
	.port_tag_remap = mv88e6095_port_tag_remap,
3239 3240 3241
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3242
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3243
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3244
	.port_pause_config = mv88e6097_port_pause_config,
3245
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3246 3247
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3248
	.stats_get_stats = mv88e6095_stats_get_stats,
3249 3250
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3251
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3252
	.reset = mv88e6352_g1_reset,
3253 3254 3255
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3256
	/* MV88E6XXX_FAMILY_6352 */
3257 3258
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3259
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3260 3261
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3262
	.port_set_link = mv88e6xxx_port_set_link,
3263
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3264
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3265
	.port_set_speed = mv88e6352_port_set_speed,
3266
	.port_tag_remap = mv88e6095_port_tag_remap,
3267 3268 3269
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3270
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3271
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3272
	.port_pause_config = mv88e6097_port_pause_config,
3273
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3274 3275
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3276
	.stats_get_stats = mv88e6095_stats_get_stats,
3277 3278
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3279
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3280
	.reset = mv88e6352_g1_reset,
3281 3282 3283
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3284
	/* MV88E6XXX_FAMILY_6185 */
3285
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3286 3287
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3288
	.port_set_link = mv88e6xxx_port_set_link,
3289
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3290
	.port_set_speed = mv88e6185_port_set_speed,
3291 3292
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3293
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3294
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3295 3296
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3297
	.stats_get_stats = mv88e6095_stats_get_stats,
3298 3299
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3300
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3301 3302
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3303
	.reset = mv88e6185_g1_reset,
3304 3305
};

3306
static const struct mv88e6xxx_ops mv88e6190_ops = {
3307
	/* MV88E6XXX_FAMILY_6390 */
3308 3309
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3310 3311 3312 3313 3314 3315 3316
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3317
	.port_tag_remap = mv88e6390_port_tag_remap,
3318 3319 3320
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3321
	.port_pause_config = mv88e6390_port_pause_config,
3322
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3323
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3324 3325
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3326
	.stats_get_stats = mv88e6390_stats_get_stats,
3327 3328
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3329
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3330
	.reset = mv88e6352_g1_reset,
3331 3332 3333
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3334
	/* MV88E6XXX_FAMILY_6390 */
3335 3336
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3337 3338 3339 3340 3341 3342 3343
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3344
	.port_tag_remap = mv88e6390_port_tag_remap,
3345 3346 3347
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3348
	.port_pause_config = mv88e6390_port_pause_config,
3349
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3350
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3351 3352
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3353
	.stats_get_stats = mv88e6390_stats_get_stats,
3354 3355
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3356
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3357
	.reset = mv88e6352_g1_reset,
3358 3359 3360
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3361
	/* MV88E6XXX_FAMILY_6390 */
3362 3363
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3364 3365 3366 3367 3368 3369 3370
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3371
	.port_tag_remap = mv88e6390_port_tag_remap,
3372 3373 3374
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3375
	.port_pause_config = mv88e6390_port_pause_config,
3376
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3377
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3378 3379
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3380
	.stats_get_stats = mv88e6390_stats_get_stats,
3381 3382
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3383
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3384
	.reset = mv88e6352_g1_reset,
3385 3386
};

3387
static const struct mv88e6xxx_ops mv88e6240_ops = {
3388
	/* MV88E6XXX_FAMILY_6352 */
3389 3390
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3391
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3392 3393
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3394
	.port_set_link = mv88e6xxx_port_set_link,
3395
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3396
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3397
	.port_set_speed = mv88e6352_port_set_speed,
3398
	.port_tag_remap = mv88e6095_port_tag_remap,
3399 3400 3401
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3402
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3403
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3404
	.port_pause_config = mv88e6097_port_pause_config,
3405
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3406 3407
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3408
	.stats_get_stats = mv88e6095_stats_get_stats,
3409 3410
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3411
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3412
	.reset = mv88e6352_g1_reset,
3413 3414
};

3415
static const struct mv88e6xxx_ops mv88e6290_ops = {
3416
	/* MV88E6XXX_FAMILY_6390 */
3417 3418
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3419 3420 3421 3422 3423 3424 3425
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3426
	.port_tag_remap = mv88e6390_port_tag_remap,
3427 3428 3429
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3430
	.port_pause_config = mv88e6390_port_pause_config,
3431
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3432
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3433 3434
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3435
	.stats_get_stats = mv88e6390_stats_get_stats,
3436 3437
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3438
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3439
	.reset = mv88e6352_g1_reset,
3440 3441
};

3442
static const struct mv88e6xxx_ops mv88e6320_ops = {
3443
	/* MV88E6XXX_FAMILY_6320 */
3444 3445
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3446
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3447 3448
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3449
	.port_set_link = mv88e6xxx_port_set_link,
3450
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3451
	.port_set_speed = mv88e6185_port_set_speed,
3452
	.port_tag_remap = mv88e6095_port_tag_remap,
3453 3454 3455
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3456
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3457
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3458
	.port_pause_config = mv88e6097_port_pause_config,
3459
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3460 3461
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3462
	.stats_get_stats = mv88e6320_stats_get_stats,
3463 3464
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3465
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3466
	.reset = mv88e6352_g1_reset,
3467 3468 3469
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3470
	/* MV88E6XXX_FAMILY_6321 */
3471 3472
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3473
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3474 3475
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3476
	.port_set_link = mv88e6xxx_port_set_link,
3477
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3478
	.port_set_speed = mv88e6185_port_set_speed,
3479
	.port_tag_remap = mv88e6095_port_tag_remap,
3480 3481 3482
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3483
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3484
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3485
	.port_pause_config = mv88e6097_port_pause_config,
3486
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3487 3488
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3489
	.stats_get_stats = mv88e6320_stats_get_stats,
3490 3491
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3492
	.reset = mv88e6352_g1_reset,
3493 3494 3495
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3496
	/* MV88E6XXX_FAMILY_6351 */
3497
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3498 3499
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3500
	.port_set_link = mv88e6xxx_port_set_link,
3501
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3502
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3503
	.port_set_speed = mv88e6185_port_set_speed,
3504
	.port_tag_remap = mv88e6095_port_tag_remap,
3505 3506 3507
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3508
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3509
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3510
	.port_pause_config = mv88e6097_port_pause_config,
3511
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3512 3513
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3514
	.stats_get_stats = mv88e6095_stats_get_stats,
3515 3516
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3517
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3518
	.reset = mv88e6352_g1_reset,
3519 3520 3521
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3522
	/* MV88E6XXX_FAMILY_6351 */
3523
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3524 3525
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3526
	.port_set_link = mv88e6xxx_port_set_link,
3527
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3528
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3529
	.port_set_speed = mv88e6185_port_set_speed,
3530
	.port_tag_remap = mv88e6095_port_tag_remap,
3531 3532 3533
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3534
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3535
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3536
	.port_pause_config = mv88e6097_port_pause_config,
3537
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3538 3539
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3540
	.stats_get_stats = mv88e6095_stats_get_stats,
3541 3542
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3543
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3544
	.reset = mv88e6352_g1_reset,
3545 3546 3547
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3548
	/* MV88E6XXX_FAMILY_6352 */
3549 3550
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3551
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3552 3553
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3554
	.port_set_link = mv88e6xxx_port_set_link,
3555
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3556
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3557
	.port_set_speed = mv88e6352_port_set_speed,
3558
	.port_tag_remap = mv88e6095_port_tag_remap,
3559 3560 3561
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3562
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3563
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3564
	.port_pause_config = mv88e6097_port_pause_config,
3565
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3566 3567
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3568
	.stats_get_stats = mv88e6095_stats_get_stats,
3569 3570
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3571
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3572
	.reset = mv88e6352_g1_reset,
3573 3574
};

3575
static const struct mv88e6xxx_ops mv88e6390_ops = {
3576
	/* MV88E6XXX_FAMILY_6390 */
3577 3578
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3579 3580 3581 3582 3583 3584 3585
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3586
	.port_tag_remap = mv88e6390_port_tag_remap,
3587 3588 3589
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3590
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3591
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3592
	.port_pause_config = mv88e6390_port_pause_config,
3593
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3594
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3595 3596
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3597
	.stats_get_stats = mv88e6390_stats_get_stats,
3598 3599
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3600
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3601
	.reset = mv88e6352_g1_reset,
3602 3603 3604
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3605
	/* MV88E6XXX_FAMILY_6390 */
3606 3607
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3608 3609 3610 3611 3612 3613 3614
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3615
	.port_tag_remap = mv88e6390_port_tag_remap,
3616 3617 3618
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3619
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3620
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3621
	.port_pause_config = mv88e6390_port_pause_config,
3622
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3623
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3624 3625
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3626
	.stats_get_stats = mv88e6390_stats_get_stats,
3627 3628
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3629
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3630
	.reset = mv88e6352_g1_reset,
3631 3632 3633
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3634
	/* MV88E6XXX_FAMILY_6390 */
3635 3636
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3637 3638 3639 3640 3641 3642 3643
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3644
	.port_tag_remap = mv88e6390_port_tag_remap,
3645 3646 3647
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3648
	.port_pause_config = mv88e6390_port_pause_config,
3649
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3650
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3651 3652
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3653
	.stats_get_stats = mv88e6390_stats_get_stats,
3654 3655
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3656
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3657
	.reset = mv88e6352_g1_reset,
3658 3659
};

3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675
static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
					 const struct mv88e6xxx_ops *ops)
{
	if (!ops->port_set_frame_mode) {
		dev_err(chip->dev, "Missing port_set_frame_mode");
		return -EINVAL;
	}

	if (!ops->port_set_egress_unknowns) {
		dev_err(chip->dev, "Missing port_set_egress_mode");
		return -EINVAL;
	}

	return 0;
}

3676 3677 3678 3679 3680 3681 3682
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3683
		.port_base_addr = 0x10,
3684
		.global1_addr = 0x1b,
3685
		.age_time_coeff = 15000,
3686
		.g1_irqs = 8,
3687
		.tag_protocol = DSA_TAG_PROTO_DSA,
3688
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3689
		.ops = &mv88e6085_ops,
3690 3691 3692 3693 3694 3695 3696 3697
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3698
		.port_base_addr = 0x10,
3699
		.global1_addr = 0x1b,
3700
		.age_time_coeff = 15000,
3701
		.g1_irqs = 8,
3702
		.tag_protocol = DSA_TAG_PROTO_DSA,
3703
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3704
		.ops = &mv88e6095_ops,
3705 3706
	},

3707 3708 3709 3710 3711 3712 3713 3714 3715
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3716
		.g1_irqs = 8,
3717
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3718 3719 3720 3721
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3722 3723 3724 3725 3726 3727
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3728
		.port_base_addr = 0x10,
3729
		.global1_addr = 0x1b,
3730
		.age_time_coeff = 15000,
3731
		.g1_irqs = 9,
3732
		.tag_protocol = DSA_TAG_PROTO_DSA,
3733
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3734
		.ops = &mv88e6123_ops,
3735 3736 3737 3738 3739 3740 3741 3742
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3743
		.port_base_addr = 0x10,
3744
		.global1_addr = 0x1b,
3745
		.age_time_coeff = 15000,
3746
		.g1_irqs = 9,
3747
		.tag_protocol = DSA_TAG_PROTO_DSA,
3748
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3749
		.ops = &mv88e6131_ops,
3750 3751 3752 3753 3754 3755 3756 3757
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3758
		.port_base_addr = 0x10,
3759
		.global1_addr = 0x1b,
3760
		.age_time_coeff = 15000,
3761
		.g1_irqs = 9,
3762
		.tag_protocol = DSA_TAG_PROTO_DSA,
3763
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3764
		.ops = &mv88e6161_ops,
3765 3766 3767 3768 3769 3770 3771 3772
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3773
		.port_base_addr = 0x10,
3774
		.global1_addr = 0x1b,
3775
		.age_time_coeff = 15000,
3776
		.g1_irqs = 9,
3777
		.tag_protocol = DSA_TAG_PROTO_DSA,
3778
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3779
		.ops = &mv88e6165_ops,
3780 3781 3782 3783 3784 3785 3786 3787
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3788
		.port_base_addr = 0x10,
3789
		.global1_addr = 0x1b,
3790
		.age_time_coeff = 15000,
3791
		.g1_irqs = 9,
3792
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3793
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3794
		.ops = &mv88e6171_ops,
3795 3796 3797 3798 3799 3800 3801 3802
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3803
		.port_base_addr = 0x10,
3804
		.global1_addr = 0x1b,
3805
		.age_time_coeff = 15000,
3806
		.g1_irqs = 9,
3807
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3808
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3809
		.ops = &mv88e6172_ops,
3810 3811 3812 3813 3814 3815 3816 3817
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3818
		.port_base_addr = 0x10,
3819
		.global1_addr = 0x1b,
3820
		.age_time_coeff = 15000,
3821
		.g1_irqs = 9,
3822
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3823
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3824
		.ops = &mv88e6175_ops,
3825 3826 3827 3828 3829 3830 3831 3832
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3833
		.port_base_addr = 0x10,
3834
		.global1_addr = 0x1b,
3835
		.age_time_coeff = 15000,
3836
		.g1_irqs = 9,
3837
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3838
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3839
		.ops = &mv88e6176_ops,
3840 3841 3842 3843 3844 3845 3846 3847
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3848
		.port_base_addr = 0x10,
3849
		.global1_addr = 0x1b,
3850
		.age_time_coeff = 15000,
3851
		.g1_irqs = 8,
3852
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3853
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3854
		.ops = &mv88e6185_ops,
3855 3856
	},

3857 3858 3859 3860 3861 3862 3863 3864
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3865
		.tag_protocol = DSA_TAG_PROTO_DSA,
3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
3882
		.tag_protocol = DSA_TAG_PROTO_DSA,
3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3896 3897
		.g1_irqs = 9,
		.tag_protocol = DSA_TAG_PROTO_DSA,
3898 3899 3900 3901
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

3902 3903 3904 3905 3906 3907
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3908
		.port_base_addr = 0x10,
3909
		.global1_addr = 0x1b,
3910
		.age_time_coeff = 15000,
3911
		.g1_irqs = 9,
3912
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3913
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3914
		.ops = &mv88e6240_ops,
3915 3916
	},

3917 3918 3919 3920 3921 3922 3923 3924 3925 3926
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
3927
		.tag_protocol = DSA_TAG_PROTO_DSA,
3928 3929 3930 3931
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3932 3933 3934 3935 3936 3937
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3938
		.port_base_addr = 0x10,
3939
		.global1_addr = 0x1b,
3940
		.age_time_coeff = 15000,
3941
		.g1_irqs = 8,
3942
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3943
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3944
		.ops = &mv88e6320_ops,
3945 3946 3947 3948 3949 3950 3951 3952
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3953
		.port_base_addr = 0x10,
3954
		.global1_addr = 0x1b,
3955
		.age_time_coeff = 15000,
3956
		.g1_irqs = 8,
3957
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3958
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3959
		.ops = &mv88e6321_ops,
3960 3961 3962 3963 3964 3965 3966 3967
	},

	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3968
		.port_base_addr = 0x10,
3969
		.global1_addr = 0x1b,
3970
		.age_time_coeff = 15000,
3971
		.g1_irqs = 9,
3972
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3973
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3974
		.ops = &mv88e6350_ops,
3975 3976 3977 3978 3979 3980 3981 3982
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3983
		.port_base_addr = 0x10,
3984
		.global1_addr = 0x1b,
3985
		.age_time_coeff = 15000,
3986
		.g1_irqs = 9,
3987
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3988
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3989
		.ops = &mv88e6351_ops,
3990 3991 3992 3993 3994 3995 3996 3997
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3998
		.port_base_addr = 0x10,
3999
		.global1_addr = 0x1b,
4000
		.age_time_coeff = 15000,
4001
		.g1_irqs = 9,
4002
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4003
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4004
		.ops = &mv88e6352_ops,
4005
	},
4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4016
		.tag_protocol = DSA_TAG_PROTO_DSA,
4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4030
		.tag_protocol = DSA_TAG_PROTO_DSA,
4031 4032 4033
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
4034 4035
};

4036
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4037
{
4038
	int i;
4039

4040 4041 4042
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4043 4044 4045 4046

	return NULL;
}

4047
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4048 4049
{
	const struct mv88e6xxx_info *info;
4050 4051 4052
	unsigned int prod_num, rev;
	u16 id;
	int err;
4053

4054 4055 4056 4057 4058
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4059 4060 4061 4062 4063 4064 4065 4066

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4067
	/* Update the compatible info with the probed one */
4068
	chip->info = info;
4069

4070 4071 4072 4073
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4074 4075
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4076 4077 4078 4079

	return 0;
}

4080
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4081
{
4082
	struct mv88e6xxx_chip *chip;
4083

4084 4085
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4086 4087
		return NULL;

4088
	chip->dev = dev;
4089

4090
	mutex_init(&chip->reg_lock);
4091

4092
	return chip;
4093 4094
}

4095 4096
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4097
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4098 4099 4100
		mv88e6xxx_ppu_state_init(chip);
}

4101 4102
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4103
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4104 4105 4106
		mv88e6xxx_ppu_state_destroy(chip);
}

4107
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4108 4109
			      struct mii_bus *bus, int sw_addr)
{
4110
	if (sw_addr == 0)
4111
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4112
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4113
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4114 4115 4116
	else
		return -EINVAL;

4117 4118
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4119 4120 4121 4122

	return 0;
}

4123 4124
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4125
	struct mv88e6xxx_chip *chip = ds->priv;
4126

4127
	return chip->info->tag_protocol;
4128 4129
}

4130 4131 4132
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4133
{
4134
	struct mv88e6xxx_chip *chip;
4135
	struct mii_bus *bus;
4136
	int err;
4137

4138
	bus = dsa_host_dev_to_mii_bus(host_dev);
4139 4140 4141
	if (!bus)
		return NULL;

4142 4143
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4144 4145
		return NULL;

4146
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4147
	chip->info = &mv88e6xxx_table[MV88E6085];
4148

4149
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4150 4151 4152
	if (err)
		goto free;

4153
	err = mv88e6xxx_detect(chip);
4154
	if (err)
4155
		goto free;
4156

4157 4158 4159 4160 4161 4162
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4163 4164
	mv88e6xxx_phy_init(chip);

4165
	err = mv88e6xxx_mdio_register(chip, NULL);
4166
	if (err)
4167
		goto free;
4168

4169
	*priv = chip;
4170

4171
	return chip->info->name;
4172
free:
4173
	devm_kfree(dsa_dev, chip);
4174 4175

	return NULL;
4176 4177
}

4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4193
	struct mv88e6xxx_chip *chip = ds->priv;
4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4205
	struct mv88e6xxx_chip *chip = ds->priv;
4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4220
	struct mv88e6xxx_chip *chip = ds->priv;
4221 4222 4223 4224 4225 4226 4227 4228 4229
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4230
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4231
	.probe			= mv88e6xxx_drv_probe,
4232
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4233 4234 4235 4236 4237 4238 4239 4240
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4241
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4242 4243 4244 4245
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4246
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4247 4248 4249
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4250
	.port_fast_age		= mv88e6xxx_port_fast_age,
4251 4252 4253 4254 4255 4256 4257 4258 4259
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4260 4261 4262 4263
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4264 4265
};

4266 4267 4268 4269
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4270
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
4271 4272
				     struct device_node *np)
{
4273
	struct device *dev = chip->dev;
4274 4275 4276 4277 4278 4279 4280
	struct dsa_switch *ds;

	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
	if (!ds)
		return -ENOMEM;

	ds->dev = dev;
4281
	ds->priv = chip;
4282
	ds->ops = &mv88e6xxx_switch_ops;
4283 4284 4285 4286 4287 4288

	dev_set_drvdata(dev, ds);

	return dsa_register_switch(ds, np);
}

4289
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4290
{
4291
	dsa_unregister_switch(chip->ds);
4292 4293
}

4294
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4295
{
4296
	struct device *dev = &mdiodev->dev;
4297
	struct device_node *np = dev->of_node;
4298
	const struct mv88e6xxx_info *compat_info;
4299
	struct mv88e6xxx_chip *chip;
4300
	u32 eeprom_len;
4301
	int err;
4302

4303 4304 4305 4306
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4307 4308
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4309 4310
		return -ENOMEM;

4311
	chip->info = compat_info;
4312

4313 4314 4315 4316
	err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
	if (err)
		return err;

4317
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4318 4319
	if (err)
		return err;
4320

4321 4322 4323 4324
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4325
	err = mv88e6xxx_detect(chip);
4326 4327
	if (err)
		return err;
4328

4329 4330
	mv88e6xxx_phy_init(chip);

4331
	if (chip->info->ops->get_eeprom &&
4332
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4333
		chip->eeprom_len = eeprom_len;
4334

4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4366
	err = mv88e6xxx_mdio_register(chip, np);
4367
	if (err)
4368
		goto out_g2_irq;
4369

4370
	err = mv88e6xxx_register_switch(chip, np);
4371 4372
	if (err)
		goto out_mdio;
4373

4374
	return 0;
4375 4376 4377 4378

out_mdio:
	mv88e6xxx_mdio_unregister(chip);
out_g2_irq:
4379
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4380 4381
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4382 4383
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4384
		mv88e6xxx_g1_irq_free(chip);
4385 4386
		mutex_unlock(&chip->reg_lock);
	}
4387 4388
out:
	return err;
4389
}
4390 4391 4392 4393

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4394
	struct mv88e6xxx_chip *chip = ds->priv;
4395

4396
	mv88e6xxx_phy_destroy(chip);
4397 4398
	mv88e6xxx_unregister_switch(chip);
	mv88e6xxx_mdio_unregister(chip);
4399

4400 4401 4402 4403 4404
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4405 4406 4407
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4408 4409 4410 4411
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4412 4413 4414 4415
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4432
	register_switch_driver(&mv88e6xxx_switch_drv);
4433 4434
	return mdio_driver_register(&mv88e6xxx_driver);
}
4435 4436 4437 4438
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4439
	mdio_driver_unregister(&mv88e6xxx_driver);
4440
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4441 4442
}
module_exit(mv88e6xxx_cleanup);
4443 4444 4445 4446

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");