chip.c 112.5 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340 341 342 343 344 345
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
380
	if (err)
381
		goto out_disable;
382 383 384 385

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398 399 400 401 402 403 404 405 406 407
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727 728
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735 736 737 738 739 740 741 742 743 744 745
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
746 747 748 749 750 751 752 753 754
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

755 756
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
757
{
V
Vivien Didelot 已提交
758
	struct mv88e6xxx_chip *chip = ds->priv;
759 760
	int ret;

761
	mutex_lock(&chip->reg_lock);
762

763
	ret = mv88e6xxx_stats_snapshot(chip, port);
764
	if (ret < 0) {
765
		mutex_unlock(&chip->reg_lock);
766 767
		return;
	}
768 769

	mv88e6xxx_get_stats(chip, port, data);
770

771
	mutex_unlock(&chip->reg_lock);
772 773
}

774 775 776 777 778 779 780 781
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

782
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
783 784 785 786
{
	return 32 * sizeof(u16);
}

787 788
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
789
{
V
Vivien Didelot 已提交
790
	struct mv88e6xxx_chip *chip = ds->priv;
791 792
	int err;
	u16 reg;
793 794 795 796 797 798 799
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

800
	mutex_lock(&chip->reg_lock);
801

802 803
	for (i = 0; i < 32; i++) {

804 805 806
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
807
	}
808

809
	mutex_unlock(&chip->reg_lock);
810 811
}

812 813
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
814
{
V
Vivien Didelot 已提交
815
	struct mv88e6xxx_chip *chip = ds->priv;
816 817
	u16 reg;
	int err;
818

819
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
820 821
		return -EOPNOTSUPP;

822
	mutex_lock(&chip->reg_lock);
823

824 825
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
826
		goto out;
827 828 829 830

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

831
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
832
	if (err)
833
		goto out;
834

835
	e->eee_active = !!(reg & MV88E6352_PORT_STS_EEE);
836
out:
837
	mutex_unlock(&chip->reg_lock);
838 839

	return err;
840 841
}

842 843
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
844
{
V
Vivien Didelot 已提交
845
	struct mv88e6xxx_chip *chip = ds->priv;
846 847
	u16 reg;
	int err;
848

849
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
850 851
		return -EOPNOTSUPP;

852
	mutex_lock(&chip->reg_lock);
853

854 855
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
856 857
		goto out;

858
	reg &= ~0x0300;
859 860 861 862 863
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

864
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
865
out:
866
	mutex_unlock(&chip->reg_lock);
867

868
	return err;
869 870
}

871
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
872
{
873 874 875
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
876 877
	int i;

878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

904
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
905 906
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
907 908 909

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
910

911
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
912 913
}

914 915
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
916
{
V
Vivien Didelot 已提交
917
	struct mv88e6xxx_chip *chip = ds->priv;
918
	int err;
919

920
	mutex_lock(&chip->reg_lock);
921
	err = mv88e6xxx_port_set_state(chip, port, state);
922
	mutex_unlock(&chip->reg_lock);
923 924

	if (err)
925
		dev_err(ds->dev, "p%d: failed to update state\n", port);
926 927
}

928 929
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
930 931
	int err;

932 933 934 935
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

936 937 938 939
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

940 941 942
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

943 944 945 946 947 948 949 950 951
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
952
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
953 954 955 956

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

957 958
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
959 960 961
	int dev, port;
	int err;

962 963 964 965 966 967
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
968 969 970 971 972 973 974 975 976 977 978 979 980
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
981 982
}

983 984 985 986 987 988
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
989
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
990 991 992
	mutex_unlock(&chip->reg_lock);

	if (err)
993
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
994 995
}

996 997 998 999 1000 1001 1002 1003
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1004 1005 1006 1007 1008 1009 1010 1011 1012
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1013 1014 1015 1016 1017 1018 1019 1020 1021
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1022 1023
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1024
				    switchdev_obj_dump_cb_t *cb)
1025
{
V
Vivien Didelot 已提交
1026
	struct mv88e6xxx_chip *chip = ds->priv;
1027 1028 1029
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1030 1031 1032
	u16 pvid;
	int err;

1033
	if (!chip->info->max_vid)
1034 1035
		return -EOPNOTSUPP;

1036
	mutex_lock(&chip->reg_lock);
1037

1038
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1039 1040 1041 1042
	if (err)
		goto unlock;

	do {
1043
		err = mv88e6xxx_vtu_getnext(chip, &next);
1044 1045 1046 1047 1048 1049
		if (err)
			break;

		if (!next.valid)
			break;

1050
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1051 1052 1053
			continue;

		/* reinit and dump this VLAN obj */
1054 1055
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1056 1057
		vlan->flags = 0;

1058
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1059 1060 1061 1062 1063 1064 1065 1066
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1067
	} while (next.vid < chip->info->max_vid);
1068 1069

unlock:
1070
	mutex_unlock(&chip->reg_lock);
1071 1072 1073 1074

	return err;
}

1075
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1076 1077
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1078 1079 1080
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1081
	int i, err;
1082 1083 1084

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1085
	/* Set every FID bit used by the (un)bridged ports */
1086
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1087
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1088 1089 1090 1091 1092 1093
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1094 1095
	/* Set every FID bit used by the VLAN entries */
	do {
1096
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1097 1098 1099 1100 1101 1102 1103
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1104
	} while (vlan.vid < chip->info->max_vid);
1105 1106 1107 1108 1109

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1110
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1111 1112 1113
		return -ENOSPC;

	/* Clear the database */
1114
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1115 1116
}

1117 1118
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1119 1120 1121 1122 1123 1124
{
	int err;

	if (!vid)
		return -EINVAL;

1125 1126
	entry->vid = vid - 1;
	entry->valid = false;
1127

1128
	err = mv88e6xxx_vtu_getnext(chip, entry);
1129 1130 1131
	if (err)
		return err;

1132 1133
	if (entry->vid == vid && entry->valid)
		return 0;
1134

1135 1136 1137 1138 1139 1140 1141 1142
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1143
		/* Exclude all ports */
1144
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1145 1146
			entry->member[i] =
				GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1147 1148

		return mv88e6xxx_atu_new(chip, &entry->fid);
1149 1150
	}

1151 1152
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1153 1154
}

1155 1156 1157
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1158
	struct mv88e6xxx_chip *chip = ds->priv;
1159 1160 1161
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1162 1163 1164 1165 1166
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1167
	mutex_lock(&chip->reg_lock);
1168 1169

	do {
1170
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1171 1172 1173 1174 1175 1176 1177 1178 1179
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1180
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1181 1182 1183
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1184 1185 1186
			if (!ds->ports[port].netdev)
				continue;

1187
			if (vlan.member[i] ==
1188 1189 1190
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1191 1192
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1193 1194
				break; /* same bridge, check next VLAN */

1195
			if (!ds->ports[i].bridge_dev)
1196 1197
				continue;

1198 1199 1200
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1201 1202 1203 1204 1205 1206
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1207
	mutex_unlock(&chip->reg_lock);
1208 1209 1210 1211

	return err;
}

1212 1213
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1214
{
V
Vivien Didelot 已提交
1215
	struct mv88e6xxx_chip *chip = ds->priv;
1216
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1217
		PORT_CONTROL_2_8021Q_DISABLED;
1218
	int err;
1219

1220
	if (!chip->info->max_vid)
1221 1222
		return -EOPNOTSUPP;

1223
	mutex_lock(&chip->reg_lock);
1224
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1225
	mutex_unlock(&chip->reg_lock);
1226

1227
	return err;
1228 1229
}

1230 1231 1232 1233
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1234
{
V
Vivien Didelot 已提交
1235
	struct mv88e6xxx_chip *chip = ds->priv;
1236 1237
	int err;

1238
	if (!chip->info->max_vid)
1239 1240
		return -EOPNOTSUPP;

1241 1242 1243 1244 1245 1246 1247 1248
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1249 1250 1251 1252 1253 1254
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1255
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1256
				    u16 vid, u8 member)
1257
{
1258
	struct mv88e6xxx_vtu_entry vlan;
1259 1260
	int err;

1261
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1262
	if (err)
1263
		return err;
1264

1265
	vlan.member[port] = member;
1266

1267
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1268 1269
}

1270 1271 1272
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1273
{
V
Vivien Didelot 已提交
1274
	struct mv88e6xxx_chip *chip = ds->priv;
1275 1276
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1277
	u8 member;
1278 1279
	u16 vid;

1280
	if (!chip->info->max_vid)
1281 1282
		return;

1283 1284 1285 1286 1287 1288 1289
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		member = GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
	else if (untagged)
		member = GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED;
	else
		member = GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1290
	mutex_lock(&chip->reg_lock);
1291

1292
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1293
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1294 1295
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1296

1297
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1298 1299
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1300

1301
	mutex_unlock(&chip->reg_lock);
1302 1303
}

1304
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1305
				    int port, u16 vid)
1306
{
1307
	struct mv88e6xxx_vtu_entry vlan;
1308 1309
	int i, err;

1310
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1311
	if (err)
1312
		return err;
1313

1314
	/* Tell switchdev if this VLAN is handled in software */
1315
	if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1316
		return -EOPNOTSUPP;
1317

1318
	vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1319 1320

	/* keep the VLAN unless all ports are excluded */
1321
	vlan.valid = false;
1322
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1323
		if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1324
			vlan.valid = true;
1325 1326 1327 1328
			break;
		}
	}

1329
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1330 1331 1332
	if (err)
		return err;

1333
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1334 1335
}

1336 1337
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1338
{
V
Vivien Didelot 已提交
1339
	struct mv88e6xxx_chip *chip = ds->priv;
1340 1341 1342
	u16 pvid, vid;
	int err = 0;

1343
	if (!chip->info->max_vid)
1344 1345
		return -EOPNOTSUPP;

1346
	mutex_lock(&chip->reg_lock);
1347

1348
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1349 1350 1351
	if (err)
		goto unlock;

1352
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1353
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1354 1355 1356 1357
		if (err)
			goto unlock;

		if (vid == pvid) {
1358
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1359 1360 1361 1362 1363
			if (err)
				goto unlock;
		}
	}

1364
unlock:
1365
	mutex_unlock(&chip->reg_lock);
1366 1367 1368 1369

	return err;
}

1370 1371 1372
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1373
{
1374
	struct mv88e6xxx_vtu_entry vlan;
1375
	struct mv88e6xxx_atu_entry entry;
1376 1377
	int err;

1378 1379
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1380
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1381
	else
1382
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1383 1384
	if (err)
		return err;
1385

1386 1387 1388 1389 1390
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1391 1392 1393
	if (err)
		return err;

1394 1395 1396 1397 1398 1399 1400
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1401 1402
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1403 1404
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1405 1406
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1407
		entry.portvec |= BIT(port);
1408
		entry.state = state;
1409 1410
	}

1411
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1412 1413
}

1414 1415 1416
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1417 1418 1419 1420 1421 1422 1423
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1424 1425 1426
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1427
{
V
Vivien Didelot 已提交
1428
	struct mv88e6xxx_chip *chip = ds->priv;
1429

1430
	mutex_lock(&chip->reg_lock);
1431 1432
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1433 1434
		dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
			port);
1435
	mutex_unlock(&chip->reg_lock);
1436 1437
}

1438 1439
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1440
{
V
Vivien Didelot 已提交
1441
	struct mv88e6xxx_chip *chip = ds->priv;
1442
	int err;
1443

1444
	mutex_lock(&chip->reg_lock);
1445 1446
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1447
	mutex_unlock(&chip->reg_lock);
1448

1449
	return err;
1450 1451
}

1452 1453 1454
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1455
				      switchdev_obj_dump_cb_t *cb)
1456
{
1457
	struct mv88e6xxx_atu_entry addr;
1458 1459
	int err;

1460 1461
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1462 1463

	do {
1464
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1465
		if (err)
1466
			return err;
1467 1468 1469 1470

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1471
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1472 1473 1474 1475
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1476

1477 1478 1479 1480
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1481 1482
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1483 1484 1485 1486
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1487 1488 1489 1490 1491 1492 1493 1494 1495
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1496 1497
		} else {
			return -EOPNOTSUPP;
1498
		}
1499 1500 1501 1502

		err = cb(obj);
		if (err)
			return err;
1503 1504 1505 1506 1507
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1508 1509
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1510
				  switchdev_obj_dump_cb_t *cb)
1511
{
1512
	struct mv88e6xxx_vtu_entry vlan = {
1513
		.vid = chip->info->max_vid,
1514
	};
1515
	u16 fid;
1516 1517
	int err;

1518
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1519
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1520
	if (err)
1521
		return err;
1522

1523
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1524
	if (err)
1525
		return err;
1526

1527
	/* Dump VLANs' Filtering Information Databases */
1528
	do {
1529
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1530
		if (err)
1531
			return err;
1532 1533 1534 1535

		if (!vlan.valid)
			break;

1536 1537
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1538
		if (err)
1539
			return err;
1540
	} while (vlan.vid < chip->info->max_vid);
1541

1542 1543 1544 1545 1546
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1547
				   switchdev_obj_dump_cb_t *cb)
1548
{
V
Vivien Didelot 已提交
1549
	struct mv88e6xxx_chip *chip = ds->priv;
1550 1551 1552 1553
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1554
	mutex_unlock(&chip->reg_lock);
1555 1556 1557 1558

	return err;
}

1559 1560
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1561
{
1562
	struct dsa_switch *ds;
1563
	int port;
1564
	int dev;
1565
	int err;
1566

1567 1568 1569 1570
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1571
			if (err)
1572
				return err;
1573 1574 1575
		}
	}

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1605
	mutex_unlock(&chip->reg_lock);
1606

1607
	return err;
1608 1609
}

1610 1611
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1612
{
V
Vivien Didelot 已提交
1613
	struct mv88e6xxx_chip *chip = ds->priv;
1614

1615
	mutex_lock(&chip->reg_lock);
1616 1617 1618
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1619
	mutex_unlock(&chip->reg_lock);
1620 1621
}

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1652 1653 1654 1655 1656 1657 1658 1659
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1673
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1674
{
1675
	int i, err;
1676

1677
	/* Set all ports to the Disabled state */
1678
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1679
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1680 1681
		if (err)
			return err;
1682 1683
	}

1684 1685 1686
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1687 1688
	usleep_range(2000, 4000);

1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1700
	mv88e6xxx_hardware_reset(chip);
1701

1702
	return mv88e6xxx_software_reset(chip);
1703 1704
}

1705
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1706 1707
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1708 1709 1710
{
	int err;

1711 1712 1713 1714
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1715 1716 1717
	if (err)
		return err;

1718 1719 1720 1721 1722 1723 1724 1725
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1726 1727
}

1728
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1729
{
1730
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1731
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1732 1733
				       PORT_ETH_TYPE_DEFAULT);
}
1734

1735 1736 1737
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1738
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1739 1740
				       PORT_ETH_TYPE_DEFAULT);
}
1741

1742 1743 1744 1745
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1746 1747
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1748
}
1749

1750 1751 1752 1753
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1754

1755 1756
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1757

1758 1759 1760
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1761

1762 1763
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1764

1765
	return -EINVAL;
1766 1767
}

1768
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1769
{
1770
	bool message = dsa_is_dsa_port(chip->ds, port);
1771

1772
	return mv88e6xxx_port_set_message_port(chip, port, message);
1773
}
1774

1775
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1776
{
1777
	bool flood = port == dsa_upstream_port(chip->ds);
1778

1779 1780 1781 1782
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1783

1784
	return 0;
1785 1786
}

1787 1788 1789
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1790 1791
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1792

1793
	return 0;
1794 1795
}

1796
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1797
{
1798
	struct dsa_switch *ds = chip->ds;
1799
	int err;
1800
	u16 reg;
1801

1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1831 1832 1833 1834
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1835 1836
	if (err)
		return err;
1837

1838
	err = mv88e6xxx_setup_port_mode(chip, port);
1839 1840
	if (err)
		return err;
1841

1842
	err = mv88e6xxx_setup_egress_floods(chip, port);
1843 1844 1845
	if (err)
		return err;

1846 1847 1848
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1849
	 */
1850 1851 1852 1853 1854
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1855

1856
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1857
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1858 1859 1860
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1861
	 */
1862 1863 1864
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1865

1866 1867 1868 1869
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1870 1871
		if (err)
			return err;
1872 1873
	}

1874 1875 1876 1877 1878
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

1879 1880
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1881 1882 1883 1884
		if (err)
			return err;
	}

1885 1886 1887 1888 1889
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1890
	reg = 1 << port;
1891 1892
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1893
		reg = 0;
1894

1895 1896 1897
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
1898 1899

	/* Egress rate control 2: disable egress rate control. */
1900 1901 1902
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
1903

1904 1905
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1906 1907
		if (err)
			return err;
1908
	}
1909

1910 1911 1912 1913 1914 1915
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1916 1917
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1918 1919
		if (err)
			return err;
1920
	}
1921

1922 1923
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1924 1925
		if (err)
			return err;
1926 1927
	}

1928 1929
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1930 1931
		if (err)
			return err;
1932 1933
	}

1934
	err = mv88e6xxx_setup_message_port(chip, port);
1935 1936
	if (err)
		return err;
1937

1938
	/* Port based VLAN map: give each port the same default address
1939 1940
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1941
	 */
1942
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1943 1944
	if (err)
		return err;
1945

1946
	err = mv88e6xxx_port_vlan_map(chip, port);
1947 1948
	if (err)
		return err;
1949 1950 1951 1952

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1953
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
1954 1955
}

1956 1957 1958 1959
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1960
	int err;
1961 1962

	mutex_lock(&chip->reg_lock);
1963
	err = mv88e6xxx_serdes_power(chip, port, true);
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1975 1976
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1977 1978 1979
	mutex_unlock(&chip->reg_lock);
}

1980
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
1981 1982 1983
{
	int err;

1984
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
1985 1986 1987
	if (err)
		return err;

1988
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
1989 1990 1991
	if (err)
		return err;

1992 1993 1994 1995 1996
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
1997 1998
}

1999 2000 2001
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2002
	struct mv88e6xxx_chip *chip = ds->priv;
2003 2004 2005
	int err;

	mutex_lock(&chip->reg_lock);
2006
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2007 2008 2009 2010 2011
	mutex_unlock(&chip->reg_lock);

	return err;
}

2012
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2013
{
2014
	struct dsa_switch *ds = chip->ds;
2015
	u32 upstream_port = dsa_upstream_port(ds);
2016
	int err;
2017

2018 2019
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
2020 2021 2022 2023
		if (err)
			return err;
	}

2024 2025
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
2026 2027 2028
		if (err)
			return err;
	}
2029

2030
	/* Disable remote management, and set the switch's DSA device number. */
2031 2032 2033
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2034 2035 2036
	if (err)
		return err;

2037
	/* Configure the IP ToS mapping registers. */
2038
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2039
	if (err)
2040
		return err;
2041
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2042
	if (err)
2043
		return err;
2044
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2045
	if (err)
2046
		return err;
2047
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2048
	if (err)
2049
		return err;
2050
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2051
	if (err)
2052
		return err;
2053
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2054
	if (err)
2055
		return err;
2056
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2057
	if (err)
2058
		return err;
2059
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2060
	if (err)
2061
		return err;
2062 2063

	/* Configure the IEEE 802.1p priority mapping register. */
2064
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2065
	if (err)
2066
		return err;
2067

2068 2069 2070 2071 2072
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2073
	/* Clear the statistics counters for all ports */
2074 2075
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2076 2077 2078 2079
	if (err)
		return err;

	/* Wait for the flush to complete. */
2080
	err = mv88e6xxx_g1_stats_wait(chip);
2081 2082 2083 2084 2085 2086
	if (err)
		return err;

	return 0;
}

2087
static int mv88e6xxx_setup(struct dsa_switch *ds)
2088
{
V
Vivien Didelot 已提交
2089
	struct mv88e6xxx_chip *chip = ds->priv;
2090
	int err;
2091 2092
	int i;

2093
	chip->ds = ds;
2094
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2095

2096
	mutex_lock(&chip->reg_lock);
2097

2098
	/* Setup Switch Port Registers */
2099
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2100 2101 2102 2103 2104 2105 2106
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2107 2108 2109
	if (err)
		goto unlock;

2110 2111 2112
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2113 2114 2115
		if (err)
			goto unlock;
	}
2116

2117 2118 2119 2120
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2121 2122 2123 2124
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2125 2126 2127 2128
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2129 2130 2131 2132
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2144
unlock:
2145
	mutex_unlock(&chip->reg_lock);
2146

2147
	return err;
2148 2149
}

2150 2151
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2152
	struct mv88e6xxx_chip *chip = ds->priv;
2153 2154
	int err;

2155 2156
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2157

2158 2159
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2160 2161 2162 2163 2164
	mutex_unlock(&chip->reg_lock);

	return err;
}

2165
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2166
{
2167 2168
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2169 2170
	u16 val;
	int err;
2171

2172 2173 2174
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2175
	mutex_lock(&chip->reg_lock);
2176
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2177
	mutex_unlock(&chip->reg_lock);
2178

2179 2180 2181 2182 2183
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2184
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2185 2186
	}

2187
	return err ? err : val;
2188 2189
}

2190
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2191
{
2192 2193
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2194
	int err;
2195

2196 2197 2198
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2199
	mutex_lock(&chip->reg_lock);
2200
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2201
	mutex_unlock(&chip->reg_lock);
2202 2203

	return err;
2204 2205
}

2206
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2207 2208
				   struct device_node *np,
				   bool external)
2209 2210
{
	static int index;
2211
	struct mv88e6xxx_mdio_bus *mdio_bus;
2212 2213 2214
	struct mii_bus *bus;
	int err;

2215
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2216 2217 2218
	if (!bus)
		return -ENOMEM;

2219
	mdio_bus = bus->priv;
2220
	mdio_bus->bus = bus;
2221
	mdio_bus->chip = chip;
2222 2223
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2224

2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2235
	bus->parent = chip->dev;
2236

2237 2238
	if (np)
		err = of_mdiobus_register(bus, np);
2239 2240 2241
	else
		err = mdiobus_register(bus);
	if (err) {
2242
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2243
		return err;
2244
	}
2245 2246 2247 2248 2249

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2250 2251

	return 0;
2252
}
2253

2254 2255 2256 2257 2258
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2259

2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2290 2291
}

2292
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2293 2294

{
2295 2296
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2297

2298 2299
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2300

2301 2302
		mdiobus_unregister(bus);
	}
2303 2304
}

2305 2306
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2307
	struct mv88e6xxx_chip *chip = ds->priv;
2308 2309 2310 2311 2312 2313 2314

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2315
	struct mv88e6xxx_chip *chip = ds->priv;
2316 2317
	int err;

2318 2319
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2320

2321 2322
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2336
	struct mv88e6xxx_chip *chip = ds->priv;
2337 2338
	int err;

2339 2340 2341
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2342 2343 2344 2345
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2346
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2347 2348 2349 2350 2351
	mutex_unlock(&chip->reg_lock);

	return err;
}

2352
static const struct mv88e6xxx_ops mv88e6085_ops = {
2353
	/* MV88E6XXX_FAMILY_6097 */
2354
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2355 2356
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2357
	.port_set_link = mv88e6xxx_port_set_link,
2358
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2359
	.port_set_speed = mv88e6185_port_set_speed,
2360
	.port_tag_remap = mv88e6095_port_tag_remap,
2361
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2362
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2363
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2364
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2365
	.port_pause_limit = mv88e6097_port_pause_limit,
2366
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2367
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2368
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2369 2370
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2371
	.stats_get_stats = mv88e6095_stats_get_stats,
2372 2373
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2374
	.watchdog_ops = &mv88e6097_watchdog_ops,
2375
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2376 2377
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2378
	.reset = mv88e6185_g1_reset,
2379
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2380
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2381 2382 2383
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2384
	/* MV88E6XXX_FAMILY_6095 */
2385
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2386 2387
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2388
	.port_set_link = mv88e6xxx_port_set_link,
2389
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2390
	.port_set_speed = mv88e6185_port_set_speed,
2391
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2392
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2393
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2394
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2395 2396
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2397
	.stats_get_stats = mv88e6095_stats_get_stats,
2398
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2399 2400
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2401
	.reset = mv88e6185_g1_reset,
2402
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2403
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2404 2405
};

2406
static const struct mv88e6xxx_ops mv88e6097_ops = {
2407
	/* MV88E6XXX_FAMILY_6097 */
2408 2409 2410 2411 2412 2413
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2414
	.port_tag_remap = mv88e6095_port_tag_remap,
2415
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2416
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2417
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2418
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2419
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2420
	.port_pause_limit = mv88e6097_port_pause_limit,
2421
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2422
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2423 2424 2425 2426
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2427 2428
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2429
	.watchdog_ops = &mv88e6097_watchdog_ops,
2430
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2431
	.reset = mv88e6352_g1_reset,
2432
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2433
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2434 2435
};

2436
static const struct mv88e6xxx_ops mv88e6123_ops = {
2437
	/* MV88E6XXX_FAMILY_6165 */
2438
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2439 2440
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2441
	.port_set_link = mv88e6xxx_port_set_link,
2442
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2443
	.port_set_speed = mv88e6185_port_set_speed,
2444
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2445
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2446
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2447
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2448
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2449 2450
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2451
	.stats_get_stats = mv88e6095_stats_get_stats,
2452 2453
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2454
	.watchdog_ops = &mv88e6097_watchdog_ops,
2455
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2456
	.reset = mv88e6352_g1_reset,
2457
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2458
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2459 2460 2461
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2462
	/* MV88E6XXX_FAMILY_6185 */
2463
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2464 2465
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2466
	.port_set_link = mv88e6xxx_port_set_link,
2467
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2468
	.port_set_speed = mv88e6185_port_set_speed,
2469
	.port_tag_remap = mv88e6095_port_tag_remap,
2470
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2471
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2472
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2473
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2474
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2475
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2476
	.port_pause_limit = mv88e6097_port_pause_limit,
2477
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2478 2479
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2480
	.stats_get_stats = mv88e6095_stats_get_stats,
2481 2482
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2483
	.watchdog_ops = &mv88e6097_watchdog_ops,
2484
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2485 2486
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2487
	.reset = mv88e6185_g1_reset,
2488
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2489
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2490 2491
};

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2507
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2508
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2509
	.port_pause_limit = mv88e6097_port_pause_limit,
2510 2511 2512 2513 2514 2515
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2516 2517
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2518 2519 2520
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2521
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2522
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2523 2524
};

2525
static const struct mv88e6xxx_ops mv88e6161_ops = {
2526
	/* MV88E6XXX_FAMILY_6165 */
2527
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2528 2529
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2530
	.port_set_link = mv88e6xxx_port_set_link,
2531
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2532
	.port_set_speed = mv88e6185_port_set_speed,
2533
	.port_tag_remap = mv88e6095_port_tag_remap,
2534
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2535
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2536
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2537
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2538
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2539
	.port_pause_limit = mv88e6097_port_pause_limit,
2540
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2541
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2542
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2543 2544
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2545
	.stats_get_stats = mv88e6095_stats_get_stats,
2546 2547
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2548
	.watchdog_ops = &mv88e6097_watchdog_ops,
2549
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2550
	.reset = mv88e6352_g1_reset,
2551
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2552
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2553 2554 2555
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2556
	/* MV88E6XXX_FAMILY_6165 */
2557
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2558 2559
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2560
	.port_set_link = mv88e6xxx_port_set_link,
2561
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2562
	.port_set_speed = mv88e6185_port_set_speed,
2563
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2564
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2565
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2566 2567
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2568
	.stats_get_stats = mv88e6095_stats_get_stats,
2569 2570
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2571
	.watchdog_ops = &mv88e6097_watchdog_ops,
2572
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2573
	.reset = mv88e6352_g1_reset,
2574
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2575
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2576 2577 2578
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2579
	/* MV88E6XXX_FAMILY_6351 */
2580
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2581 2582
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2583
	.port_set_link = mv88e6xxx_port_set_link,
2584
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2585
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2586
	.port_set_speed = mv88e6185_port_set_speed,
2587
	.port_tag_remap = mv88e6095_port_tag_remap,
2588
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2589
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2590
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2591
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2592
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2593
	.port_pause_limit = mv88e6097_port_pause_limit,
2594
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2595
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2596
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2597 2598
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2599
	.stats_get_stats = mv88e6095_stats_get_stats,
2600 2601
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2602
	.watchdog_ops = &mv88e6097_watchdog_ops,
2603
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2604
	.reset = mv88e6352_g1_reset,
2605
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2606
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2607 2608 2609
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2610
	/* MV88E6XXX_FAMILY_6352 */
2611 2612
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2613
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2614 2615
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2616
	.port_set_link = mv88e6xxx_port_set_link,
2617
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2618
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2619
	.port_set_speed = mv88e6352_port_set_speed,
2620
	.port_tag_remap = mv88e6095_port_tag_remap,
2621
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2622
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2623
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2624
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2625
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2626
	.port_pause_limit = mv88e6097_port_pause_limit,
2627
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2628
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2629
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2630 2631
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2632
	.stats_get_stats = mv88e6095_stats_get_stats,
2633 2634
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2635
	.watchdog_ops = &mv88e6097_watchdog_ops,
2636
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2637
	.reset = mv88e6352_g1_reset,
2638
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2639
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2640
	.serdes_power = mv88e6352_serdes_power,
2641 2642 2643
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2644
	/* MV88E6XXX_FAMILY_6351 */
2645
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2646 2647
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2648
	.port_set_link = mv88e6xxx_port_set_link,
2649
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2650
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2651
	.port_set_speed = mv88e6185_port_set_speed,
2652
	.port_tag_remap = mv88e6095_port_tag_remap,
2653
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2654
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2655
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2656
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2657
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2658
	.port_pause_limit = mv88e6097_port_pause_limit,
2659
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2660
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2661
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2662 2663
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2664
	.stats_get_stats = mv88e6095_stats_get_stats,
2665 2666
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2667
	.watchdog_ops = &mv88e6097_watchdog_ops,
2668
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2669
	.reset = mv88e6352_g1_reset,
2670
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2671
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2672 2673 2674
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2675
	/* MV88E6XXX_FAMILY_6352 */
2676 2677
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2678
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2679 2680
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2681
	.port_set_link = mv88e6xxx_port_set_link,
2682
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2683
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2684
	.port_set_speed = mv88e6352_port_set_speed,
2685
	.port_tag_remap = mv88e6095_port_tag_remap,
2686
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2687
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2688
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2689
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2690
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2691
	.port_pause_limit = mv88e6097_port_pause_limit,
2692
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2693
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2694
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2695 2696
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2697
	.stats_get_stats = mv88e6095_stats_get_stats,
2698 2699
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2700
	.watchdog_ops = &mv88e6097_watchdog_ops,
2701
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2702
	.reset = mv88e6352_g1_reset,
2703
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2704
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2705
	.serdes_power = mv88e6352_serdes_power,
2706 2707 2708
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2709
	/* MV88E6XXX_FAMILY_6185 */
2710
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2711 2712
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2713
	.port_set_link = mv88e6xxx_port_set_link,
2714
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2715
	.port_set_speed = mv88e6185_port_set_speed,
2716
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2717
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2718
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2719
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2720
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2721 2722
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2723
	.stats_get_stats = mv88e6095_stats_get_stats,
2724 2725
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2726
	.watchdog_ops = &mv88e6097_watchdog_ops,
2727
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2728 2729
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2730
	.reset = mv88e6185_g1_reset,
2731
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2732
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2733 2734
};

2735
static const struct mv88e6xxx_ops mv88e6190_ops = {
2736
	/* MV88E6XXX_FAMILY_6390 */
2737 2738
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2739 2740 2741 2742 2743 2744 2745
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2746
	.port_tag_remap = mv88e6390_port_tag_remap,
2747
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2748
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2749
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2750
	.port_pause_limit = mv88e6390_port_pause_limit,
2751
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2752
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2753
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2754
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2755 2756
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2757
	.stats_get_stats = mv88e6390_stats_get_stats,
2758 2759
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2760
	.watchdog_ops = &mv88e6390_watchdog_ops,
2761
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2762
	.reset = mv88e6352_g1_reset,
2763 2764
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2765
	.serdes_power = mv88e6390_serdes_power,
2766 2767 2768
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2769
	/* MV88E6XXX_FAMILY_6390 */
2770 2771
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2772 2773 2774 2775 2776 2777 2778
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2779
	.port_tag_remap = mv88e6390_port_tag_remap,
2780
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2781
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2782
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2783
	.port_pause_limit = mv88e6390_port_pause_limit,
2784
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2785
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2786
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2787
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2788 2789
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2790
	.stats_get_stats = mv88e6390_stats_get_stats,
2791 2792
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2793
	.watchdog_ops = &mv88e6390_watchdog_ops,
2794
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2795
	.reset = mv88e6352_g1_reset,
2796 2797
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2798
	.serdes_power = mv88e6390_serdes_power,
2799 2800 2801
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2802
	/* MV88E6XXX_FAMILY_6390 */
2803 2804
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2805 2806 2807 2808 2809 2810 2811
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2812
	.port_tag_remap = mv88e6390_port_tag_remap,
2813
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2814
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2815
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2816
	.port_pause_limit = mv88e6390_port_pause_limit,
2817
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2818
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2819
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2820
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2821 2822
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2823
	.stats_get_stats = mv88e6390_stats_get_stats,
2824 2825
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2826
	.watchdog_ops = &mv88e6390_watchdog_ops,
2827
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2828
	.reset = mv88e6352_g1_reset,
2829 2830
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2831
	.serdes_power = mv88e6390_serdes_power,
2832 2833
};

2834
static const struct mv88e6xxx_ops mv88e6240_ops = {
2835
	/* MV88E6XXX_FAMILY_6352 */
2836 2837
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2838
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2839 2840
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2841
	.port_set_link = mv88e6xxx_port_set_link,
2842
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2843
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2844
	.port_set_speed = mv88e6352_port_set_speed,
2845
	.port_tag_remap = mv88e6095_port_tag_remap,
2846
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2847
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2848
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2849
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2850
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2851
	.port_pause_limit = mv88e6097_port_pause_limit,
2852
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2853
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2854
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2855 2856
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2857
	.stats_get_stats = mv88e6095_stats_get_stats,
2858 2859
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2860
	.watchdog_ops = &mv88e6097_watchdog_ops,
2861
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2862
	.reset = mv88e6352_g1_reset,
2863
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2864
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2865
	.serdes_power = mv88e6352_serdes_power,
2866 2867
};

2868
static const struct mv88e6xxx_ops mv88e6290_ops = {
2869
	/* MV88E6XXX_FAMILY_6390 */
2870 2871
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2872 2873 2874 2875 2876 2877 2878
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2879
	.port_tag_remap = mv88e6390_port_tag_remap,
2880
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2881
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2882
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2883
	.port_pause_limit = mv88e6390_port_pause_limit,
2884
	.port_set_cmode = mv88e6390x_port_set_cmode,
2885
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2886
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2887
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2888
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2889 2890
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2891
	.stats_get_stats = mv88e6390_stats_get_stats,
2892 2893
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2894
	.watchdog_ops = &mv88e6390_watchdog_ops,
2895
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2896
	.reset = mv88e6352_g1_reset,
2897 2898
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2899
	.serdes_power = mv88e6390_serdes_power,
2900 2901
};

2902
static const struct mv88e6xxx_ops mv88e6320_ops = {
2903
	/* MV88E6XXX_FAMILY_6320 */
2904 2905
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2906
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2907 2908
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2909
	.port_set_link = mv88e6xxx_port_set_link,
2910
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2911
	.port_set_speed = mv88e6185_port_set_speed,
2912
	.port_tag_remap = mv88e6095_port_tag_remap,
2913
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2914
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2915
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2916
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2917
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2918
	.port_pause_limit = mv88e6097_port_pause_limit,
2919
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2920
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2921
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2922 2923
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2924
	.stats_get_stats = mv88e6320_stats_get_stats,
2925 2926
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2927
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2928
	.reset = mv88e6352_g1_reset,
2929
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2930
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2931 2932 2933
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2934
	/* MV88E6XXX_FAMILY_6321 */
2935 2936
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2937
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2938 2939
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2940
	.port_set_link = mv88e6xxx_port_set_link,
2941
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2942
	.port_set_speed = mv88e6185_port_set_speed,
2943
	.port_tag_remap = mv88e6095_port_tag_remap,
2944
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2945
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2946
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2947
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2948
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2949
	.port_pause_limit = mv88e6097_port_pause_limit,
2950
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2951
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2952
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2953 2954
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2955
	.stats_get_stats = mv88e6320_stats_get_stats,
2956 2957
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2958
	.reset = mv88e6352_g1_reset,
2959
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2960
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2961 2962
};

2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2978
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2979
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2980
	.port_pause_limit = mv88e6097_port_pause_limit,
2981 2982 2983 2984 2985 2986
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2987 2988
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2989 2990 2991
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2992
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2993
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2994 2995
};

2996
static const struct mv88e6xxx_ops mv88e6350_ops = {
2997
	/* MV88E6XXX_FAMILY_6351 */
2998
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2999 3000
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3001
	.port_set_link = mv88e6xxx_port_set_link,
3002
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3003
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3004
	.port_set_speed = mv88e6185_port_set_speed,
3005
	.port_tag_remap = mv88e6095_port_tag_remap,
3006
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3007
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3008
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3009
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3010
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3011
	.port_pause_limit = mv88e6097_port_pause_limit,
3012
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3013
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3014
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3015 3016
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3017
	.stats_get_stats = mv88e6095_stats_get_stats,
3018 3019
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3020
	.watchdog_ops = &mv88e6097_watchdog_ops,
3021
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3022
	.reset = mv88e6352_g1_reset,
3023
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3024
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3025 3026 3027
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3028
	/* MV88E6XXX_FAMILY_6351 */
3029
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3030 3031
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3032
	.port_set_link = mv88e6xxx_port_set_link,
3033
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3034
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3035
	.port_set_speed = mv88e6185_port_set_speed,
3036
	.port_tag_remap = mv88e6095_port_tag_remap,
3037
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3038
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3039
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3040
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3041
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3042
	.port_pause_limit = mv88e6097_port_pause_limit,
3043
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3044
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3045
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3046 3047
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3048
	.stats_get_stats = mv88e6095_stats_get_stats,
3049 3050
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3051
	.watchdog_ops = &mv88e6097_watchdog_ops,
3052
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3053
	.reset = mv88e6352_g1_reset,
3054
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3055
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3056 3057 3058
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3059
	/* MV88E6XXX_FAMILY_6352 */
3060 3061
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3062
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3063 3064
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3065
	.port_set_link = mv88e6xxx_port_set_link,
3066
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3067
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3068
	.port_set_speed = mv88e6352_port_set_speed,
3069
	.port_tag_remap = mv88e6095_port_tag_remap,
3070
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3071
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3072
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3073
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3074
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3075
	.port_pause_limit = mv88e6097_port_pause_limit,
3076
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3077
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3078
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3079 3080
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3081
	.stats_get_stats = mv88e6095_stats_get_stats,
3082 3083
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3084
	.watchdog_ops = &mv88e6097_watchdog_ops,
3085
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3086
	.reset = mv88e6352_g1_reset,
3087
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3088
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3089
	.serdes_power = mv88e6352_serdes_power,
3090 3091
};

3092
static const struct mv88e6xxx_ops mv88e6390_ops = {
3093
	/* MV88E6XXX_FAMILY_6390 */
3094 3095
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3096 3097 3098 3099 3100 3101 3102
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3103
	.port_tag_remap = mv88e6390_port_tag_remap,
3104
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3105
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3106
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3107
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3108
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3109
	.port_pause_limit = mv88e6390_port_pause_limit,
3110
	.port_set_cmode = mv88e6390x_port_set_cmode,
3111
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3112
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3113
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3114
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3115 3116
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3117
	.stats_get_stats = mv88e6390_stats_get_stats,
3118 3119
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3120
	.watchdog_ops = &mv88e6390_watchdog_ops,
3121
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3122
	.reset = mv88e6352_g1_reset,
3123 3124
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3125
	.serdes_power = mv88e6390_serdes_power,
3126 3127 3128
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3129
	/* MV88E6XXX_FAMILY_6390 */
3130 3131
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3132 3133 3134 3135 3136 3137 3138
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3139
	.port_tag_remap = mv88e6390_port_tag_remap,
3140
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3141
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3142
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3143
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3144
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3145
	.port_pause_limit = mv88e6390_port_pause_limit,
3146
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3147
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3148
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3149
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3150 3151
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3152
	.stats_get_stats = mv88e6390_stats_get_stats,
3153 3154
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3155
	.watchdog_ops = &mv88e6390_watchdog_ops,
3156
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3157
	.reset = mv88e6352_g1_reset,
3158 3159
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3160
	.serdes_power = mv88e6390_serdes_power,
3161 3162
};

3163 3164
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3165
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3166 3167 3168 3169
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3170
		.max_vid = 4095,
3171
		.port_base_addr = 0x10,
3172
		.global1_addr = 0x1b,
3173
		.age_time_coeff = 15000,
3174
		.g1_irqs = 8,
3175
		.atu_move_port_mask = 0xf,
3176
		.pvt = true,
3177
		.tag_protocol = DSA_TAG_PROTO_DSA,
3178
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3179
		.ops = &mv88e6085_ops,
3180 3181 3182
	},

	[MV88E6095] = {
3183
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3184 3185 3186 3187
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3188
		.max_vid = 4095,
3189
		.port_base_addr = 0x10,
3190
		.global1_addr = 0x1b,
3191
		.age_time_coeff = 15000,
3192
		.g1_irqs = 8,
3193
		.atu_move_port_mask = 0xf,
3194
		.tag_protocol = DSA_TAG_PROTO_DSA,
3195
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3196
		.ops = &mv88e6095_ops,
3197 3198
	},

3199
	[MV88E6097] = {
3200
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3201 3202 3203 3204
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3205
		.max_vid = 4095,
3206 3207 3208
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3209
		.g1_irqs = 8,
3210
		.atu_move_port_mask = 0xf,
3211
		.pvt = true,
3212
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3213 3214 3215 3216
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3217
	[MV88E6123] = {
3218
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3219 3220 3221 3222
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3223
		.max_vid = 4095,
3224
		.port_base_addr = 0x10,
3225
		.global1_addr = 0x1b,
3226
		.age_time_coeff = 15000,
3227
		.g1_irqs = 9,
3228
		.atu_move_port_mask = 0xf,
3229
		.pvt = true,
3230
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3231
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3232
		.ops = &mv88e6123_ops,
3233 3234 3235
	},

	[MV88E6131] = {
3236
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3237 3238 3239 3240
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3241
		.max_vid = 4095,
3242
		.port_base_addr = 0x10,
3243
		.global1_addr = 0x1b,
3244
		.age_time_coeff = 15000,
3245
		.g1_irqs = 9,
3246
		.atu_move_port_mask = 0xf,
3247
		.tag_protocol = DSA_TAG_PROTO_DSA,
3248
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3249
		.ops = &mv88e6131_ops,
3250 3251
	},

3252
	[MV88E6141] = {
3253
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3254 3255 3256 3257
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3258
		.max_vid = 4095,
3259 3260 3261 3262
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3263
		.pvt = true,
3264 3265 3266 3267 3268
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3269
	[MV88E6161] = {
3270
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3271 3272 3273 3274
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3275
		.max_vid = 4095,
3276
		.port_base_addr = 0x10,
3277
		.global1_addr = 0x1b,
3278
		.age_time_coeff = 15000,
3279
		.g1_irqs = 9,
3280
		.atu_move_port_mask = 0xf,
3281
		.pvt = true,
3282
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3283
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3284
		.ops = &mv88e6161_ops,
3285 3286 3287
	},

	[MV88E6165] = {
3288
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3289 3290 3291 3292
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3293
		.max_vid = 4095,
3294
		.port_base_addr = 0x10,
3295
		.global1_addr = 0x1b,
3296
		.age_time_coeff = 15000,
3297
		.g1_irqs = 9,
3298
		.atu_move_port_mask = 0xf,
3299
		.pvt = true,
3300
		.tag_protocol = DSA_TAG_PROTO_DSA,
3301
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3302
		.ops = &mv88e6165_ops,
3303 3304 3305
	},

	[MV88E6171] = {
3306
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3307 3308 3309 3310
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3311
		.max_vid = 4095,
3312
		.port_base_addr = 0x10,
3313
		.global1_addr = 0x1b,
3314
		.age_time_coeff = 15000,
3315
		.g1_irqs = 9,
3316
		.atu_move_port_mask = 0xf,
3317
		.pvt = true,
3318
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3319
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3320
		.ops = &mv88e6171_ops,
3321 3322 3323
	},

	[MV88E6172] = {
3324
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3325 3326 3327 3328
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3329
		.max_vid = 4095,
3330
		.port_base_addr = 0x10,
3331
		.global1_addr = 0x1b,
3332
		.age_time_coeff = 15000,
3333
		.g1_irqs = 9,
3334
		.atu_move_port_mask = 0xf,
3335
		.pvt = true,
3336
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3337
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3338
		.ops = &mv88e6172_ops,
3339 3340 3341
	},

	[MV88E6175] = {
3342
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3343 3344 3345 3346
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3347
		.max_vid = 4095,
3348
		.port_base_addr = 0x10,
3349
		.global1_addr = 0x1b,
3350
		.age_time_coeff = 15000,
3351
		.g1_irqs = 9,
3352
		.atu_move_port_mask = 0xf,
3353
		.pvt = true,
3354
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3355
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3356
		.ops = &mv88e6175_ops,
3357 3358 3359
	},

	[MV88E6176] = {
3360
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3361 3362 3363 3364
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3365
		.max_vid = 4095,
3366
		.port_base_addr = 0x10,
3367
		.global1_addr = 0x1b,
3368
		.age_time_coeff = 15000,
3369
		.g1_irqs = 9,
3370
		.atu_move_port_mask = 0xf,
3371
		.pvt = true,
3372
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3373
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3374
		.ops = &mv88e6176_ops,
3375 3376 3377
	},

	[MV88E6185] = {
3378
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3379 3380 3381 3382
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3383
		.max_vid = 4095,
3384
		.port_base_addr = 0x10,
3385
		.global1_addr = 0x1b,
3386
		.age_time_coeff = 15000,
3387
		.g1_irqs = 8,
3388
		.atu_move_port_mask = 0xf,
3389
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3390
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3391
		.ops = &mv88e6185_ops,
3392 3393
	},

3394
	[MV88E6190] = {
3395
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3396 3397 3398 3399
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3400
		.max_vid = 8191,
3401 3402
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3403
		.tag_protocol = DSA_TAG_PROTO_DSA,
3404
		.age_time_coeff = 3750,
3405
		.g1_irqs = 9,
3406
		.pvt = true,
3407
		.atu_move_port_mask = 0x1f,
3408 3409 3410 3411 3412
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3413
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3414 3415 3416 3417
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3418
		.max_vid = 8191,
3419 3420
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3421
		.age_time_coeff = 3750,
3422
		.g1_irqs = 9,
3423
		.atu_move_port_mask = 0x1f,
3424
		.pvt = true,
3425
		.tag_protocol = DSA_TAG_PROTO_DSA,
3426 3427 3428 3429 3430
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3431
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3432 3433 3434 3435
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3436
		.max_vid = 8191,
3437 3438
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3439
		.age_time_coeff = 3750,
3440
		.g1_irqs = 9,
3441
		.atu_move_port_mask = 0x1f,
3442
		.pvt = true,
3443
		.tag_protocol = DSA_TAG_PROTO_DSA,
3444
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3445
		.ops = &mv88e6191_ops,
3446 3447
	},

3448
	[MV88E6240] = {
3449
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3450 3451 3452 3453
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3454
		.max_vid = 4095,
3455
		.port_base_addr = 0x10,
3456
		.global1_addr = 0x1b,
3457
		.age_time_coeff = 15000,
3458
		.g1_irqs = 9,
3459
		.atu_move_port_mask = 0xf,
3460
		.pvt = true,
3461
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3462
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3463
		.ops = &mv88e6240_ops,
3464 3465
	},

3466
	[MV88E6290] = {
3467
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3468 3469 3470 3471
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3472
		.max_vid = 8191,
3473 3474
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3475
		.age_time_coeff = 3750,
3476
		.g1_irqs = 9,
3477
		.atu_move_port_mask = 0x1f,
3478
		.pvt = true,
3479
		.tag_protocol = DSA_TAG_PROTO_DSA,
3480 3481 3482 3483
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3484
	[MV88E6320] = {
3485
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3486 3487 3488 3489
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3490
		.max_vid = 4095,
3491
		.port_base_addr = 0x10,
3492
		.global1_addr = 0x1b,
3493
		.age_time_coeff = 15000,
3494
		.g1_irqs = 8,
3495
		.atu_move_port_mask = 0xf,
3496
		.pvt = true,
3497
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3498
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3499
		.ops = &mv88e6320_ops,
3500 3501 3502
	},

	[MV88E6321] = {
3503
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3504 3505 3506 3507
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3508
		.max_vid = 4095,
3509
		.port_base_addr = 0x10,
3510
		.global1_addr = 0x1b,
3511
		.age_time_coeff = 15000,
3512
		.g1_irqs = 8,
3513
		.atu_move_port_mask = 0xf,
3514
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3515
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3516
		.ops = &mv88e6321_ops,
3517 3518
	},

3519
	[MV88E6341] = {
3520
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3521 3522 3523 3524
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3525
		.max_vid = 4095,
3526 3527 3528
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3529
		.atu_move_port_mask = 0x1f,
3530
		.pvt = true,
3531 3532 3533 3534 3535
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3536
	[MV88E6350] = {
3537
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3538 3539 3540 3541
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3542
		.max_vid = 4095,
3543
		.port_base_addr = 0x10,
3544
		.global1_addr = 0x1b,
3545
		.age_time_coeff = 15000,
3546
		.g1_irqs = 9,
3547
		.atu_move_port_mask = 0xf,
3548
		.pvt = true,
3549
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3550
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3551
		.ops = &mv88e6350_ops,
3552 3553 3554
	},

	[MV88E6351] = {
3555
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3556 3557 3558 3559
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3560
		.max_vid = 4095,
3561
		.port_base_addr = 0x10,
3562
		.global1_addr = 0x1b,
3563
		.age_time_coeff = 15000,
3564
		.g1_irqs = 9,
3565
		.atu_move_port_mask = 0xf,
3566
		.pvt = true,
3567
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3568
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3569
		.ops = &mv88e6351_ops,
3570 3571 3572
	},

	[MV88E6352] = {
3573
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3574 3575 3576 3577
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3578
		.max_vid = 4095,
3579
		.port_base_addr = 0x10,
3580
		.global1_addr = 0x1b,
3581
		.age_time_coeff = 15000,
3582
		.g1_irqs = 9,
3583
		.atu_move_port_mask = 0xf,
3584
		.pvt = true,
3585
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3586
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3587
		.ops = &mv88e6352_ops,
3588
	},
3589
	[MV88E6390] = {
3590
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3591 3592 3593 3594
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3595
		.max_vid = 8191,
3596 3597
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3598
		.age_time_coeff = 3750,
3599
		.g1_irqs = 9,
3600
		.atu_move_port_mask = 0x1f,
3601
		.pvt = true,
3602
		.tag_protocol = DSA_TAG_PROTO_DSA,
3603 3604 3605 3606
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3607
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3608 3609 3610 3611
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3612
		.max_vid = 8191,
3613 3614
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3615
		.age_time_coeff = 3750,
3616
		.g1_irqs = 9,
3617
		.atu_move_port_mask = 0x1f,
3618
		.pvt = true,
3619
		.tag_protocol = DSA_TAG_PROTO_DSA,
3620 3621 3622
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3623 3624
};

3625
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3626
{
3627
	int i;
3628

3629 3630 3631
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3632 3633 3634 3635

	return NULL;
}

3636
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3637 3638
{
	const struct mv88e6xxx_info *info;
3639 3640 3641
	unsigned int prod_num, rev;
	u16 id;
	int err;
3642

3643
	mutex_lock(&chip->reg_lock);
3644
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3645 3646 3647
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3648

3649 3650
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3651 3652 3653 3654 3655

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3656
	/* Update the compatible info with the probed one */
3657
	chip->info = info;
3658

3659 3660 3661 3662
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3663 3664
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3665 3666 3667 3668

	return 0;
}

3669
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3670
{
3671
	struct mv88e6xxx_chip *chip;
3672

3673 3674
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3675 3676
		return NULL;

3677
	chip->dev = dev;
3678

3679
	mutex_init(&chip->reg_lock);
3680
	INIT_LIST_HEAD(&chip->mdios);
3681

3682
	return chip;
3683 3684
}

3685
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3686 3687
			      struct mii_bus *bus, int sw_addr)
{
3688
	if (sw_addr == 0)
3689
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3690
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3691
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3692 3693 3694
	else
		return -EINVAL;

3695 3696
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3697 3698 3699 3700

	return 0;
}

3701 3702
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3703
	struct mv88e6xxx_chip *chip = ds->priv;
3704

3705
	return chip->info->tag_protocol;
3706 3707
}

3708 3709 3710
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3711
{
3712
	struct mv88e6xxx_chip *chip;
3713
	struct mii_bus *bus;
3714
	int err;
3715

3716
	bus = dsa_host_dev_to_mii_bus(host_dev);
3717 3718 3719
	if (!bus)
		return NULL;

3720 3721
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3722 3723
		return NULL;

3724
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3725
	chip->info = &mv88e6xxx_table[MV88E6085];
3726

3727
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3728 3729 3730
	if (err)
		goto free;

3731
	err = mv88e6xxx_detect(chip);
3732
	if (err)
3733
		goto free;
3734

3735 3736 3737 3738 3739 3740
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3741 3742
	mv88e6xxx_phy_init(chip);

3743
	err = mv88e6xxx_mdios_register(chip, NULL);
3744
	if (err)
3745
		goto free;
3746

3747
	*priv = chip;
3748

3749
	return chip->info->name;
3750
free:
3751
	devm_kfree(dsa_dev, chip);
3752 3753

	return NULL;
3754 3755
}

3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3771
	struct mv88e6xxx_chip *chip = ds->priv;
3772 3773 3774 3775

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3776 3777
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3778 3779 3780 3781 3782 3783
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3784
	struct mv88e6xxx_chip *chip = ds->priv;
3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3797
				   switchdev_obj_dump_cb_t *cb)
3798
{
V
Vivien Didelot 已提交
3799
	struct mv88e6xxx_chip *chip = ds->priv;
3800 3801 3802 3803 3804 3805 3806 3807 3808
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3809
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3810
	.probe			= mv88e6xxx_drv_probe,
3811
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3812 3813 3814 3815 3816 3817
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3818 3819
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3820 3821
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3822
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3823 3824 3825 3826
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3827
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3828 3829 3830
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3831
	.port_fast_age		= mv88e6xxx_port_fast_age,
3832 3833 3834 3835 3836 3837 3838 3839 3840
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3841 3842 3843 3844
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3845 3846
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3847 3848
};

3849 3850 3851 3852
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3853
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3854
{
3855
	struct device *dev = chip->dev;
3856 3857
	struct dsa_switch *ds;

3858
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3859 3860 3861
	if (!ds)
		return -ENOMEM;

3862
	ds->priv = chip;
3863
	ds->ops = &mv88e6xxx_switch_ops;
3864 3865
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3866 3867 3868

	dev_set_drvdata(dev, ds);

3869
	return dsa_register_switch(ds);
3870 3871
}

3872
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3873
{
3874
	dsa_unregister_switch(chip->ds);
3875 3876
}

3877
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3878
{
3879
	struct device *dev = &mdiodev->dev;
3880
	struct device_node *np = dev->of_node;
3881
	const struct mv88e6xxx_info *compat_info;
3882
	struct mv88e6xxx_chip *chip;
3883
	u32 eeprom_len;
3884
	int err;
3885

3886 3887 3888 3889
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3890 3891
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3892 3893
		return -ENOMEM;

3894
	chip->info = compat_info;
3895

3896
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3897 3898
	if (err)
		return err;
3899

3900 3901 3902 3903
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3904
	err = mv88e6xxx_detect(chip);
3905 3906
	if (err)
		return err;
3907

3908 3909
	mv88e6xxx_phy_init(chip);

3910
	if (chip->info->ops->get_eeprom &&
3911
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3912
		chip->eeprom_len = eeprom_len;
3913

3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3945
	err = mv88e6xxx_mdios_register(chip, np);
3946
	if (err)
3947
		goto out_g2_irq;
3948

3949
	err = mv88e6xxx_register_switch(chip);
3950 3951
	if (err)
		goto out_mdio;
3952

3953
	return 0;
3954 3955

out_mdio:
3956
	mv88e6xxx_mdios_unregister(chip);
3957
out_g2_irq:
3958
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
3959 3960
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3961 3962
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3963
		mv88e6xxx_g1_irq_free(chip);
3964 3965
		mutex_unlock(&chip->reg_lock);
	}
3966 3967
out:
	return err;
3968
}
3969 3970 3971 3972

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3973
	struct mv88e6xxx_chip *chip = ds->priv;
3974

3975
	mv88e6xxx_phy_destroy(chip);
3976
	mv88e6xxx_unregister_switch(chip);
3977
	mv88e6xxx_mdios_unregister(chip);
3978

3979 3980 3981 3982 3983
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
3984 3985 3986
}

static const struct of_device_id mv88e6xxx_of_match[] = {
3987 3988 3989 3990
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
3991 3992 3993 3994
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4011
	register_switch_driver(&mv88e6xxx_switch_drv);
4012 4013
	return mdio_driver_register(&mv88e6xxx_driver);
}
4014 4015 4016 4017
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4018
	mdio_driver_unregister(&mv88e6xxx_driver);
4019
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4020 4021
}
module_exit(mv88e6xxx_cleanup);
4022 4023 4024 4025

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");