chip.c 117.6 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
296 297 298 299 300 301
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340
	u16 mask;

341
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
342
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
343
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
344 345

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
399
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
400 401 402 403 404 405 406 407

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 737
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
738 739 740 741 742 743 744
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 746
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

813 814
static int mv88e6xxx_energy_detect_read(struct mv88e6xxx_chip *chip, int port,
					struct ethtool_eee *eee)
815
{
816
	int err;
817

818
	if (!chip->info->ops->phy_energy_detect_read)
819 820
		return -EOPNOTSUPP;

821 822
	/* assign eee->eee_enabled and eee->tx_lpi_enabled */
	err = chip->info->ops->phy_energy_detect_read(chip, port, eee);
823
	if (err)
824
		return err;
825

826 827 828
	/* assign eee->eee_active */
	return mv88e6xxx_port_status_eee(chip, port, eee);
}
829

830 831 832 833 834
static int mv88e6xxx_energy_detect_write(struct mv88e6xxx_chip *chip, int port,
					 struct ethtool_eee *eee)
{
	if (!chip->info->ops->phy_energy_detect_write)
		return -EOPNOTSUPP;
835

836 837 838 839 840 841 842 843 844 845 846
	return chip->info->ops->phy_energy_detect_write(chip, port, eee);
}

static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_energy_detect_read(chip, port, e);
847
	mutex_unlock(&chip->reg_lock);
848 849

	return err;
850 851
}

852 853
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
854
{
V
Vivien Didelot 已提交
855
	struct mv88e6xxx_chip *chip = ds->priv;
856
	int err;
857

858
	mutex_lock(&chip->reg_lock);
859
	err = mv88e6xxx_energy_detect_write(chip, port, e);
860
	mutex_unlock(&chip->reg_lock);
861

862
	return err;
863 864
}

865
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
866
{
867 868 869
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
870 871
	int i;

872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

898
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
899 900
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
901 902 903

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
904

905
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
906 907
}

908 909
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
910
{
V
Vivien Didelot 已提交
911
	struct mv88e6xxx_chip *chip = ds->priv;
912
	int err;
913

914
	mutex_lock(&chip->reg_lock);
915
	err = mv88e6xxx_port_set_state(chip, port, state);
916
	mutex_unlock(&chip->reg_lock);
917 918

	if (err)
919
		dev_err(ds->dev, "p%d: failed to update state\n", port);
920 921
}

922 923 924 925 926 927 928 929
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

930 931 932 933 934 935 936 937
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

938 939
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
940 941
	int err;

942 943 944 945
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

946 947 948 949
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

950 951 952
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

973 974 975 976 977 978 979 980 981
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
982
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
983 984 985 986

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

987 988
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
989 990 991
	int dev, port;
	int err;

992 993 994 995 996 997
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1011 1012
}

1013 1014 1015 1016 1017 1018
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1019
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1020 1021 1022
	mutex_unlock(&chip->reg_lock);

	if (err)
1023
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1024 1025
}

1026 1027 1028 1029 1030 1031 1032 1033
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1034 1035 1036 1037 1038 1039 1040 1041 1042
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1043 1044 1045 1046 1047 1048 1049 1050 1051
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1052 1053
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1054
				    switchdev_obj_dump_cb_t *cb)
1055
{
V
Vivien Didelot 已提交
1056
	struct mv88e6xxx_chip *chip = ds->priv;
1057 1058 1059
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1060 1061 1062
	u16 pvid;
	int err;

1063
	if (!chip->info->max_vid)
1064 1065
		return -EOPNOTSUPP;

1066
	mutex_lock(&chip->reg_lock);
1067

1068
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1069 1070 1071 1072
	if (err)
		goto unlock;

	do {
1073
		err = mv88e6xxx_vtu_getnext(chip, &next);
1074 1075 1076 1077 1078 1079
		if (err)
			break;

		if (!next.valid)
			break;

1080 1081
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1082 1083 1084
			continue;

		/* reinit and dump this VLAN obj */
1085 1086
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1087 1088
		vlan->flags = 0;

1089 1090
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
1091 1092 1093 1094 1095 1096 1097 1098
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1099
	} while (next.vid < chip->info->max_vid);
1100 1101

unlock:
1102
	mutex_unlock(&chip->reg_lock);
1103 1104 1105 1106

	return err;
}

1107
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1108 1109
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1110 1111 1112
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1113
	int i, err;
1114 1115 1116

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1117
	/* Set every FID bit used by the (un)bridged ports */
1118
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1119
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1120 1121 1122 1123 1124 1125
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1126 1127
	/* Set every FID bit used by the VLAN entries */
	do {
1128
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1129 1130 1131 1132 1133 1134 1135
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1136
	} while (vlan.vid < chip->info->max_vid);
1137 1138 1139 1140 1141

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1142
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1143 1144 1145
		return -ENOSPC;

	/* Clear the database */
1146
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1147 1148
}

1149 1150
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1151 1152 1153 1154 1155 1156
{
	int err;

	if (!vid)
		return -EINVAL;

1157 1158
	entry->vid = vid - 1;
	entry->valid = false;
1159

1160
	err = mv88e6xxx_vtu_getnext(chip, entry);
1161 1162 1163
	if (err)
		return err;

1164 1165
	if (entry->vid == vid && entry->valid)
		return 0;
1166

1167 1168 1169 1170 1171 1172 1173 1174
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1175
		/* Exclude all ports */
1176
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1177
			entry->member[i] =
1178
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1179 1180

		return mv88e6xxx_atu_new(chip, &entry->fid);
1181 1182
	}

1183 1184
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1185 1186
}

1187 1188 1189
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1190
	struct mv88e6xxx_chip *chip = ds->priv;
1191 1192 1193
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1194 1195 1196 1197 1198
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1199
	mutex_lock(&chip->reg_lock);
1200 1201

	do {
1202
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1203 1204 1205 1206 1207 1208 1209 1210 1211
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1212
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1213 1214 1215
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1216 1217 1218
			if (!ds->ports[port].netdev)
				continue;

1219
			if (vlan.member[i] ==
1220
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1221 1222
				continue;

1223 1224
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1225 1226
				break; /* same bridge, check next VLAN */

1227
			if (!ds->ports[i].bridge_dev)
1228 1229
				continue;

1230 1231 1232
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1233 1234 1235 1236 1237 1238
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1239
	mutex_unlock(&chip->reg_lock);
1240 1241 1242 1243

	return err;
}

1244 1245
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1246
{
V
Vivien Didelot 已提交
1247
	struct mv88e6xxx_chip *chip = ds->priv;
1248 1249
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1250
	int err;
1251

1252
	if (!chip->info->max_vid)
1253 1254
		return -EOPNOTSUPP;

1255
	mutex_lock(&chip->reg_lock);
1256
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1257
	mutex_unlock(&chip->reg_lock);
1258

1259
	return err;
1260 1261
}

1262 1263 1264 1265
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1266
{
V
Vivien Didelot 已提交
1267
	struct mv88e6xxx_chip *chip = ds->priv;
1268 1269
	int err;

1270
	if (!chip->info->max_vid)
1271 1272
		return -EOPNOTSUPP;

1273 1274 1275 1276 1277 1278 1279 1280
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1281 1282 1283 1284 1285 1286
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1287
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1288
				    u16 vid, u8 member)
1289
{
1290
	struct mv88e6xxx_vtu_entry vlan;
1291 1292
	int err;

1293
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1294
	if (err)
1295
		return err;
1296

1297
	vlan.member[port] = member;
1298

1299
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1300 1301
}

1302 1303 1304
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1305
{
V
Vivien Didelot 已提交
1306
	struct mv88e6xxx_chip *chip = ds->priv;
1307 1308
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1309
	u8 member;
1310 1311
	u16 vid;

1312
	if (!chip->info->max_vid)
1313 1314
		return;

1315
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1316
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1317
	else if (untagged)
1318
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1319
	else
1320
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1321

1322
	mutex_lock(&chip->reg_lock);
1323

1324
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1325
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1326 1327
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1328

1329
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1330 1331
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1332

1333
	mutex_unlock(&chip->reg_lock);
1334 1335
}

1336
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1337
				    int port, u16 vid)
1338
{
1339
	struct mv88e6xxx_vtu_entry vlan;
1340 1341
	int i, err;

1342
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1343
	if (err)
1344
		return err;
1345

1346
	/* Tell switchdev if this VLAN is handled in software */
1347
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1348
		return -EOPNOTSUPP;
1349

1350
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1351 1352

	/* keep the VLAN unless all ports are excluded */
1353
	vlan.valid = false;
1354
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1355 1356
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1357
			vlan.valid = true;
1358 1359 1360 1361
			break;
		}
	}

1362
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1363 1364 1365
	if (err)
		return err;

1366
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1367 1368
}

1369 1370
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1371
{
V
Vivien Didelot 已提交
1372
	struct mv88e6xxx_chip *chip = ds->priv;
1373 1374 1375
	u16 pvid, vid;
	int err = 0;

1376
	if (!chip->info->max_vid)
1377 1378
		return -EOPNOTSUPP;

1379
	mutex_lock(&chip->reg_lock);
1380

1381
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1382 1383 1384
	if (err)
		goto unlock;

1385
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1386
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1387 1388 1389 1390
		if (err)
			goto unlock;

		if (vid == pvid) {
1391
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1392 1393 1394 1395 1396
			if (err)
				goto unlock;
		}
	}

1397
unlock:
1398
	mutex_unlock(&chip->reg_lock);
1399 1400 1401 1402

	return err;
}

1403 1404 1405
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1406
{
1407
	struct mv88e6xxx_vtu_entry vlan;
1408
	struct mv88e6xxx_atu_entry entry;
1409 1410
	int err;

1411 1412
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1413
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1414
	else
1415
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1416 1417
	if (err)
		return err;
1418

1419
	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1420 1421 1422 1423
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1424 1425 1426
	if (err)
		return err;

1427
	/* Initialize a fresh ATU entry if it isn't found */
1428
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1429 1430 1431 1432 1433
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1434
	/* Purge the ATU entry only if no port is using it anymore */
1435
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1436 1437
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1438
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1439
	} else {
1440
		entry.portvec |= BIT(port);
1441
		entry.state = state;
1442 1443
	}

1444
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1445 1446
}

1447 1448 1449
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1450 1451 1452 1453 1454 1455 1456
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1457 1458 1459
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1460
{
V
Vivien Didelot 已提交
1461
	struct mv88e6xxx_chip *chip = ds->priv;
1462

1463
	mutex_lock(&chip->reg_lock);
1464
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1465
					 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC))
1466 1467
		dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
			port);
1468
	mutex_unlock(&chip->reg_lock);
1469 1470
}

1471 1472
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1473
{
V
Vivien Didelot 已提交
1474
	struct mv88e6xxx_chip *chip = ds->priv;
1475
	int err;
1476

1477
	mutex_lock(&chip->reg_lock);
1478
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1479
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1480
	mutex_unlock(&chip->reg_lock);
1481

1482
	return err;
1483 1484
}

1485 1486 1487
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1488
				      switchdev_obj_dump_cb_t *cb)
1489
{
1490
	struct mv88e6xxx_atu_entry addr;
1491 1492
	int err;

1493
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1494
	eth_broadcast_addr(addr.mac);
1495 1496

	do {
1497
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1498
		if (err)
1499
			return err;
1500

1501
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1502 1503
			break;

1504
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1505 1506 1507 1508
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1509

1510 1511 1512 1513
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1514 1515
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1516
			if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1517 1518 1519
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1520 1521 1522 1523 1524 1525 1526 1527 1528
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1529 1530
		} else {
			return -EOPNOTSUPP;
1531
		}
1532 1533 1534 1535

		err = cb(obj);
		if (err)
			return err;
1536 1537 1538 1539 1540
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1541 1542
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1543
				  switchdev_obj_dump_cb_t *cb)
1544
{
1545
	struct mv88e6xxx_vtu_entry vlan = {
1546
		.vid = chip->info->max_vid,
1547
	};
1548
	u16 fid;
1549 1550
	int err;

1551
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1552
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1553
	if (err)
1554
		return err;
1555

1556
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1557
	if (err)
1558
		return err;
1559

1560
	/* Dump VLANs' Filtering Information Databases */
1561
	do {
1562
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1563
		if (err)
1564
			return err;
1565 1566 1567 1568

		if (!vlan.valid)
			break;

1569 1570
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1571
		if (err)
1572
			return err;
1573
	} while (vlan.vid < chip->info->max_vid);
1574

1575 1576 1577 1578 1579
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1580
				   switchdev_obj_dump_cb_t *cb)
1581
{
V
Vivien Didelot 已提交
1582
	struct mv88e6xxx_chip *chip = ds->priv;
1583 1584 1585 1586
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1587
	mutex_unlock(&chip->reg_lock);
1588 1589 1590 1591

	return err;
}

1592 1593
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1594
{
1595
	struct dsa_switch *ds;
1596
	int port;
1597
	int dev;
1598
	int err;
1599

1600 1601 1602 1603
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1604
			if (err)
1605
				return err;
1606 1607 1608
		}
	}

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1638
	mutex_unlock(&chip->reg_lock);
1639

1640
	return err;
1641 1642
}

1643 1644
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1645
{
V
Vivien Didelot 已提交
1646
	struct mv88e6xxx_chip *chip = ds->priv;
1647

1648
	mutex_lock(&chip->reg_lock);
1649 1650 1651
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1652
	mutex_unlock(&chip->reg_lock);
1653 1654
}

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1685 1686 1687 1688 1689 1690 1691 1692
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1706
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1707
{
1708
	int i, err;
1709

1710
	/* Set all ports to the Disabled state */
1711
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1712
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1713 1714
		if (err)
			return err;
1715 1716
	}

1717 1718 1719
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1720 1721
	usleep_range(2000, 4000);

1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1733
	mv88e6xxx_hardware_reset(chip);
1734

1735
	return mv88e6xxx_software_reset(chip);
1736 1737
}

1738
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1739 1740
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1741 1742 1743
{
	int err;

1744 1745 1746 1747
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1748 1749 1750
	if (err)
		return err;

1751 1752 1753 1754 1755 1756 1757 1758
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1759 1760
}

1761
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1762
{
1763
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1764
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1765
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1766
}
1767

1768 1769 1770
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1771
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1772
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1773
}
1774

1775 1776 1777 1778
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1779 1780
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1781
}
1782

1783 1784 1785 1786
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1787

1788 1789
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1790

1791 1792 1793
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1794

1795 1796
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1797

1798
	return -EINVAL;
1799 1800
}

1801
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1802
{
1803
	bool message = dsa_is_dsa_port(chip->ds, port);
1804

1805
	return mv88e6xxx_port_set_message_port(chip, port, message);
1806
}
1807

1808
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1809
{
1810
	bool flood = port == dsa_upstream_port(chip->ds);
1811

1812 1813 1814 1815
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1816

1817
	return 0;
1818 1819
}

1820 1821 1822
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1823 1824
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1825

1826
	return 0;
1827 1828
}

1829
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1830
{
1831
	struct dsa_switch *ds = chip->ds;
1832
	int err;
1833
	u16 reg;
1834

1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1864 1865 1866 1867
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1868 1869
	if (err)
		return err;
1870

1871
	err = mv88e6xxx_setup_port_mode(chip, port);
1872 1873
	if (err)
		return err;
1874

1875
	err = mv88e6xxx_setup_egress_floods(chip, port);
1876 1877 1878
	if (err)
		return err;

1879 1880 1881
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1882
	 */
1883 1884 1885 1886 1887
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1888

1889
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1890
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1891 1892 1893
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1894
	 */
1895 1896 1897
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1898

1899 1900 1901 1902
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1903 1904
		if (err)
			return err;
1905 1906
	}

1907
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1908
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1909 1910 1911
	if (err)
		return err;

1912 1913
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1914 1915 1916 1917
		if (err)
			return err;
	}

1918 1919 1920 1921 1922
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1923
	reg = 1 << port;
1924 1925
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1926
		reg = 0;
1927

1928 1929
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1930 1931
	if (err)
		return err;
1932 1933

	/* Egress rate control 2: disable egress rate control. */
1934 1935
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1936 1937
	if (err)
		return err;
1938

1939 1940
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1941 1942
		if (err)
			return err;
1943
	}
1944

1945 1946 1947 1948 1949 1950
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1951 1952
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1953 1954
		if (err)
			return err;
1955
	}
1956

1957 1958
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1959 1960
		if (err)
			return err;
1961 1962
	}

1963 1964
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1965 1966
		if (err)
			return err;
1967 1968
	}

1969
	err = mv88e6xxx_setup_message_port(chip, port);
1970 1971
	if (err)
		return err;
1972

1973
	/* Port based VLAN map: give each port the same default address
1974 1975
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1976
	 */
1977
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1978 1979
	if (err)
		return err;
1980

1981
	err = mv88e6xxx_port_vlan_map(chip, port);
1982 1983
	if (err)
		return err;
1984 1985 1986 1987

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1988
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1989 1990
}

1991 1992 1993 1994
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1995
	int err;
1996 1997

	mutex_lock(&chip->reg_lock);
1998
	err = mv88e6xxx_serdes_power(chip, port, true);
1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
2010 2011
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2012 2013 2014
	mutex_unlock(&chip->reg_lock);
}

2015 2016 2017
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2018
	struct mv88e6xxx_chip *chip = ds->priv;
2019 2020 2021
	int err;

	mutex_lock(&chip->reg_lock);
2022
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2023 2024 2025 2026 2027
	mutex_unlock(&chip->reg_lock);

	return err;
}

2028
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2029
{
2030
	struct dsa_switch *ds = chip->ds;
2031
	u32 upstream_port = dsa_upstream_port(ds);
2032
	int err;
2033

2034 2035
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
2036 2037 2038 2039
		if (err)
			return err;
	}

2040 2041
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
2042 2043 2044
		if (err)
			return err;
	}
2045

2046
	/* Disable remote management, and set the switch's DSA device number. */
2047 2048
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
				 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
2049
				 (ds->index & 0x1f));
2050 2051 2052
	if (err)
		return err;

2053
	/* Configure the IP ToS mapping registers. */
2054
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
2055
	if (err)
2056
		return err;
2057
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
2058
	if (err)
2059
		return err;
2060
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
2061
	if (err)
2062
		return err;
2063
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
2064
	if (err)
2065
		return err;
2066
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
2067
	if (err)
2068
		return err;
2069
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
2070
	if (err)
2071
		return err;
2072
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
2073
	if (err)
2074
		return err;
2075
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
2076
	if (err)
2077
		return err;
2078 2079

	/* Configure the IEEE 802.1p priority mapping register. */
2080
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
2081
	if (err)
2082
		return err;
2083

2084 2085 2086 2087 2088
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2089
	/* Clear the statistics counters for all ports */
2090 2091 2092
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
				 MV88E6XXX_G1_STATS_OP_BUSY |
				 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
2093 2094 2095 2096
	if (err)
		return err;

	/* Wait for the flush to complete. */
2097
	err = mv88e6xxx_g1_stats_wait(chip);
2098 2099 2100 2101 2102 2103
	if (err)
		return err;

	return 0;
}

2104
static int mv88e6xxx_setup(struct dsa_switch *ds)
2105
{
V
Vivien Didelot 已提交
2106
	struct mv88e6xxx_chip *chip = ds->priv;
2107
	int err;
2108 2109
	int i;

2110
	chip->ds = ds;
2111
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2112

2113
	mutex_lock(&chip->reg_lock);
2114

2115
	/* Setup Switch Port Registers */
2116
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2117 2118 2119 2120 2121 2122 2123
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2124 2125 2126
	if (err)
		goto unlock;

2127
	/* Setup Switch Global 2 Registers */
2128
	if (chip->info->global2_addr) {
2129
		err = mv88e6xxx_g2_setup(chip);
2130 2131 2132
		if (err)
			goto unlock;
	}
2133

2134 2135 2136 2137
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2138 2139 2140 2141
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2142 2143 2144 2145
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2146 2147 2148 2149
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2150 2151 2152 2153
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2154 2155 2156 2157
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2158 2159 2160
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2161

2162
unlock:
2163
	mutex_unlock(&chip->reg_lock);
2164

2165
	return err;
2166 2167
}

2168 2169
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2170
	struct mv88e6xxx_chip *chip = ds->priv;
2171 2172
	int err;

2173 2174
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2175

2176 2177
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2178 2179 2180 2181 2182
	mutex_unlock(&chip->reg_lock);

	return err;
}

2183
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2184
{
2185 2186
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2187 2188
	u16 val;
	int err;
2189

2190 2191 2192
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2193
	mutex_lock(&chip->reg_lock);
2194
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2195
	mutex_unlock(&chip->reg_lock);
2196

2197 2198 2199 2200 2201
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2202
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2203 2204
	}

2205
	return err ? err : val;
2206 2207
}

2208
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2209
{
2210 2211
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2212
	int err;
2213

2214 2215 2216
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2217
	mutex_lock(&chip->reg_lock);
2218
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2219
	mutex_unlock(&chip->reg_lock);
2220 2221

	return err;
2222 2223
}

2224
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2225 2226
				   struct device_node *np,
				   bool external)
2227 2228
{
	static int index;
2229
	struct mv88e6xxx_mdio_bus *mdio_bus;
2230 2231 2232
	struct mii_bus *bus;
	int err;

2233
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2234 2235 2236
	if (!bus)
		return -ENOMEM;

2237
	mdio_bus = bus->priv;
2238
	mdio_bus->bus = bus;
2239
	mdio_bus->chip = chip;
2240 2241
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2242

2243 2244 2245 2246 2247 2248 2249 2250 2251 2252
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2253
	bus->parent = chip->dev;
2254

2255 2256
	if (np)
		err = of_mdiobus_register(bus, np);
2257 2258 2259
	else
		err = mdiobus_register(bus);
	if (err) {
2260
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2261
		return err;
2262
	}
2263 2264 2265 2266 2267

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2268 2269

	return 0;
2270
}
2271

2272 2273 2274 2275 2276
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2277

2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2308 2309
}

2310
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2311 2312

{
2313 2314
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2315

2316 2317
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2318

2319 2320
		mdiobus_unregister(bus);
	}
2321 2322
}

2323 2324
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2325
	struct mv88e6xxx_chip *chip = ds->priv;
2326 2327 2328 2329 2330 2331 2332

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2333
	struct mv88e6xxx_chip *chip = ds->priv;
2334 2335
	int err;

2336 2337
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2338

2339 2340
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2354
	struct mv88e6xxx_chip *chip = ds->priv;
2355 2356
	int err;

2357 2358 2359
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2360 2361 2362 2363
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2364
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2365 2366 2367 2368 2369
	mutex_unlock(&chip->reg_lock);

	return err;
}

2370
static const struct mv88e6xxx_ops mv88e6085_ops = {
2371
	/* MV88E6XXX_FAMILY_6097 */
2372
	.irl_init_all = mv88e6352_g2_irl_init_all,
2373
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2374 2375
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2376
	.port_set_link = mv88e6xxx_port_set_link,
2377
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2378
	.port_set_speed = mv88e6185_port_set_speed,
2379
	.port_tag_remap = mv88e6095_port_tag_remap,
2380
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2381
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2382
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2383
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2384
	.port_pause_limit = mv88e6097_port_pause_limit,
2385
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2386
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2387
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2388 2389
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2390
	.stats_get_stats = mv88e6095_stats_get_stats,
2391 2392
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2393
	.watchdog_ops = &mv88e6097_watchdog_ops,
2394
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2395
	.pot_clear = mv88e6xxx_g2_pot_clear,
2396 2397
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2398
	.reset = mv88e6185_g1_reset,
2399
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2400
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2401 2402 2403
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2404
	/* MV88E6XXX_FAMILY_6095 */
2405
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2406 2407
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2408
	.port_set_link = mv88e6xxx_port_set_link,
2409
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2410
	.port_set_speed = mv88e6185_port_set_speed,
2411
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2412
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2413
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2414
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2415 2416
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2417
	.stats_get_stats = mv88e6095_stats_get_stats,
2418
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2419 2420
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2421
	.reset = mv88e6185_g1_reset,
2422
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2423
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2424 2425
};

2426
static const struct mv88e6xxx_ops mv88e6097_ops = {
2427
	/* MV88E6XXX_FAMILY_6097 */
2428
	.irl_init_all = mv88e6352_g2_irl_init_all,
2429 2430 2431 2432 2433 2434
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2435
	.port_tag_remap = mv88e6095_port_tag_remap,
2436
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2437
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2438
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2439
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2440
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2441
	.port_pause_limit = mv88e6097_port_pause_limit,
2442
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2443
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2444 2445 2446 2447
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2448 2449
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2450
	.watchdog_ops = &mv88e6097_watchdog_ops,
2451
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2452
	.pot_clear = mv88e6xxx_g2_pot_clear,
2453
	.reset = mv88e6352_g1_reset,
2454
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2455
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2456 2457
};

2458
static const struct mv88e6xxx_ops mv88e6123_ops = {
2459
	/* MV88E6XXX_FAMILY_6165 */
2460
	.irl_init_all = mv88e6352_g2_irl_init_all,
2461
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2462 2463
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2464
	.port_set_link = mv88e6xxx_port_set_link,
2465
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2466
	.port_set_speed = mv88e6185_port_set_speed,
2467
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2468
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2469
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2470
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2471
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2472 2473
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2474
	.stats_get_stats = mv88e6095_stats_get_stats,
2475 2476
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2477
	.watchdog_ops = &mv88e6097_watchdog_ops,
2478
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2479
	.pot_clear = mv88e6xxx_g2_pot_clear,
2480
	.reset = mv88e6352_g1_reset,
2481
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2482
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2483 2484 2485
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2486
	/* MV88E6XXX_FAMILY_6185 */
2487
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2488 2489
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2490
	.port_set_link = mv88e6xxx_port_set_link,
2491
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2492
	.port_set_speed = mv88e6185_port_set_speed,
2493
	.port_tag_remap = mv88e6095_port_tag_remap,
2494
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2495
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2496
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2497
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2498
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2499
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2500
	.port_pause_limit = mv88e6097_port_pause_limit,
2501
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2502 2503
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2504
	.stats_get_stats = mv88e6095_stats_get_stats,
2505 2506
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2507
	.watchdog_ops = &mv88e6097_watchdog_ops,
2508
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2509 2510
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2511
	.reset = mv88e6185_g1_reset,
2512
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2513
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2514 2515
};

2516 2517
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2518
	.irl_init_all = mv88e6352_g2_irl_init_all,
2519 2520 2521 2522 2523
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2524 2525
	.phy_energy_detect_read = mv88e6352_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6352_phy_energy_detect_write,
2526 2527 2528 2529 2530 2531 2532 2533
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2534
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2535
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2536
	.port_pause_limit = mv88e6097_port_pause_limit,
2537 2538 2539 2540 2541 2542
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2543 2544
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2545 2546
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2547
	.pot_clear = mv88e6xxx_g2_pot_clear,
2548
	.reset = mv88e6352_g1_reset,
2549
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2550
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2551 2552
};

2553
static const struct mv88e6xxx_ops mv88e6161_ops = {
2554
	/* MV88E6XXX_FAMILY_6165 */
2555
	.irl_init_all = mv88e6352_g2_irl_init_all,
2556
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2557 2558
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2559
	.port_set_link = mv88e6xxx_port_set_link,
2560
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2561
	.port_set_speed = mv88e6185_port_set_speed,
2562
	.port_tag_remap = mv88e6095_port_tag_remap,
2563
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2564
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2565
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2566
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2567
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2568
	.port_pause_limit = mv88e6097_port_pause_limit,
2569
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2570
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2571
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2572 2573
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2574
	.stats_get_stats = mv88e6095_stats_get_stats,
2575 2576
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2577
	.watchdog_ops = &mv88e6097_watchdog_ops,
2578
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2579
	.pot_clear = mv88e6xxx_g2_pot_clear,
2580
	.reset = mv88e6352_g1_reset,
2581
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2582
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2583 2584 2585
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2586
	/* MV88E6XXX_FAMILY_6165 */
2587
	.irl_init_all = mv88e6352_g2_irl_init_all,
2588
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2589 2590
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2591
	.port_set_link = mv88e6xxx_port_set_link,
2592
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2593
	.port_set_speed = mv88e6185_port_set_speed,
2594
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2595
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2596
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2597 2598
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2599
	.stats_get_stats = mv88e6095_stats_get_stats,
2600 2601
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2602
	.watchdog_ops = &mv88e6097_watchdog_ops,
2603
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2604
	.pot_clear = mv88e6xxx_g2_pot_clear,
2605
	.reset = mv88e6352_g1_reset,
2606
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2607
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2608 2609 2610
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2611
	/* MV88E6XXX_FAMILY_6351 */
2612
	.irl_init_all = mv88e6352_g2_irl_init_all,
2613
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2614 2615
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2616
	.port_set_link = mv88e6xxx_port_set_link,
2617
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2618
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2619
	.port_set_speed = mv88e6185_port_set_speed,
2620
	.port_tag_remap = mv88e6095_port_tag_remap,
2621
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2622
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2623
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2624
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2625
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2626
	.port_pause_limit = mv88e6097_port_pause_limit,
2627
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2628
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2629
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2630 2631
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2632
	.stats_get_stats = mv88e6095_stats_get_stats,
2633 2634
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2635
	.watchdog_ops = &mv88e6097_watchdog_ops,
2636
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2637
	.pot_clear = mv88e6xxx_g2_pot_clear,
2638
	.reset = mv88e6352_g1_reset,
2639
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2640
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2641 2642 2643
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2644
	/* MV88E6XXX_FAMILY_6352 */
2645
	.irl_init_all = mv88e6352_g2_irl_init_all,
2646 2647
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2648
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2649 2650
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2651 2652
	.phy_energy_detect_read = mv88e6352_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6352_phy_energy_detect_write,
2653
	.port_set_link = mv88e6xxx_port_set_link,
2654
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2655
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2656
	.port_set_speed = mv88e6352_port_set_speed,
2657
	.port_tag_remap = mv88e6095_port_tag_remap,
2658
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2659
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2660
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2661
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2662
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2663
	.port_pause_limit = mv88e6097_port_pause_limit,
2664
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2665
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2666
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2667 2668
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2669
	.stats_get_stats = mv88e6095_stats_get_stats,
2670 2671
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2672
	.watchdog_ops = &mv88e6097_watchdog_ops,
2673
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2674
	.pot_clear = mv88e6xxx_g2_pot_clear,
2675
	.reset = mv88e6352_g1_reset,
2676
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2677
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2678
	.serdes_power = mv88e6352_serdes_power,
2679 2680 2681
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2682
	/* MV88E6XXX_FAMILY_6351 */
2683
	.irl_init_all = mv88e6352_g2_irl_init_all,
2684
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2685 2686
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2687
	.port_set_link = mv88e6xxx_port_set_link,
2688
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2689
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2690
	.port_set_speed = mv88e6185_port_set_speed,
2691
	.port_tag_remap = mv88e6095_port_tag_remap,
2692
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2693
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2694
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2695
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2696
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2697
	.port_pause_limit = mv88e6097_port_pause_limit,
2698
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2699
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2700
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2701 2702
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2703
	.stats_get_stats = mv88e6095_stats_get_stats,
2704 2705
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2706
	.watchdog_ops = &mv88e6097_watchdog_ops,
2707
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2708
	.pot_clear = mv88e6xxx_g2_pot_clear,
2709
	.reset = mv88e6352_g1_reset,
2710
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2711
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2712 2713 2714
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2715
	/* MV88E6XXX_FAMILY_6352 */
2716
	.irl_init_all = mv88e6352_g2_irl_init_all,
2717 2718
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2719
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2720 2721
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2722 2723
	.phy_energy_detect_read = mv88e6352_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6352_phy_energy_detect_write,
2724
	.port_set_link = mv88e6xxx_port_set_link,
2725
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2726
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2727
	.port_set_speed = mv88e6352_port_set_speed,
2728
	.port_tag_remap = mv88e6095_port_tag_remap,
2729
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2730
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2731
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2732
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2733
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2734
	.port_pause_limit = mv88e6097_port_pause_limit,
2735
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2736
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2737
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2738 2739
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2740
	.stats_get_stats = mv88e6095_stats_get_stats,
2741 2742
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2743
	.watchdog_ops = &mv88e6097_watchdog_ops,
2744
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2745
	.pot_clear = mv88e6xxx_g2_pot_clear,
2746
	.reset = mv88e6352_g1_reset,
2747
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2748
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2749
	.serdes_power = mv88e6352_serdes_power,
2750 2751 2752
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2753
	/* MV88E6XXX_FAMILY_6185 */
2754
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2755 2756
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2757
	.port_set_link = mv88e6xxx_port_set_link,
2758
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2759
	.port_set_speed = mv88e6185_port_set_speed,
2760
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2761
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2762
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2763
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2764
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2765 2766
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2767
	.stats_get_stats = mv88e6095_stats_get_stats,
2768 2769
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2770
	.watchdog_ops = &mv88e6097_watchdog_ops,
2771
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2772 2773
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2774
	.reset = mv88e6185_g1_reset,
2775
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2776
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2777 2778
};

2779
static const struct mv88e6xxx_ops mv88e6190_ops = {
2780
	/* MV88E6XXX_FAMILY_6390 */
2781
	.irl_init_all = mv88e6390_g2_irl_init_all,
2782 2783
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2784 2785 2786
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2787 2788
	.phy_energy_detect_read = mv88e6390_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6390_phy_energy_detect_write,
2789 2790 2791 2792
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2793
	.port_tag_remap = mv88e6390_port_tag_remap,
2794
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2795
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2796
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2797
	.port_pause_limit = mv88e6390_port_pause_limit,
2798
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2799
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2800
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2801
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2802 2803
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2804
	.stats_get_stats = mv88e6390_stats_get_stats,
2805 2806
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2807
	.watchdog_ops = &mv88e6390_watchdog_ops,
2808
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2809
	.pot_clear = mv88e6xxx_g2_pot_clear,
2810
	.reset = mv88e6352_g1_reset,
2811 2812
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2813
	.serdes_power = mv88e6390_serdes_power,
2814 2815 2816
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2817
	/* MV88E6XXX_FAMILY_6390 */
2818
	.irl_init_all = mv88e6390_g2_irl_init_all,
2819 2820
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2821 2822 2823
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2824 2825
	.phy_energy_detect_read = mv88e6390_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6390_phy_energy_detect_write,
2826 2827 2828 2829
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2830
	.port_tag_remap = mv88e6390_port_tag_remap,
2831
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2832
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2833
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2834
	.port_pause_limit = mv88e6390_port_pause_limit,
2835
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2836
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2837
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2838
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2839 2840
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2841
	.stats_get_stats = mv88e6390_stats_get_stats,
2842 2843
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2844
	.watchdog_ops = &mv88e6390_watchdog_ops,
2845
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2846
	.pot_clear = mv88e6xxx_g2_pot_clear,
2847
	.reset = mv88e6352_g1_reset,
2848 2849
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2850
	.serdes_power = mv88e6390_serdes_power,
2851 2852 2853
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2854
	/* MV88E6XXX_FAMILY_6390 */
2855
	.irl_init_all = mv88e6390_g2_irl_init_all,
2856 2857
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2858 2859 2860
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2861 2862
	.phy_energy_detect_read = mv88e6390_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6390_phy_energy_detect_write,
2863 2864 2865 2866
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2867
	.port_tag_remap = mv88e6390_port_tag_remap,
2868
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2869
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2870
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2871
	.port_pause_limit = mv88e6390_port_pause_limit,
2872
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2873
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2874
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2875
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2876 2877
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2878
	.stats_get_stats = mv88e6390_stats_get_stats,
2879 2880
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2881
	.watchdog_ops = &mv88e6390_watchdog_ops,
2882
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2883
	.pot_clear = mv88e6xxx_g2_pot_clear,
2884
	.reset = mv88e6352_g1_reset,
2885 2886
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2887
	.serdes_power = mv88e6390_serdes_power,
2888 2889
};

2890
static const struct mv88e6xxx_ops mv88e6240_ops = {
2891
	/* MV88E6XXX_FAMILY_6352 */
2892
	.irl_init_all = mv88e6352_g2_irl_init_all,
2893 2894
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2895
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2896 2897
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2898 2899
	.phy_energy_detect_read = mv88e6352_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6352_phy_energy_detect_write,
2900
	.port_set_link = mv88e6xxx_port_set_link,
2901
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2902
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2903
	.port_set_speed = mv88e6352_port_set_speed,
2904
	.port_tag_remap = mv88e6095_port_tag_remap,
2905
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2906
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2907
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2908
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2909
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2910
	.port_pause_limit = mv88e6097_port_pause_limit,
2911
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2912
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2913
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2914 2915
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2916
	.stats_get_stats = mv88e6095_stats_get_stats,
2917 2918
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2919
	.watchdog_ops = &mv88e6097_watchdog_ops,
2920
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2921
	.pot_clear = mv88e6xxx_g2_pot_clear,
2922
	.reset = mv88e6352_g1_reset,
2923
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2924
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2925
	.serdes_power = mv88e6352_serdes_power,
2926 2927
};

2928
static const struct mv88e6xxx_ops mv88e6290_ops = {
2929
	/* MV88E6XXX_FAMILY_6390 */
2930
	.irl_init_all = mv88e6390_g2_irl_init_all,
2931 2932
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2933 2934 2935
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2936 2937
	.phy_energy_detect_read = mv88e6390_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6390_phy_energy_detect_write,
2938 2939 2940 2941
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2942
	.port_tag_remap = mv88e6390_port_tag_remap,
2943
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2944
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2945
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2946
	.port_pause_limit = mv88e6390_port_pause_limit,
2947
	.port_set_cmode = mv88e6390x_port_set_cmode,
2948
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2949
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2950
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2951
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2952 2953
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2954
	.stats_get_stats = mv88e6390_stats_get_stats,
2955 2956
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2957
	.watchdog_ops = &mv88e6390_watchdog_ops,
2958
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2959
	.pot_clear = mv88e6xxx_g2_pot_clear,
2960
	.reset = mv88e6352_g1_reset,
2961 2962
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2963
	.serdes_power = mv88e6390_serdes_power,
2964 2965
};

2966
static const struct mv88e6xxx_ops mv88e6320_ops = {
2967
	/* MV88E6XXX_FAMILY_6320 */
2968
	.irl_init_all = mv88e6352_g2_irl_init_all,
2969 2970
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2971
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2972 2973
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2974 2975
	.phy_energy_detect_read = mv88e6352_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6352_phy_energy_detect_write,
2976
	.port_set_link = mv88e6xxx_port_set_link,
2977
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2978
	.port_set_speed = mv88e6185_port_set_speed,
2979
	.port_tag_remap = mv88e6095_port_tag_remap,
2980
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2981
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2982
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2983
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2984
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2985
	.port_pause_limit = mv88e6097_port_pause_limit,
2986
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2987
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2988
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2989 2990
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2991
	.stats_get_stats = mv88e6320_stats_get_stats,
2992 2993
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2994
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2995
	.pot_clear = mv88e6xxx_g2_pot_clear,
2996
	.reset = mv88e6352_g1_reset,
2997
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2998
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2999 3000 3001
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3002
	/* MV88E6XXX_FAMILY_6320 */
3003
	.irl_init_all = mv88e6352_g2_irl_init_all,
3004 3005
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3006
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3007 3008
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3009 3010
	.phy_energy_detect_read = mv88e6352_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6352_phy_energy_detect_write,
3011
	.port_set_link = mv88e6xxx_port_set_link,
3012
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3013
	.port_set_speed = mv88e6185_port_set_speed,
3014
	.port_tag_remap = mv88e6095_port_tag_remap,
3015
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3016
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3017
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3018
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3019
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3020
	.port_pause_limit = mv88e6097_port_pause_limit,
3021
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3022
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3023
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3024 3025
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3026
	.stats_get_stats = mv88e6320_stats_get_stats,
3027 3028
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3029
	.reset = mv88e6352_g1_reset,
3030
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3031
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3032 3033
};

3034 3035
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3036
	.irl_init_all = mv88e6352_g2_irl_init_all,
3037 3038 3039 3040 3041
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3042 3043
	.phy_energy_detect_read = mv88e6352_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6352_phy_energy_detect_write,
3044 3045 3046 3047 3048 3049 3050 3051
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3052
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3053
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3054
	.port_pause_limit = mv88e6097_port_pause_limit,
3055 3056 3057 3058 3059 3060
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3061 3062
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3063 3064
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3065
	.pot_clear = mv88e6xxx_g2_pot_clear,
3066
	.reset = mv88e6352_g1_reset,
3067
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3068
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3069 3070
};

3071
static const struct mv88e6xxx_ops mv88e6350_ops = {
3072
	/* MV88E6XXX_FAMILY_6351 */
3073
	.irl_init_all = mv88e6352_g2_irl_init_all,
3074
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3075 3076
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3077
	.port_set_link = mv88e6xxx_port_set_link,
3078
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3079
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3080
	.port_set_speed = mv88e6185_port_set_speed,
3081
	.port_tag_remap = mv88e6095_port_tag_remap,
3082
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3083
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3084
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3085
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3086
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3087
	.port_pause_limit = mv88e6097_port_pause_limit,
3088
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3089
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3090
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3091 3092
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3093
	.stats_get_stats = mv88e6095_stats_get_stats,
3094 3095
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3096
	.watchdog_ops = &mv88e6097_watchdog_ops,
3097
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3098
	.pot_clear = mv88e6xxx_g2_pot_clear,
3099
	.reset = mv88e6352_g1_reset,
3100
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3101
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3102 3103 3104
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3105
	/* MV88E6XXX_FAMILY_6351 */
3106
	.irl_init_all = mv88e6352_g2_irl_init_all,
3107
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3108 3109
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3110
	.port_set_link = mv88e6xxx_port_set_link,
3111
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3112
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3113
	.port_set_speed = mv88e6185_port_set_speed,
3114
	.port_tag_remap = mv88e6095_port_tag_remap,
3115
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3116
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3117
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3118
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3119
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3120
	.port_pause_limit = mv88e6097_port_pause_limit,
3121
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3122
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3123
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3124 3125
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3126
	.stats_get_stats = mv88e6095_stats_get_stats,
3127 3128
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3129
	.watchdog_ops = &mv88e6097_watchdog_ops,
3130
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3131
	.pot_clear = mv88e6xxx_g2_pot_clear,
3132
	.reset = mv88e6352_g1_reset,
3133
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3134
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3135 3136 3137
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3138
	/* MV88E6XXX_FAMILY_6352 */
3139
	.irl_init_all = mv88e6352_g2_irl_init_all,
3140 3141
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3142
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3143 3144
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3145 3146
	.phy_energy_detect_read = mv88e6352_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6352_phy_energy_detect_write,
3147
	.port_set_link = mv88e6xxx_port_set_link,
3148
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3149
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3150
	.port_set_speed = mv88e6352_port_set_speed,
3151
	.port_tag_remap = mv88e6095_port_tag_remap,
3152
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3153
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3154
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3155
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3156
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3157
	.port_pause_limit = mv88e6097_port_pause_limit,
3158
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3159
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3160
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3161 3162
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3163
	.stats_get_stats = mv88e6095_stats_get_stats,
3164 3165
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3166
	.watchdog_ops = &mv88e6097_watchdog_ops,
3167
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3168
	.pot_clear = mv88e6xxx_g2_pot_clear,
3169
	.reset = mv88e6352_g1_reset,
3170
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3171
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3172
	.serdes_power = mv88e6352_serdes_power,
3173 3174
};

3175
static const struct mv88e6xxx_ops mv88e6390_ops = {
3176
	/* MV88E6XXX_FAMILY_6390 */
3177
	.irl_init_all = mv88e6390_g2_irl_init_all,
3178 3179
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3180 3181 3182
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3183 3184
	.phy_energy_detect_read = mv88e6390_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6390_phy_energy_detect_write,
3185 3186 3187 3188
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3189
	.port_tag_remap = mv88e6390_port_tag_remap,
3190
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3191
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3192
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3193
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3194
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3195
	.port_pause_limit = mv88e6390_port_pause_limit,
3196
	.port_set_cmode = mv88e6390x_port_set_cmode,
3197
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3198
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3199
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3200
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3201 3202
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3203
	.stats_get_stats = mv88e6390_stats_get_stats,
3204 3205
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3206
	.watchdog_ops = &mv88e6390_watchdog_ops,
3207
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3208
	.pot_clear = mv88e6xxx_g2_pot_clear,
3209
	.reset = mv88e6352_g1_reset,
3210 3211
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3212
	.serdes_power = mv88e6390_serdes_power,
3213 3214 3215
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3216
	/* MV88E6XXX_FAMILY_6390 */
3217
	.irl_init_all = mv88e6390_g2_irl_init_all,
3218 3219
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3220 3221 3222
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3223 3224
	.phy_energy_detect_read = mv88e6390_phy_energy_detect_read,
	.phy_energy_detect_write = mv88e6390_phy_energy_detect_write,
3225 3226 3227 3228
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3229
	.port_tag_remap = mv88e6390_port_tag_remap,
3230
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3231
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3232
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3233
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3234
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3235
	.port_pause_limit = mv88e6390_port_pause_limit,
3236
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3237
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3238
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3239
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3240 3241
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3242
	.stats_get_stats = mv88e6390_stats_get_stats,
3243 3244
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3245
	.watchdog_ops = &mv88e6390_watchdog_ops,
3246
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3247
	.pot_clear = mv88e6xxx_g2_pot_clear,
3248
	.reset = mv88e6352_g1_reset,
3249 3250
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3251
	.serdes_power = mv88e6390_serdes_power,
3252 3253
};

3254 3255
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3256
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3257 3258 3259 3260
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3261
		.max_vid = 4095,
3262
		.port_base_addr = 0x10,
3263
		.global1_addr = 0x1b,
3264
		.global2_addr = 0x1c,
3265
		.age_time_coeff = 15000,
3266
		.g1_irqs = 8,
3267
		.g2_irqs = 10,
3268
		.atu_move_port_mask = 0xf,
3269
		.pvt = true,
3270
		.tag_protocol = DSA_TAG_PROTO_DSA,
3271
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3272
		.ops = &mv88e6085_ops,
3273 3274 3275
	},

	[MV88E6095] = {
3276
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3277 3278 3279 3280
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3281
		.max_vid = 4095,
3282
		.port_base_addr = 0x10,
3283
		.global1_addr = 0x1b,
3284
		.global2_addr = 0x1c,
3285
		.age_time_coeff = 15000,
3286
		.g1_irqs = 8,
3287
		.atu_move_port_mask = 0xf,
3288
		.tag_protocol = DSA_TAG_PROTO_DSA,
3289
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3290
		.ops = &mv88e6095_ops,
3291 3292
	},

3293
	[MV88E6097] = {
3294
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3295 3296 3297 3298
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3299
		.max_vid = 4095,
3300 3301
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3302
		.global2_addr = 0x1c,
3303
		.age_time_coeff = 15000,
3304
		.g1_irqs = 8,
3305
		.g2_irqs = 10,
3306
		.atu_move_port_mask = 0xf,
3307
		.pvt = true,
3308
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3309 3310 3311 3312
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3313
	[MV88E6123] = {
3314
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3315 3316 3317 3318
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3319
		.max_vid = 4095,
3320
		.port_base_addr = 0x10,
3321
		.global1_addr = 0x1b,
3322
		.global2_addr = 0x1c,
3323
		.age_time_coeff = 15000,
3324
		.g1_irqs = 9,
3325
		.g2_irqs = 10,
3326
		.atu_move_port_mask = 0xf,
3327
		.pvt = true,
3328
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3329
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3330
		.ops = &mv88e6123_ops,
3331 3332 3333
	},

	[MV88E6131] = {
3334
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3335 3336 3337 3338
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3339
		.max_vid = 4095,
3340
		.port_base_addr = 0x10,
3341
		.global1_addr = 0x1b,
3342
		.global2_addr = 0x1c,
3343
		.age_time_coeff = 15000,
3344
		.g1_irqs = 9,
3345
		.atu_move_port_mask = 0xf,
3346
		.tag_protocol = DSA_TAG_PROTO_DSA,
3347
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3348
		.ops = &mv88e6131_ops,
3349 3350
	},

3351
	[MV88E6141] = {
3352
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3353 3354 3355 3356
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3357
		.max_vid = 4095,
3358 3359
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3360
		.global2_addr = 0x1c,
3361 3362
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3363
		.g2_irqs = 10,
3364
		.pvt = true,
3365 3366 3367 3368 3369
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3370
	[MV88E6161] = {
3371
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3372 3373 3374 3375
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3376
		.max_vid = 4095,
3377
		.port_base_addr = 0x10,
3378
		.global1_addr = 0x1b,
3379
		.global2_addr = 0x1c,
3380
		.age_time_coeff = 15000,
3381
		.g1_irqs = 9,
3382
		.g2_irqs = 10,
3383
		.atu_move_port_mask = 0xf,
3384
		.pvt = true,
3385
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3386
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3387
		.ops = &mv88e6161_ops,
3388 3389 3390
	},

	[MV88E6165] = {
3391
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3392 3393 3394 3395
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3396
		.max_vid = 4095,
3397
		.port_base_addr = 0x10,
3398
		.global1_addr = 0x1b,
3399
		.global2_addr = 0x1c,
3400
		.age_time_coeff = 15000,
3401
		.g1_irqs = 9,
3402
		.g2_irqs = 10,
3403
		.atu_move_port_mask = 0xf,
3404
		.pvt = true,
3405
		.tag_protocol = DSA_TAG_PROTO_DSA,
3406
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3407
		.ops = &mv88e6165_ops,
3408 3409 3410
	},

	[MV88E6171] = {
3411
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3412 3413 3414 3415
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3416
		.max_vid = 4095,
3417
		.port_base_addr = 0x10,
3418
		.global1_addr = 0x1b,
3419
		.global2_addr = 0x1c,
3420
		.age_time_coeff = 15000,
3421
		.g1_irqs = 9,
3422
		.g2_irqs = 10,
3423
		.atu_move_port_mask = 0xf,
3424
		.pvt = true,
3425
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3426
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3427
		.ops = &mv88e6171_ops,
3428 3429 3430
	},

	[MV88E6172] = {
3431
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3432 3433 3434 3435
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3436
		.max_vid = 4095,
3437
		.port_base_addr = 0x10,
3438
		.global1_addr = 0x1b,
3439
		.global2_addr = 0x1c,
3440
		.age_time_coeff = 15000,
3441
		.g1_irqs = 9,
3442
		.g2_irqs = 10,
3443
		.atu_move_port_mask = 0xf,
3444
		.pvt = true,
3445
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3446
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3447
		.ops = &mv88e6172_ops,
3448 3449 3450
	},

	[MV88E6175] = {
3451
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3452 3453 3454 3455
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3456
		.max_vid = 4095,
3457
		.port_base_addr = 0x10,
3458
		.global1_addr = 0x1b,
3459
		.global2_addr = 0x1c,
3460
		.age_time_coeff = 15000,
3461
		.g1_irqs = 9,
3462
		.g2_irqs = 10,
3463
		.atu_move_port_mask = 0xf,
3464
		.pvt = true,
3465
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3466
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3467
		.ops = &mv88e6175_ops,
3468 3469 3470
	},

	[MV88E6176] = {
3471
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3472 3473 3474 3475
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3476
		.max_vid = 4095,
3477
		.port_base_addr = 0x10,
3478
		.global1_addr = 0x1b,
3479
		.global2_addr = 0x1c,
3480
		.age_time_coeff = 15000,
3481
		.g1_irqs = 9,
3482
		.g2_irqs = 10,
3483
		.atu_move_port_mask = 0xf,
3484
		.pvt = true,
3485
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3486
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3487
		.ops = &mv88e6176_ops,
3488 3489 3490
	},

	[MV88E6185] = {
3491
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3492 3493 3494 3495
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3496
		.max_vid = 4095,
3497
		.port_base_addr = 0x10,
3498
		.global1_addr = 0x1b,
3499
		.global2_addr = 0x1c,
3500
		.age_time_coeff = 15000,
3501
		.g1_irqs = 8,
3502
		.atu_move_port_mask = 0xf,
3503
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3504
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3505
		.ops = &mv88e6185_ops,
3506 3507
	},

3508
	[MV88E6190] = {
3509
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3510 3511 3512 3513
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3514
		.max_vid = 8191,
3515 3516
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3517
		.global2_addr = 0x1c,
3518
		.tag_protocol = DSA_TAG_PROTO_DSA,
3519
		.age_time_coeff = 3750,
3520
		.g1_irqs = 9,
3521
		.g2_irqs = 14,
3522
		.pvt = true,
3523
		.atu_move_port_mask = 0x1f,
3524 3525 3526 3527 3528
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3529
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3530 3531 3532 3533
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3534
		.max_vid = 8191,
3535 3536
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3537
		.global2_addr = 0x1c,
3538
		.age_time_coeff = 3750,
3539
		.g1_irqs = 9,
3540
		.g2_irqs = 14,
3541
		.atu_move_port_mask = 0x1f,
3542
		.pvt = true,
3543
		.tag_protocol = DSA_TAG_PROTO_DSA,
3544 3545 3546 3547 3548
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3549
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3550 3551 3552 3553
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3554
		.max_vid = 8191,
3555 3556
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3557
		.global2_addr = 0x1c,
3558
		.age_time_coeff = 3750,
3559
		.g1_irqs = 9,
3560
		.g2_irqs = 14,
3561
		.atu_move_port_mask = 0x1f,
3562
		.pvt = true,
3563
		.tag_protocol = DSA_TAG_PROTO_DSA,
3564
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3565
		.ops = &mv88e6191_ops,
3566 3567
	},

3568
	[MV88E6240] = {
3569
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3570 3571 3572 3573
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3574
		.max_vid = 4095,
3575
		.port_base_addr = 0x10,
3576
		.global1_addr = 0x1b,
3577
		.global2_addr = 0x1c,
3578
		.age_time_coeff = 15000,
3579
		.g1_irqs = 9,
3580
		.g2_irqs = 10,
3581
		.atu_move_port_mask = 0xf,
3582
		.pvt = true,
3583
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3584
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3585
		.ops = &mv88e6240_ops,
3586 3587
	},

3588
	[MV88E6290] = {
3589
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3590 3591 3592 3593
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3594
		.max_vid = 8191,
3595 3596
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3597
		.global2_addr = 0x1c,
3598
		.age_time_coeff = 3750,
3599
		.g1_irqs = 9,
3600
		.g2_irqs = 14,
3601
		.atu_move_port_mask = 0x1f,
3602
		.pvt = true,
3603
		.tag_protocol = DSA_TAG_PROTO_DSA,
3604 3605 3606 3607
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3608
	[MV88E6320] = {
3609
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3610 3611 3612 3613
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3614
		.max_vid = 4095,
3615
		.port_base_addr = 0x10,
3616
		.global1_addr = 0x1b,
3617
		.global2_addr = 0x1c,
3618
		.age_time_coeff = 15000,
3619
		.g1_irqs = 8,
3620
		.atu_move_port_mask = 0xf,
3621
		.pvt = true,
3622
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3623
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3624
		.ops = &mv88e6320_ops,
3625 3626 3627
	},

	[MV88E6321] = {
3628
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3629 3630 3631 3632
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3633
		.max_vid = 4095,
3634
		.port_base_addr = 0x10,
3635
		.global1_addr = 0x1b,
3636
		.global2_addr = 0x1c,
3637
		.age_time_coeff = 15000,
3638
		.g1_irqs = 8,
3639
		.atu_move_port_mask = 0xf,
3640
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3641
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3642
		.ops = &mv88e6321_ops,
3643 3644
	},

3645
	[MV88E6341] = {
3646
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3647 3648 3649 3650
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3651
		.max_vid = 4095,
3652 3653
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3654
		.global2_addr = 0x1c,
3655
		.age_time_coeff = 3750,
3656
		.atu_move_port_mask = 0x1f,
3657
		.g2_irqs = 10,
3658
		.pvt = true,
3659 3660 3661 3662 3663
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3664
	[MV88E6350] = {
3665
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3666 3667 3668 3669
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3670
		.max_vid = 4095,
3671
		.port_base_addr = 0x10,
3672
		.global1_addr = 0x1b,
3673
		.global2_addr = 0x1c,
3674
		.age_time_coeff = 15000,
3675
		.g1_irqs = 9,
3676
		.g2_irqs = 10,
3677
		.atu_move_port_mask = 0xf,
3678
		.pvt = true,
3679
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3680
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3681
		.ops = &mv88e6350_ops,
3682 3683 3684
	},

	[MV88E6351] = {
3685
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3686 3687 3688 3689
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3690
		.max_vid = 4095,
3691
		.port_base_addr = 0x10,
3692
		.global1_addr = 0x1b,
3693
		.global2_addr = 0x1c,
3694
		.age_time_coeff = 15000,
3695
		.g1_irqs = 9,
3696
		.g2_irqs = 10,
3697
		.atu_move_port_mask = 0xf,
3698
		.pvt = true,
3699
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3700
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3701
		.ops = &mv88e6351_ops,
3702 3703 3704
	},

	[MV88E6352] = {
3705
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3706 3707 3708 3709
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3710
		.max_vid = 4095,
3711
		.port_base_addr = 0x10,
3712
		.global1_addr = 0x1b,
3713
		.global2_addr = 0x1c,
3714
		.age_time_coeff = 15000,
3715
		.g1_irqs = 9,
3716
		.g2_irqs = 10,
3717
		.atu_move_port_mask = 0xf,
3718
		.pvt = true,
3719
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3720
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3721
		.ops = &mv88e6352_ops,
3722
	},
3723
	[MV88E6390] = {
3724
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3725 3726 3727 3728
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3729
		.max_vid = 8191,
3730 3731
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3732
		.global2_addr = 0x1c,
3733
		.age_time_coeff = 3750,
3734
		.g1_irqs = 9,
3735
		.g2_irqs = 14,
3736
		.atu_move_port_mask = 0x1f,
3737
		.pvt = true,
3738
		.tag_protocol = DSA_TAG_PROTO_DSA,
3739 3740 3741 3742
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3743
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3744 3745 3746 3747
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3748
		.max_vid = 8191,
3749 3750
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3751
		.global2_addr = 0x1c,
3752
		.age_time_coeff = 3750,
3753
		.g1_irqs = 9,
3754
		.g2_irqs = 14,
3755
		.atu_move_port_mask = 0x1f,
3756
		.pvt = true,
3757
		.tag_protocol = DSA_TAG_PROTO_DSA,
3758 3759 3760
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3761 3762
};

3763
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3764
{
3765
	int i;
3766

3767 3768 3769
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3770 3771 3772 3773

	return NULL;
}

3774
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3775 3776
{
	const struct mv88e6xxx_info *info;
3777 3778 3779
	unsigned int prod_num, rev;
	u16 id;
	int err;
3780

3781
	mutex_lock(&chip->reg_lock);
3782
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3783 3784 3785
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3786

3787 3788
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3789 3790 3791 3792 3793

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3794
	/* Update the compatible info with the probed one */
3795
	chip->info = info;
3796

3797 3798 3799 3800
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3801 3802
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3803 3804 3805 3806

	return 0;
}

3807
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3808
{
3809
	struct mv88e6xxx_chip *chip;
3810

3811 3812
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3813 3814
		return NULL;

3815
	chip->dev = dev;
3816

3817
	mutex_init(&chip->reg_lock);
3818
	INIT_LIST_HEAD(&chip->mdios);
3819

3820
	return chip;
3821 3822
}

3823
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3824 3825
			      struct mii_bus *bus, int sw_addr)
{
3826
	if (sw_addr == 0)
3827
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3828
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3829
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3830 3831 3832
	else
		return -EINVAL;

3833 3834
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3835 3836 3837 3838

	return 0;
}

3839 3840
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3841
	struct mv88e6xxx_chip *chip = ds->priv;
3842

3843
	return chip->info->tag_protocol;
3844 3845
}

3846 3847 3848
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3849
{
3850
	struct mv88e6xxx_chip *chip;
3851
	struct mii_bus *bus;
3852
	int err;
3853

3854
	bus = dsa_host_dev_to_mii_bus(host_dev);
3855 3856 3857
	if (!bus)
		return NULL;

3858 3859
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3860 3861
		return NULL;

3862
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3863
	chip->info = &mv88e6xxx_table[MV88E6085];
3864

3865
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3866 3867 3868
	if (err)
		goto free;

3869
	err = mv88e6xxx_detect(chip);
3870
	if (err)
3871
		goto free;
3872

3873 3874 3875 3876 3877 3878
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3879 3880
	mv88e6xxx_phy_init(chip);

3881
	err = mv88e6xxx_mdios_register(chip, NULL);
3882
	if (err)
3883
		goto free;
3884

3885
	*priv = chip;
3886

3887
	return chip->info->name;
3888
free:
3889
	devm_kfree(dsa_dev, chip);
3890 3891

	return NULL;
3892 3893
}

3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3909
	struct mv88e6xxx_chip *chip = ds->priv;
3910 3911 3912

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3913
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3914 3915
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3916 3917 3918 3919 3920 3921
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3922
	struct mv88e6xxx_chip *chip = ds->priv;
3923 3924 3925 3926
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3927
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3928 3929 3930 3931 3932 3933 3934
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3935
				   switchdev_obj_dump_cb_t *cb)
3936
{
V
Vivien Didelot 已提交
3937
	struct mv88e6xxx_chip *chip = ds->priv;
3938 3939 3940 3941 3942 3943 3944 3945 3946
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3947
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3948
	.probe			= mv88e6xxx_drv_probe,
3949
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3950 3951 3952 3953 3954 3955
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3956 3957
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3958 3959
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3960
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3961 3962 3963 3964
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3965
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3966 3967 3968
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3969
	.port_fast_age		= mv88e6xxx_port_fast_age,
3970 3971 3972 3973 3974 3975 3976 3977 3978
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3979 3980 3981 3982
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3983 3984
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3985 3986
};

3987 3988 3989 3990
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3991
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3992
{
3993
	struct device *dev = chip->dev;
3994 3995
	struct dsa_switch *ds;

3996
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3997 3998 3999
	if (!ds)
		return -ENOMEM;

4000
	ds->priv = chip;
4001
	ds->ops = &mv88e6xxx_switch_ops;
4002 4003
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4004 4005 4006

	dev_set_drvdata(dev, ds);

4007
	return dsa_register_switch(ds);
4008 4009
}

4010
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4011
{
4012
	dsa_unregister_switch(chip->ds);
4013 4014
}

4015
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4016
{
4017
	struct device *dev = &mdiodev->dev;
4018
	struct device_node *np = dev->of_node;
4019
	const struct mv88e6xxx_info *compat_info;
4020
	struct mv88e6xxx_chip *chip;
4021
	u32 eeprom_len;
4022
	int err;
4023

4024 4025 4026 4027
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4028 4029
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4030 4031
		return -ENOMEM;

4032
	chip->info = compat_info;
4033

4034
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4035 4036
	if (err)
		return err;
4037

4038 4039 4040 4041
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4042
	err = mv88e6xxx_detect(chip);
4043 4044
	if (err)
		return err;
4045

4046 4047
	mv88e6xxx_phy_init(chip);

4048
	if (chip->info->ops->get_eeprom &&
4049
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4050
		chip->eeprom_len = eeprom_len;
4051

4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

4076
		if (chip->info->g2_irqs > 0) {
4077 4078 4079 4080 4081 4082
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4083
	err = mv88e6xxx_mdios_register(chip, np);
4084
	if (err)
4085
		goto out_g2_irq;
4086

4087
	err = mv88e6xxx_register_switch(chip);
4088 4089
	if (err)
		goto out_mdio;
4090

4091
	return 0;
4092 4093

out_mdio:
4094
	mv88e6xxx_mdios_unregister(chip);
4095
out_g2_irq:
4096
	if (chip->info->g2_irqs > 0 && chip->irq > 0)
4097 4098
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4099 4100
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4101
		mv88e6xxx_g1_irq_free(chip);
4102 4103
		mutex_unlock(&chip->reg_lock);
	}
4104 4105
out:
	return err;
4106
}
4107 4108 4109 4110

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4111
	struct mv88e6xxx_chip *chip = ds->priv;
4112

4113
	mv88e6xxx_phy_destroy(chip);
4114
	mv88e6xxx_unregister_switch(chip);
4115
	mv88e6xxx_mdios_unregister(chip);
4116

4117
	if (chip->irq > 0) {
4118
		if (chip->info->g2_irqs > 0)
4119 4120 4121
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4122 4123 4124
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4125 4126 4127 4128
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4129 4130 4131 4132
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4149
	register_switch_driver(&mv88e6xxx_switch_drv);
4150 4151
	return mdio_driver_register(&mv88e6xxx_driver);
}
4152 4153 4154 4155
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4156
	mdio_driver_unregister(&mv88e6xxx_driver);
4157
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4158 4159
}
module_exit(mv88e6xxx_cleanup);
4160 4161 4162 4163

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");