intel_ringbuffer.c 58.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44 45 46 47 48 49 50 51 52 53
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	ring->tail &= ring->size - 1;
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
		return;
	ring->write_tail(ring, ring->tail);
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
178
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
215
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
216 217
	int ret;

218 219 220 221 222
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

223 224 225 226
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
227 228 229 230 231 232 233
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
234
		flags |= PIPE_CONTROL_CS_STALL;
235 236 237 238 239 240 241 242 243 244 245
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
246
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
247
	}
248

249
	ret = intel_ring_begin(ring, 4);
250 251 252
	if (ret)
		return ret;

253
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
254 255
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
256
	intel_ring_emit(ring, 0);
257 258 259 260 261
	intel_ring_advance(ring);

	return 0;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
281 282 283 284 285 286 287
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

288
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
289 290 291 292 293 294
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
295 296 297
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
298 299 300 301 302 303
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

304 305 306 307 308
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
309
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
310 311
	int ret;

312 313 314 315 316 317 318 319 320 321
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
341
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
342 343 344 345 346

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
347 348 349 350 351 352 353 354
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
355
	intel_ring_emit(ring, scratch_addr);
356 357 358
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

359
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
360 361
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

362 363 364
	return 0;
}

B
Ben Widawsky 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

406
static void ring_write_tail(struct intel_ring_buffer *ring,
407
			    u32 value)
408
{
409
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
410
	I915_WRITE_TAIL(ring, value);
411 412
}

413
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
414
{
415 416
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
417
			RING_ACTHD(ring->mmio_base) : ACTHD;
418 419 420 421

	return I915_READ(acthd_reg);
}

422 423 424 425 426 427 428 429 430 431 432
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

433
static int init_ring_common(struct intel_ring_buffer *ring)
434
{
435 436
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
437
	struct drm_i915_gem_object *obj = ring->obj;
438
	int ret = 0;
439 440
	u32 head;

441
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
442

443
	/* Stop the ring if it's running. */
444
	I915_WRITE_CTL(ring, 0);
445
	I915_WRITE_HEAD(ring, 0);
446
	ring->write_tail(ring, 0);
447 448
	if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000))
		DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
449

450 451 452 453 454
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

455
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
456 457 458

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
459 460 461 462 463 464 465
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
466

467
		I915_WRITE_HEAD(ring, 0);
468

469 470 471 472 473 474 475 476 477
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
478 479
	}

480 481 482 483
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
484
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
485
	I915_WRITE_CTL(ring,
486
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
487
			| RING_VALID);
488 489

	/* If the head is still not zero, the ring is dead */
490
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
491
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
492
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
493 494 495 496 497 498 499
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
500 501
		ret = -EIO;
		goto out;
502 503
	}

504 505
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
506
	else {
507
		ring->head = I915_READ_HEAD(ring);
508
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
509
		ring->space = ring_space(ring);
510
		ring->last_retired_head = -1;
511
	}
512

513 514
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

515
out:
516
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
517 518

	return ret;
519 520
}

521 522 523 524 525
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

526
	if (ring->scratch.obj)
527 528
		return 0;

529 530
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
531 532 533 534
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
535

536 537 538
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
539

540
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
541 542 543
	if (ret)
		goto err_unref;

544 545 546
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
547
		ret = -ENOMEM;
548
		goto err_unpin;
549
	}
550

551
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
552
			 ring->name, ring->scratch.gtt_offset);
553 554 555
	return 0;

err_unpin:
B
Ben Widawsky 已提交
556
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
557
err_unref:
558
	drm_gem_object_unreference(&ring->scratch.obj->base);
559 560 561 562
err:
	return ret;
}

563
static int init_render_ring(struct intel_ring_buffer *ring)
564
{
565
	struct drm_device *dev = ring->dev;
566
	struct drm_i915_private *dev_priv = dev->dev_private;
567
	int ret = init_ring_common(ring);
568

569
	if (INTEL_INFO(dev)->gen > 3)
570
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
571 572 573 574

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
575
	 *
576
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
577 578 579 580
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

581 582 583 584 585
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

586 587 588 589
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
590

591
	if (INTEL_INFO(dev)->gen >= 5) {
592 593 594 595 596
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

597
	if (IS_GEN6(dev)) {
598 599 600 601 602 603
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
604
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
605 606 607 608 609 610 611

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
612 613
	}

614 615
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
616

617
	if (HAS_L3_DPF(dev))
618
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
619

620 621 622
	return ret;
}

623 624
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
625 626
	struct drm_device *dev = ring->dev;

627
	if (ring->scratch.obj == NULL)
628 629
		return;

630 631
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
632
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
633
	}
634

635 636
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
637 638
}

639
static void
640
update_mboxes(struct intel_ring_buffer *ring,
641
	      u32 mmio_offset)
642
{
643 644 645 646 647 648
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
649
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
650
	intel_ring_emit(ring, mmio_offset);
651
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
652
	intel_ring_emit(ring, MI_NOOP);
653 654
}

655 656 657 658 659 660 661 662 663
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
664
static int
665
gen6_add_request(struct intel_ring_buffer *ring)
666
{
667 668 669
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
670
	int i, ret, num_dwords = 4;
671

672 673 674 675 676
	if (i915_semaphore_is_enabled(dev))
		num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(ring, num_dwords);
677 678 679
	if (ret)
		return ret;

B
Ben Widawsky 已提交
680 681 682 683 684 685
	if (i915_semaphore_is_enabled(dev)) {
		for_each_ring(useless, dev_priv, i) {
			u32 mbox_reg = ring->signal_mbox[i];
			if (mbox_reg != GEN6_NOSYNC)
				update_mboxes(ring, mbox_reg);
		}
686
	}
687 688 689

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
690
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
691
	intel_ring_emit(ring, MI_USER_INTERRUPT);
692
	__intel_ring_advance(ring);
693 694 695 696

	return 0;
}

697 698 699 700 701 702 703
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

704 705 706 707 708 709 710 711
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
712 713 714
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
715 716
{
	int ret;
717 718 719
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
720

721 722 723 724 725 726
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

727 728 729
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

730
	ret = intel_ring_begin(waiter, 4);
731 732 733
	if (ret)
		return ret;

734 735 736 737 738 739 740 741 742 743 744 745 746 747
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
748
	intel_ring_advance(waiter);
749 750 751 752

	return 0;
}

753 754
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
755 756
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
757 758 759 760 761 762
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
763
pc_render_add_request(struct intel_ring_buffer *ring)
764
{
765
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
766 767 768 769 770 771 772 773 774 775 776 777 778 779
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

780
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
781 782
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
783
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
784
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
785 786 787 788 789 790 791 792 793 794 795 796
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
797

798
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
799 800
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
801
			PIPE_CONTROL_NOTIFY);
802
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
803
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
804
	intel_ring_emit(ring, 0);
805
	__intel_ring_advance(ring);
806 807 808 809

	return 0;
}

810
static u32
811
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
812 813 814 815
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
816
	if (!lazy_coherency)
817 818 819 820
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

821
static u32
822
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
823
{
824 825 826
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
827 828 829 830 831 832
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

833
static u32
834
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
835
{
836
	return ring->scratch.cpu_page[0];
837 838
}

M
Mika Kuoppala 已提交
839 840 841
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
842
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
843 844
}

845 846 847 848 849
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
850
	unsigned long flags;
851 852 853 854

	if (!dev->irq_enabled)
		return false;

855
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
856 857
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
858
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
859 860 861 862 863 864 865 866 867

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
868
	unsigned long flags;
869

870
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
871 872
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
873
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
874 875
}

876
static bool
877
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
878
{
879
	struct drm_device *dev = ring->dev;
880
	drm_i915_private_t *dev_priv = dev->dev_private;
881
	unsigned long flags;
882

883 884 885
	if (!dev->irq_enabled)
		return false;

886
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
887
	if (ring->irq_refcount++ == 0) {
888 889 890 891
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
892
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
893 894

	return true;
895 896
}

897
static void
898
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
899
{
900
	struct drm_device *dev = ring->dev;
901
	drm_i915_private_t *dev_priv = dev->dev_private;
902
	unsigned long flags;
903

904
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
905
	if (--ring->irq_refcount == 0) {
906 907 908 909
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
910
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
911 912
}

C
Chris Wilson 已提交
913 914 915 916 917
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
918
	unsigned long flags;
C
Chris Wilson 已提交
919 920 921 922

	if (!dev->irq_enabled)
		return false;

923
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
924
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
925 926 927 928
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
929
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
930 931 932 933 934 935 936 937 938

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
939
	unsigned long flags;
C
Chris Wilson 已提交
940

941
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
942
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
943 944 945 946
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
947
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
948 949
}

950
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
951
{
952
	struct drm_device *dev = ring->dev;
953
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
954 955 956 957 958 959 960
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
961
		case RCS:
962 963
			mmio = RENDER_HWS_PGA_GEN7;
			break;
964
		case BCS:
965 966
			mmio = BLT_HWS_PGA_GEN7;
			break;
967
		case VCS:
968 969
			mmio = BSD_HWS_PGA_GEN7;
			break;
970
		case VECS:
B
Ben Widawsky 已提交
971 972
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
973 974 975 976
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
977
		/* XXX: gen8 returns to sanity */
978 979 980
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

981 982
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
983 984 985 986

	/* Flush the TLB for this page */
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 reg = RING_INSTPM(ring->mmio_base);
987 988 989 990

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

991 992 993 994 995 996 997 998
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
999 1000
}

1001
static int
1002 1003 1004
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
1005
{
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1016 1017
}

1018
static int
1019
i9xx_add_request(struct intel_ring_buffer *ring)
1020
{
1021 1022 1023 1024 1025
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1026

1027 1028
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1029
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1030
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1031
	__intel_ring_advance(ring);
1032

1033
	return 0;
1034 1035
}

1036
static bool
1037
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1038 1039
{
	struct drm_device *dev = ring->dev;
1040
	drm_i915_private_t *dev_priv = dev->dev_private;
1041
	unsigned long flags;
1042 1043 1044 1045

	if (!dev->irq_enabled)
	       return false;

1046
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1047
	if (ring->irq_refcount++ == 0) {
1048
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1049 1050
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1051
					 GT_PARITY_ERROR(dev)));
1052 1053
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1054
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1055
	}
1056
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1057 1058 1059 1060 1061

	return true;
}

static void
1062
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1063 1064
{
	struct drm_device *dev = ring->dev;
1065
	drm_i915_private_t *dev_priv = dev->dev_private;
1066
	unsigned long flags;
1067

1068
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1069
	if (--ring->irq_refcount == 0) {
1070
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1071
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1072 1073
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1074
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1075
	}
1076
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1077 1078
}

B
Ben Widawsky 已提交
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1089
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1090
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1091
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1092
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1093
	}
1094
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1109
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1110
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1111
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1112
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1113
	}
1114
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1115 1116
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1163
static int
1164 1165 1166
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1167
{
1168
	int ret;
1169

1170 1171 1172 1173
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1174
	intel_ring_emit(ring,
1175 1176
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1177
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1178
	intel_ring_emit(ring, offset);
1179 1180
	intel_ring_advance(ring);

1181 1182 1183
	return 0;
}

1184 1185
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1186
static int
1187
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1188 1189
				u32 offset, u32 len,
				unsigned flags)
1190
{
1191
	int ret;
1192

1193 1194 1195 1196
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1197

1198 1199 1200 1201 1202 1203
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1204
		u32 cs_offset = ring->scratch.gtt_offset;
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1233

1234 1235 1236 1237 1238
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1239 1240
			 u32 offset, u32 len,
			 unsigned flags)
1241 1242 1243 1244 1245 1246 1247
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1248
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1249
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1250
	intel_ring_advance(ring);
1251 1252 1253 1254

	return 0;
}

1255
static void cleanup_status_page(struct intel_ring_buffer *ring)
1256
{
1257
	struct drm_i915_gem_object *obj;
1258

1259 1260
	obj = ring->status_page.obj;
	if (obj == NULL)
1261 1262
		return;

1263
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1264
	i915_gem_object_ggtt_unpin(obj);
1265
	drm_gem_object_unreference(&obj->base);
1266
	ring->status_page.obj = NULL;
1267 1268
}

1269
static int init_status_page(struct intel_ring_buffer *ring)
1270
{
1271
	struct drm_device *dev = ring->dev;
1272
	struct drm_i915_gem_object *obj;
1273 1274 1275 1276 1277 1278 1279 1280
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1281

1282 1283 1284
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
1285

1286
	ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1287
	if (ret)
1288 1289
		goto err_unref;

1290
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1291
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1292
	if (ring->status_page.page_addr == NULL) {
1293
		ret = -ENOMEM;
1294 1295
		goto err_unpin;
	}
1296 1297
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1298

1299 1300
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1301 1302 1303 1304

	return 0;

err_unpin:
B
Ben Widawsky 已提交
1305
	i915_gem_object_ggtt_unpin(obj);
1306
err_unref:
1307
	drm_gem_object_unreference(&obj->base);
1308
err:
1309
	return ret;
1310 1311
}

1312
static int init_phys_status_page(struct intel_ring_buffer *ring)
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1329 1330
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1331
{
1332
	struct drm_i915_gem_object *obj;
1333
	struct drm_i915_private *dev_priv = dev->dev_private;
1334 1335
	int ret;

1336
	ring->dev = dev;
1337 1338
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1339
	ring->size = 32 * PAGE_SIZE;
1340
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1341

1342
	init_waitqueue_head(&ring->irq_queue);
1343

1344
	if (I915_NEED_GFX_HWS(dev)) {
1345
		ret = init_status_page(ring);
1346 1347
		if (ret)
			return ret;
1348 1349
	} else {
		BUG_ON(ring->id != RCS);
1350
		ret = init_phys_status_page(ring);
1351 1352
		if (ret)
			return ret;
1353
	}
1354

1355 1356 1357 1358 1359
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1360 1361
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1362
		ret = -ENOMEM;
1363
		goto err_hws;
1364 1365
	}

1366
	ring->obj = obj;
1367

1368
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1369 1370
	if (ret)
		goto err_unref;
1371

1372 1373 1374 1375
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1376
	ring->virtual_start =
1377
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1378
			   ring->size);
1379
	if (ring->virtual_start == NULL) {
1380
		DRM_ERROR("Failed to map ringbuffer.\n");
1381
		ret = -EINVAL;
1382
		goto err_unpin;
1383 1384
	}

1385
	ret = ring->init(ring);
1386 1387
	if (ret)
		goto err_unmap;
1388

1389 1390 1391 1392 1393
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1394
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1395 1396
		ring->effective_size -= 128;

1397 1398
	i915_cmd_parser_init_ring(ring);

1399
	return 0;
1400 1401

err_unmap:
1402
	iounmap(ring->virtual_start);
1403
err_unpin:
B
Ben Widawsky 已提交
1404
	i915_gem_object_ggtt_unpin(obj);
1405
err_unref:
1406 1407
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1408
err_hws:
1409
	cleanup_status_page(ring);
1410
	return ret;
1411 1412
}

1413
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1414
{
1415 1416 1417
	struct drm_i915_private *dev_priv;
	int ret;

1418
	if (ring->obj == NULL)
1419 1420
		return;

1421 1422
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1423
	ret = intel_ring_idle(ring);
1424
	if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
1425 1426 1427
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1428 1429
	I915_WRITE_CTL(ring, 0);

1430
	iounmap(ring->virtual_start);
1431

B
Ben Widawsky 已提交
1432
	i915_gem_object_ggtt_unpin(ring->obj);
1433 1434
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1435 1436
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1437

Z
Zou Nan hai 已提交
1438 1439 1440
	if (ring->cleanup)
		ring->cleanup(ring);

1441
	cleanup_status_page(ring);
1442 1443
}

1444 1445 1446
static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
1447
	u32 seqno = 0, tail;
1448 1449 1450 1451 1452
	int ret;

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
1453

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1465
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1466 1467 1468 1469
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
1470
			tail = request->tail;
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

1485
	ret = i915_wait_seqno(ring, seqno);
1486 1487 1488
	if (ret)
		return ret;

1489
	ring->head = tail;
1490 1491 1492 1493 1494 1495 1496
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1497
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1498
{
1499
	struct drm_device *dev = ring->dev;
1500
	struct drm_i915_private *dev_priv = dev->dev_private;
1501
	unsigned long end;
1502
	int ret;
1503

1504 1505 1506 1507
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1508 1509 1510
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1511
	trace_i915_ring_wait_begin(ring);
1512 1513 1514 1515 1516 1517
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1518

1519
	do {
1520 1521
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1522
		if (ring->space >= n) {
C
Chris Wilson 已提交
1523
			trace_i915_ring_wait_end(ring);
1524 1525 1526
			return 0;
		}

1527 1528
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1529 1530 1531 1532
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1533

1534
		msleep(1);
1535

1536 1537
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1538 1539
		if (ret)
			return ret;
1540
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1541
	trace_i915_ring_wait_end(ring);
1542 1543
	return -EBUSY;
}
1544

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1573
	if (ring->outstanding_lazy_seqno) {
1574
		ret = i915_add_request(ring, NULL);
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1590 1591 1592
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1593
	if (ring->outstanding_lazy_seqno)
1594 1595
		return 0;

1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1606
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1607 1608
}

1609 1610
static int __intel_ring_prepare(struct intel_ring_buffer *ring,
				int bytes)
M
Mika Kuoppala 已提交
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1629 1630
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1631
{
1632
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1633
	int ret;
1634

1635 1636
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1637 1638
	if (ret)
		return ret;
1639

1640 1641 1642 1643
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1644 1645 1646 1647 1648
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1649 1650
	ring->space -= num_dwords * sizeof(uint32_t);
	return 0;
1651
}
1652

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
/* Align the ring tail to a cacheline boundary */
int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
{
	int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
	int ret;

	if (num_dwords == 0)
		return 0;

	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1674
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1675
{
1676
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1677

1678
	BUG_ON(ring->outstanding_lazy_seqno);
1679

1680 1681 1682
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1683 1684
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1685
	}
1686

1687
	ring->set_seqno(ring, seqno);
1688
	ring->hangcheck.seqno = seqno;
1689
}
1690

1691
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1692
				     u32 value)
1693
{
1694
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1695 1696

       /* Every tail move must follow the sequence below */
1697 1698 1699 1700

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1701
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1702 1703 1704 1705
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1706

1707
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1708
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1709 1710 1711
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1712

1713
	/* Now that the ring is fully powered up, update the tail */
1714
	I915_WRITE_TAIL(ring, value);
1715 1716 1717 1718 1719
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1720
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1721
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1722 1723
}

1724 1725
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1726
{
1727
	uint32_t cmd;
1728 1729 1730 1731 1732 1733
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1734
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1735 1736
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1737 1738 1739 1740 1741 1742
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1743
	if (invalidate & I915_GEM_GPU_DOMAINS)
1744 1745
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1746
	intel_ring_emit(ring, cmd);
1747
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1748 1749 1750 1751 1752 1753 1754
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1755 1756
	intel_ring_advance(ring);
	return 0;
1757 1758
}

1759 1760 1761 1762 1763
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
B
Ben Widawsky 已提交
1764 1765 1766
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1767 1768 1769 1770 1771 1772 1773
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1774
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1775 1776 1777 1778 1779 1780 1781 1782
	intel_ring_emit(ring, offset);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1804
static int
1805
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1806 1807
			      u32 offset, u32 len,
			      unsigned flags)
1808
{
1809
	int ret;
1810

1811 1812 1813
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1814

1815 1816 1817
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1818 1819 1820
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1821

1822
	return 0;
1823 1824
}

1825 1826
/* Blitter support (SandyBridge+) */

1827 1828
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1829
{
R
Rodrigo Vivi 已提交
1830
	struct drm_device *dev = ring->dev;
1831
	uint32_t cmd;
1832 1833
	int ret;

1834
	ret = intel_ring_begin(ring, 4);
1835 1836 1837
	if (ret)
		return ret;

1838
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1839 1840
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1841 1842 1843 1844 1845 1846
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1847
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1848
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1849
			MI_FLUSH_DW_OP_STOREDW;
1850
	intel_ring_emit(ring, cmd);
1851
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1852 1853 1854 1855 1856 1857 1858
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1859
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1860

1861
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1862 1863
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1864
	return 0;
Z
Zou Nan hai 已提交
1865 1866
}

1867 1868 1869
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1870
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1871

1872 1873 1874 1875
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1876 1877
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1878
		ring->flush = gen7_render_ring_flush;
1879
		if (INTEL_INFO(dev)->gen == 6)
1880
			ring->flush = gen6_render_ring_flush;
1881
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1882
			ring->flush = gen8_render_ring_flush;
1883 1884 1885 1886 1887 1888
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1889
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1890
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1891
		ring->set_seqno = ring_set_seqno;
1892
		ring->sync_to = gen6_ring_sync;
1893 1894 1895
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1896
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1897 1898 1899
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1900
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1901 1902
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1903
		ring->flush = gen4_render_ring_flush;
1904
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1905
		ring->set_seqno = pc_render_set_seqno;
1906 1907
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1908 1909
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1910
	} else {
1911
		ring->add_request = i9xx_add_request;
1912 1913 1914 1915
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1916
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1917
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1918 1919 1920 1921 1922 1923 1924
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1925
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1926
	}
1927
	ring->write_tail = ring_write_tail;
1928 1929
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1930 1931
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1932
	else if (INTEL_INFO(dev)->gen >= 6)
1933 1934 1935 1936 1937 1938 1939
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1940 1941 1942
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

1954
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
1955 1956 1957 1958 1959 1960
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1961 1962
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1963 1964
	}

1965
	return intel_init_ring_buffer(dev, ring);
1966 1967
}

1968 1969 1970 1971
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1972
	int ret;
1973

1974 1975 1976 1977
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1978
	if (INTEL_INFO(dev)->gen >= 6) {
1979 1980
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1981
	}
1982 1983 1984 1985 1986

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1987 1988 1989 1990
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1991
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1992
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1993 1994 1995 1996 1997 1998 1999
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2000
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2001
	ring->write_tail = ring_write_tail;
2002 2003 2004 2005 2006 2007
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2008 2009
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2010 2011 2012 2013 2014 2015 2016

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
2017
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2018 2019
		ring->effective_size -= 128;

2020 2021
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
2022 2023 2024 2025 2026
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2027
	if (!I915_NEED_GFX_HWS(dev)) {
2028
		ret = init_phys_status_page(ring);
2029 2030 2031 2032
		if (ret)
			return ret;
	}

2033 2034 2035
	return 0;
}

2036 2037 2038
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2039
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2040

2041 2042 2043
	ring->name = "bsd ring";
	ring->id = VCS;

2044
	ring->write_tail = ring_write_tail;
2045
	if (INTEL_INFO(dev)->gen >= 6) {
2046
		ring->mmio_base = GEN6_BSD_RING_BASE;
2047 2048 2049
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2050
		ring->flush = gen6_bsd_ring_flush;
2051 2052
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2053
		ring->set_seqno = ring_set_seqno;
2054 2055 2056 2057 2058
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2059 2060
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2061 2062 2063 2064
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2065 2066
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2067
		}
2068
		ring->sync_to = gen6_ring_sync;
2069 2070 2071
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
2072
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
2073 2074 2075
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
2076
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
2077 2078 2079
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2080
		ring->add_request = i9xx_add_request;
2081
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2082
		ring->set_seqno = ring_set_seqno;
2083
		if (IS_GEN5(dev)) {
2084
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2085 2086 2087
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2088
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2089 2090 2091
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2092
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2093 2094 2095
	}
	ring->init = init_ring_common;

2096
	return intel_init_ring_buffer(dev, ring);
2097
}
2098 2099 2100 2101

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2102
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2103

2104 2105 2106 2107 2108
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2109
	ring->flush = gen6_ring_flush;
2110 2111
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2112
	ring->set_seqno = ring_set_seqno;
2113 2114 2115 2116 2117
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2118
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2119 2120 2121 2122
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2123
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2124
	}
2125
	ring->sync_to = gen6_ring_sync;
2126 2127 2128
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2129
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2130 2131 2132
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2133
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2134
	ring->init = init_ring_common;
2135

2136
	return intel_init_ring_buffer(dev, ring);
2137
}
2138

B
Ben Widawsky 已提交
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2153 2154 2155

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2156
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2157 2158
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2159
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2160 2161 2162 2163
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2164
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2165
	}
B
Ben Widawsky 已提交
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}