chip.c 112.5 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
296 297 298 299 300 301
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340
	u16 mask;

341
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
342
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
343
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
344 345

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
399
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
400 401 402 403 404 405 406 407

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 737
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
738 739 740 741 742 743 744
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 746
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

813 814
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
815
{
V
Vivien Didelot 已提交
816
	struct mv88e6xxx_chip *chip = ds->priv;
817 818
	u16 reg;
	int err;
819

820
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
821 822
		return -EOPNOTSUPP;

823
	mutex_lock(&chip->reg_lock);
824

825 826
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
827
		goto out;
828 829 830 831

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

832
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
833
	if (err)
834
		goto out;
835

836
	e->eee_active = !!(reg & MV88E6352_PORT_STS_EEE);
837
out:
838
	mutex_unlock(&chip->reg_lock);
839 840

	return err;
841 842
}

843 844
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
845
{
V
Vivien Didelot 已提交
846
	struct mv88e6xxx_chip *chip = ds->priv;
847 848
	u16 reg;
	int err;
849

850
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
851 852
		return -EOPNOTSUPP;

853
	mutex_lock(&chip->reg_lock);
854

855 856
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
857 858
		goto out;

859
	reg &= ~0x0300;
860 861 862 863 864
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

865
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
866
out:
867
	mutex_unlock(&chip->reg_lock);
868

869
	return err;
870 871
}

872
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
873
{
874 875 876
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
877 878
	int i;

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

905
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
906 907
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
908 909 910

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
911

912
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
913 914
}

915 916
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
917
{
V
Vivien Didelot 已提交
918
	struct mv88e6xxx_chip *chip = ds->priv;
919
	int err;
920

921
	mutex_lock(&chip->reg_lock);
922
	err = mv88e6xxx_port_set_state(chip, port, state);
923
	mutex_unlock(&chip->reg_lock);
924 925

	if (err)
926
		dev_err(ds->dev, "p%d: failed to update state\n", port);
927 928
}

929 930
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
931 932
	int err;

933 934 935 936
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

937 938 939 940
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

941 942 943
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

944 945 946 947 948 949 950 951 952
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
953
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
954 955 956 957

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

958 959
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
960 961 962
	int dev, port;
	int err;

963 964 965 966 967 968
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
969 970 971 972 973 974 975 976 977 978 979 980 981
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
982 983
}

984 985 986 987 988 989
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
990
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
991 992 993
	mutex_unlock(&chip->reg_lock);

	if (err)
994
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
995 996
}

997 998 999 1000 1001 1002 1003 1004
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1005 1006 1007 1008 1009 1010 1011 1012 1013
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1014 1015 1016 1017 1018 1019 1020 1021 1022
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1023 1024
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1025
				    switchdev_obj_dump_cb_t *cb)
1026
{
V
Vivien Didelot 已提交
1027
	struct mv88e6xxx_chip *chip = ds->priv;
1028 1029 1030
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1031 1032 1033
	u16 pvid;
	int err;

1034
	if (!chip->info->max_vid)
1035 1036
		return -EOPNOTSUPP;

1037
	mutex_lock(&chip->reg_lock);
1038

1039
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1040 1041 1042 1043
	if (err)
		goto unlock;

	do {
1044
		err = mv88e6xxx_vtu_getnext(chip, &next);
1045 1046 1047 1048 1049 1050
		if (err)
			break;

		if (!next.valid)
			break;

1051 1052
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1053 1054 1055
			continue;

		/* reinit and dump this VLAN obj */
1056 1057
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1058 1059
		vlan->flags = 0;

1060 1061
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
1062 1063 1064 1065 1066 1067 1068 1069
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1070
	} while (next.vid < chip->info->max_vid);
1071 1072

unlock:
1073
	mutex_unlock(&chip->reg_lock);
1074 1075 1076 1077

	return err;
}

1078
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1079 1080
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1081 1082 1083
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1084
	int i, err;
1085 1086 1087

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1088
	/* Set every FID bit used by the (un)bridged ports */
1089
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1090
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1091 1092 1093 1094 1095 1096
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1097 1098
	/* Set every FID bit used by the VLAN entries */
	do {
1099
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1100 1101 1102 1103 1104 1105 1106
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1107
	} while (vlan.vid < chip->info->max_vid);
1108 1109 1110 1111 1112

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1113
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1114 1115 1116
		return -ENOSPC;

	/* Clear the database */
1117
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1118 1119
}

1120 1121
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1122 1123 1124 1125 1126 1127
{
	int err;

	if (!vid)
		return -EINVAL;

1128 1129
	entry->vid = vid - 1;
	entry->valid = false;
1130

1131
	err = mv88e6xxx_vtu_getnext(chip, entry);
1132 1133 1134
	if (err)
		return err;

1135 1136
	if (entry->vid == vid && entry->valid)
		return 0;
1137

1138 1139 1140 1141 1142 1143 1144 1145
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1146
		/* Exclude all ports */
1147
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1148
			entry->member[i] =
1149
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1150 1151

		return mv88e6xxx_atu_new(chip, &entry->fid);
1152 1153
	}

1154 1155
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1156 1157
}

1158 1159 1160
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1161
	struct mv88e6xxx_chip *chip = ds->priv;
1162 1163 1164
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1165 1166 1167 1168 1169
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1170
	mutex_lock(&chip->reg_lock);
1171 1172

	do {
1173
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1174 1175 1176 1177 1178 1179 1180 1181 1182
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1183
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1184 1185 1186
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1187 1188 1189
			if (!ds->ports[port].netdev)
				continue;

1190
			if (vlan.member[i] ==
1191
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1192 1193
				continue;

1194 1195
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1196 1197
				break; /* same bridge, check next VLAN */

1198
			if (!ds->ports[i].bridge_dev)
1199 1200
				continue;

1201 1202 1203
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1204 1205 1206 1207 1208 1209
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1210
	mutex_unlock(&chip->reg_lock);
1211 1212 1213 1214

	return err;
}

1215 1216
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1217
{
V
Vivien Didelot 已提交
1218
	struct mv88e6xxx_chip *chip = ds->priv;
1219 1220
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1221
	int err;
1222

1223
	if (!chip->info->max_vid)
1224 1225
		return -EOPNOTSUPP;

1226
	mutex_lock(&chip->reg_lock);
1227
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1228
	mutex_unlock(&chip->reg_lock);
1229

1230
	return err;
1231 1232
}

1233 1234 1235 1236
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1237
{
V
Vivien Didelot 已提交
1238
	struct mv88e6xxx_chip *chip = ds->priv;
1239 1240
	int err;

1241
	if (!chip->info->max_vid)
1242 1243
		return -EOPNOTSUPP;

1244 1245 1246 1247 1248 1249 1250 1251
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1252 1253 1254 1255 1256 1257
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1258
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1259
				    u16 vid, u8 member)
1260
{
1261
	struct mv88e6xxx_vtu_entry vlan;
1262 1263
	int err;

1264
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1265
	if (err)
1266
		return err;
1267

1268
	vlan.member[port] = member;
1269

1270
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1271 1272
}

1273 1274 1275
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1276
{
V
Vivien Didelot 已提交
1277
	struct mv88e6xxx_chip *chip = ds->priv;
1278 1279
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1280
	u8 member;
1281 1282
	u16 vid;

1283
	if (!chip->info->max_vid)
1284 1285
		return;

1286
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1287
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1288
	else if (untagged)
1289
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1290
	else
1291
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1292

1293
	mutex_lock(&chip->reg_lock);
1294

1295
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1296
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1297 1298
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1299

1300
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1301 1302
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1303

1304
	mutex_unlock(&chip->reg_lock);
1305 1306
}

1307
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1308
				    int port, u16 vid)
1309
{
1310
	struct mv88e6xxx_vtu_entry vlan;
1311 1312
	int i, err;

1313
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1314
	if (err)
1315
		return err;
1316

1317
	/* Tell switchdev if this VLAN is handled in software */
1318
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1319
		return -EOPNOTSUPP;
1320

1321
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1322 1323

	/* keep the VLAN unless all ports are excluded */
1324
	vlan.valid = false;
1325
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1326 1327
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1328
			vlan.valid = true;
1329 1330 1331 1332
			break;
		}
	}

1333
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1334 1335 1336
	if (err)
		return err;

1337
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1338 1339
}

1340 1341
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1342
{
V
Vivien Didelot 已提交
1343
	struct mv88e6xxx_chip *chip = ds->priv;
1344 1345 1346
	u16 pvid, vid;
	int err = 0;

1347
	if (!chip->info->max_vid)
1348 1349
		return -EOPNOTSUPP;

1350
	mutex_lock(&chip->reg_lock);
1351

1352
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1353 1354 1355
	if (err)
		goto unlock;

1356
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1357
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1358 1359 1360 1361
		if (err)
			goto unlock;

		if (vid == pvid) {
1362
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1363 1364 1365 1366 1367
			if (err)
				goto unlock;
		}
	}

1368
unlock:
1369
	mutex_unlock(&chip->reg_lock);
1370 1371 1372 1373

	return err;
}

1374 1375 1376
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1377
{
1378
	struct mv88e6xxx_vtu_entry vlan;
1379
	struct mv88e6xxx_atu_entry entry;
1380 1381
	int err;

1382 1383
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1384
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1385
	else
1386
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1387 1388
	if (err)
		return err;
1389

1390
	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1391 1392 1393 1394
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1395 1396 1397
	if (err)
		return err;

1398
	/* Initialize a fresh ATU entry if it isn't found */
1399
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1400 1401 1402 1403 1404
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1405
	/* Purge the ATU entry only if no port is using it anymore */
1406
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1407 1408
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1409
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1410
	} else {
1411
		entry.portvec |= BIT(port);
1412
		entry.state = state;
1413 1414
	}

1415
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1416 1417
}

1418 1419 1420
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1421 1422 1423 1424 1425 1426 1427
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1428 1429 1430
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1431
{
V
Vivien Didelot 已提交
1432
	struct mv88e6xxx_chip *chip = ds->priv;
1433

1434
	mutex_lock(&chip->reg_lock);
1435
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1436
					 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC))
1437 1438
		dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
			port);
1439
	mutex_unlock(&chip->reg_lock);
1440 1441
}

1442 1443
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1444
{
V
Vivien Didelot 已提交
1445
	struct mv88e6xxx_chip *chip = ds->priv;
1446
	int err;
1447

1448
	mutex_lock(&chip->reg_lock);
1449
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1450
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1451
	mutex_unlock(&chip->reg_lock);
1452

1453
	return err;
1454 1455
}

1456 1457 1458
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1459
				      switchdev_obj_dump_cb_t *cb)
1460
{
1461
	struct mv88e6xxx_atu_entry addr;
1462 1463
	int err;

1464
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1465
	eth_broadcast_addr(addr.mac);
1466 1467

	do {
1468
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1469
		if (err)
1470
			return err;
1471

1472
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1473 1474
			break;

1475
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1476 1477 1478 1479
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1480

1481 1482 1483 1484
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1485 1486
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1487
			if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1488 1489 1490
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1491 1492 1493 1494 1495 1496 1497 1498 1499
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1500 1501
		} else {
			return -EOPNOTSUPP;
1502
		}
1503 1504 1505 1506

		err = cb(obj);
		if (err)
			return err;
1507 1508 1509 1510 1511
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1512 1513
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1514
				  switchdev_obj_dump_cb_t *cb)
1515
{
1516
	struct mv88e6xxx_vtu_entry vlan = {
1517
		.vid = chip->info->max_vid,
1518
	};
1519
	u16 fid;
1520 1521
	int err;

1522
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1523
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1524
	if (err)
1525
		return err;
1526

1527
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1528
	if (err)
1529
		return err;
1530

1531
	/* Dump VLANs' Filtering Information Databases */
1532
	do {
1533
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1534
		if (err)
1535
			return err;
1536 1537 1538 1539

		if (!vlan.valid)
			break;

1540 1541
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1542
		if (err)
1543
			return err;
1544
	} while (vlan.vid < chip->info->max_vid);
1545

1546 1547 1548 1549 1550
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1551
				   switchdev_obj_dump_cb_t *cb)
1552
{
V
Vivien Didelot 已提交
1553
	struct mv88e6xxx_chip *chip = ds->priv;
1554 1555 1556 1557
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1558
	mutex_unlock(&chip->reg_lock);
1559 1560 1561 1562

	return err;
}

1563 1564
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1565
{
1566
	struct dsa_switch *ds;
1567
	int port;
1568
	int dev;
1569
	int err;
1570

1571 1572 1573 1574
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1575
			if (err)
1576
				return err;
1577 1578 1579
		}
	}

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1609
	mutex_unlock(&chip->reg_lock);
1610

1611
	return err;
1612 1613
}

1614 1615
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1616
{
V
Vivien Didelot 已提交
1617
	struct mv88e6xxx_chip *chip = ds->priv;
1618

1619
	mutex_lock(&chip->reg_lock);
1620 1621 1622
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1623
	mutex_unlock(&chip->reg_lock);
1624 1625
}

1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1656 1657 1658 1659 1660 1661 1662 1663
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1677
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1678
{
1679
	int i, err;
1680

1681
	/* Set all ports to the Disabled state */
1682
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1683
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1684 1685
		if (err)
			return err;
1686 1687
	}

1688 1689 1690
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1691 1692
	usleep_range(2000, 4000);

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1704
	mv88e6xxx_hardware_reset(chip);
1705

1706
	return mv88e6xxx_software_reset(chip);
1707 1708
}

1709
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1710 1711
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1712 1713 1714
{
	int err;

1715 1716 1717 1718
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1719 1720 1721
	if (err)
		return err;

1722 1723 1724 1725 1726 1727 1728 1729
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1730 1731
}

1732
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1733
{
1734
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1735
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1736
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1737
}
1738

1739 1740 1741
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1742
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1743
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1744
}
1745

1746 1747 1748 1749
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1750 1751
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1752
}
1753

1754 1755 1756 1757
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1758

1759 1760
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1761

1762 1763 1764
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1765

1766 1767
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1768

1769
	return -EINVAL;
1770 1771
}

1772
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1773
{
1774
	bool message = dsa_is_dsa_port(chip->ds, port);
1775

1776
	return mv88e6xxx_port_set_message_port(chip, port, message);
1777
}
1778

1779
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1780
{
1781
	bool flood = port == dsa_upstream_port(chip->ds);
1782

1783 1784 1785 1786
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1787

1788
	return 0;
1789 1790
}

1791 1792 1793
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1794 1795
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1796

1797
	return 0;
1798 1799
}

1800
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1801
{
1802
	struct dsa_switch *ds = chip->ds;
1803
	int err;
1804
	u16 reg;
1805

1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1835 1836 1837 1838
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1839 1840
	if (err)
		return err;
1841

1842
	err = mv88e6xxx_setup_port_mode(chip, port);
1843 1844
	if (err)
		return err;
1845

1846
	err = mv88e6xxx_setup_egress_floods(chip, port);
1847 1848 1849
	if (err)
		return err;

1850 1851 1852
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1853
	 */
1854 1855 1856 1857 1858
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1859

1860
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1861
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1862 1863 1864
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1865
	 */
1866 1867 1868
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1869

1870 1871 1872 1873
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1874 1875
		if (err)
			return err;
1876 1877
	}

1878
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1879
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1880 1881 1882
	if (err)
		return err;

1883 1884
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1885 1886 1887 1888
		if (err)
			return err;
	}

1889 1890 1891 1892 1893
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1894
	reg = 1 << port;
1895 1896
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1897
		reg = 0;
1898

1899 1900
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1901 1902
	if (err)
		return err;
1903 1904

	/* Egress rate control 2: disable egress rate control. */
1905 1906
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1907 1908
	if (err)
		return err;
1909

1910 1911
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1912 1913
		if (err)
			return err;
1914
	}
1915

1916 1917 1918 1919 1920 1921
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1922 1923
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1924 1925
		if (err)
			return err;
1926
	}
1927

1928 1929
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1930 1931
		if (err)
			return err;
1932 1933
	}

1934 1935
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1936 1937
		if (err)
			return err;
1938 1939
	}

1940
	err = mv88e6xxx_setup_message_port(chip, port);
1941 1942
	if (err)
		return err;
1943

1944
	/* Port based VLAN map: give each port the same default address
1945 1946
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1947
	 */
1948
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1949 1950
	if (err)
		return err;
1951

1952
	err = mv88e6xxx_port_vlan_map(chip, port);
1953 1954
	if (err)
		return err;
1955 1956 1957 1958

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1959
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1960 1961
}

1962 1963 1964 1965
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1966
	int err;
1967 1968

	mutex_lock(&chip->reg_lock);
1969
	err = mv88e6xxx_serdes_power(chip, port, true);
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1981 1982
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1983 1984 1985
	mutex_unlock(&chip->reg_lock);
}

1986 1987 1988
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
1989
	struct mv88e6xxx_chip *chip = ds->priv;
1990 1991 1992
	int err;

	mutex_lock(&chip->reg_lock);
1993
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
1994 1995 1996 1997 1998
	mutex_unlock(&chip->reg_lock);

	return err;
}

1999
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2000
{
2001
	struct dsa_switch *ds = chip->ds;
2002
	u32 upstream_port = dsa_upstream_port(ds);
2003
	int err;
2004

2005 2006
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
2007 2008 2009 2010
		if (err)
			return err;
	}

2011 2012
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
2013 2014 2015
		if (err)
			return err;
	}
2016

2017
	/* Disable remote management, and set the switch's DSA device number. */
2018 2019
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
				 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
2020
				 (ds->index & 0x1f));
2021 2022 2023
	if (err)
		return err;

2024
	/* Configure the IP ToS mapping registers. */
2025
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2026
	if (err)
2027
		return err;
2028
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2029
	if (err)
2030
		return err;
2031
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2032
	if (err)
2033
		return err;
2034
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2035
	if (err)
2036
		return err;
2037
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2038
	if (err)
2039
		return err;
2040
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2041
	if (err)
2042
		return err;
2043
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2044
	if (err)
2045
		return err;
2046
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2047
	if (err)
2048
		return err;
2049 2050

	/* Configure the IEEE 802.1p priority mapping register. */
2051
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2052
	if (err)
2053
		return err;
2054

2055 2056 2057 2058 2059
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2060
	/* Clear the statistics counters for all ports */
2061 2062 2063
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
				 MV88E6XXX_G1_STATS_OP_BUSY |
				 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
2064 2065 2066 2067
	if (err)
		return err;

	/* Wait for the flush to complete. */
2068
	err = mv88e6xxx_g1_stats_wait(chip);
2069 2070 2071 2072 2073 2074
	if (err)
		return err;

	return 0;
}

2075
static int mv88e6xxx_setup(struct dsa_switch *ds)
2076
{
V
Vivien Didelot 已提交
2077
	struct mv88e6xxx_chip *chip = ds->priv;
2078
	int err;
2079 2080
	int i;

2081
	chip->ds = ds;
2082
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2083

2084
	mutex_lock(&chip->reg_lock);
2085

2086
	/* Setup Switch Port Registers */
2087
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2088 2089 2090 2091 2092 2093 2094
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2095 2096 2097
	if (err)
		goto unlock;

2098 2099 2100
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2101 2102 2103
		if (err)
			goto unlock;
	}
2104

2105 2106 2107 2108
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2109 2110 2111 2112
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2113 2114 2115 2116
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2117 2118 2119 2120
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2132
unlock:
2133
	mutex_unlock(&chip->reg_lock);
2134

2135
	return err;
2136 2137
}

2138 2139
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2140
	struct mv88e6xxx_chip *chip = ds->priv;
2141 2142
	int err;

2143 2144
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2145

2146 2147
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2148 2149 2150 2151 2152
	mutex_unlock(&chip->reg_lock);

	return err;
}

2153
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2154
{
2155 2156
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2157 2158
	u16 val;
	int err;
2159

2160 2161 2162
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2163
	mutex_lock(&chip->reg_lock);
2164
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2165
	mutex_unlock(&chip->reg_lock);
2166

2167 2168 2169 2170 2171
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2172
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2173 2174
	}

2175
	return err ? err : val;
2176 2177
}

2178
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2179
{
2180 2181
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2182
	int err;
2183

2184 2185 2186
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2187
	mutex_lock(&chip->reg_lock);
2188
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2189
	mutex_unlock(&chip->reg_lock);
2190 2191

	return err;
2192 2193
}

2194
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2195 2196
				   struct device_node *np,
				   bool external)
2197 2198
{
	static int index;
2199
	struct mv88e6xxx_mdio_bus *mdio_bus;
2200 2201 2202
	struct mii_bus *bus;
	int err;

2203
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2204 2205 2206
	if (!bus)
		return -ENOMEM;

2207
	mdio_bus = bus->priv;
2208
	mdio_bus->bus = bus;
2209
	mdio_bus->chip = chip;
2210 2211
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2212

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2223
	bus->parent = chip->dev;
2224

2225 2226
	if (np)
		err = of_mdiobus_register(bus, np);
2227 2228 2229
	else
		err = mdiobus_register(bus);
	if (err) {
2230
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2231
		return err;
2232
	}
2233 2234 2235 2236 2237

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2238 2239

	return 0;
2240
}
2241

2242 2243 2244 2245 2246
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2247

2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2278 2279
}

2280
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2281 2282

{
2283 2284
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2285

2286 2287
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2288

2289 2290
		mdiobus_unregister(bus);
	}
2291 2292
}

2293 2294
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2295
	struct mv88e6xxx_chip *chip = ds->priv;
2296 2297 2298 2299 2300 2301 2302

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2303
	struct mv88e6xxx_chip *chip = ds->priv;
2304 2305
	int err;

2306 2307
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2308

2309 2310
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2324
	struct mv88e6xxx_chip *chip = ds->priv;
2325 2326
	int err;

2327 2328 2329
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2330 2331 2332 2333
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2334
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2335 2336 2337 2338 2339
	mutex_unlock(&chip->reg_lock);

	return err;
}

2340
static const struct mv88e6xxx_ops mv88e6085_ops = {
2341
	/* MV88E6XXX_FAMILY_6097 */
2342
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2343 2344
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2345
	.port_set_link = mv88e6xxx_port_set_link,
2346
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2347
	.port_set_speed = mv88e6185_port_set_speed,
2348
	.port_tag_remap = mv88e6095_port_tag_remap,
2349
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2350
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2351
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2352
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2353
	.port_pause_limit = mv88e6097_port_pause_limit,
2354
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2355
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2356
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2357 2358
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2359
	.stats_get_stats = mv88e6095_stats_get_stats,
2360 2361
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2362
	.watchdog_ops = &mv88e6097_watchdog_ops,
2363
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2364 2365
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2366
	.reset = mv88e6185_g1_reset,
2367
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2368
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2369 2370 2371
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2372
	/* MV88E6XXX_FAMILY_6095 */
2373
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2374 2375
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2376
	.port_set_link = mv88e6xxx_port_set_link,
2377
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2378
	.port_set_speed = mv88e6185_port_set_speed,
2379
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2380
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2381
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2382
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2383 2384
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2385
	.stats_get_stats = mv88e6095_stats_get_stats,
2386
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2387 2388
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2389
	.reset = mv88e6185_g1_reset,
2390
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2391
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2392 2393
};

2394
static const struct mv88e6xxx_ops mv88e6097_ops = {
2395
	/* MV88E6XXX_FAMILY_6097 */
2396 2397 2398 2399 2400 2401
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2402
	.port_tag_remap = mv88e6095_port_tag_remap,
2403
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2404
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2405
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2406
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2407
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2408
	.port_pause_limit = mv88e6097_port_pause_limit,
2409
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2410
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2411 2412 2413 2414
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2415 2416
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2417
	.watchdog_ops = &mv88e6097_watchdog_ops,
2418
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2419
	.reset = mv88e6352_g1_reset,
2420
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2421
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2422 2423
};

2424
static const struct mv88e6xxx_ops mv88e6123_ops = {
2425
	/* MV88E6XXX_FAMILY_6165 */
2426
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2427 2428
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2429
	.port_set_link = mv88e6xxx_port_set_link,
2430
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2431
	.port_set_speed = mv88e6185_port_set_speed,
2432
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2433
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2434
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2435
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2436
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2437 2438
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2439
	.stats_get_stats = mv88e6095_stats_get_stats,
2440 2441
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2442
	.watchdog_ops = &mv88e6097_watchdog_ops,
2443
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2444
	.reset = mv88e6352_g1_reset,
2445
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2446
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2447 2448 2449
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2450
	/* MV88E6XXX_FAMILY_6185 */
2451
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2452 2453
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2454
	.port_set_link = mv88e6xxx_port_set_link,
2455
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2456
	.port_set_speed = mv88e6185_port_set_speed,
2457
	.port_tag_remap = mv88e6095_port_tag_remap,
2458
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2459
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2460
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2461
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2462
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2463
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2464
	.port_pause_limit = mv88e6097_port_pause_limit,
2465
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2466 2467
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2468
	.stats_get_stats = mv88e6095_stats_get_stats,
2469 2470
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2471
	.watchdog_ops = &mv88e6097_watchdog_ops,
2472
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2473 2474
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2475
	.reset = mv88e6185_g1_reset,
2476
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2477
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2478 2479
};

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2495
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2496
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2497
	.port_pause_limit = mv88e6097_port_pause_limit,
2498 2499 2500 2501 2502 2503
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2504 2505
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2506 2507 2508
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2509
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2510
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2511 2512
};

2513
static const struct mv88e6xxx_ops mv88e6161_ops = {
2514
	/* MV88E6XXX_FAMILY_6165 */
2515
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2516 2517
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2518
	.port_set_link = mv88e6xxx_port_set_link,
2519
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2520
	.port_set_speed = mv88e6185_port_set_speed,
2521
	.port_tag_remap = mv88e6095_port_tag_remap,
2522
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2523
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2524
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2525
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2526
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2527
	.port_pause_limit = mv88e6097_port_pause_limit,
2528
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2529
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2530
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2531 2532
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2533
	.stats_get_stats = mv88e6095_stats_get_stats,
2534 2535
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2536
	.watchdog_ops = &mv88e6097_watchdog_ops,
2537
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2538
	.reset = mv88e6352_g1_reset,
2539
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2540
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2541 2542 2543
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2544
	/* MV88E6XXX_FAMILY_6165 */
2545
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2546 2547
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2548
	.port_set_link = mv88e6xxx_port_set_link,
2549
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2550
	.port_set_speed = mv88e6185_port_set_speed,
2551
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2552
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2553
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2554 2555
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2556
	.stats_get_stats = mv88e6095_stats_get_stats,
2557 2558
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2559
	.watchdog_ops = &mv88e6097_watchdog_ops,
2560
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2561
	.reset = mv88e6352_g1_reset,
2562
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2563
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2564 2565 2566
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2567
	/* MV88E6XXX_FAMILY_6351 */
2568
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2569 2570
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2571
	.port_set_link = mv88e6xxx_port_set_link,
2572
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2573
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2574
	.port_set_speed = mv88e6185_port_set_speed,
2575
	.port_tag_remap = mv88e6095_port_tag_remap,
2576
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2577
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2578
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2579
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2580
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2581
	.port_pause_limit = mv88e6097_port_pause_limit,
2582
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2583
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2584
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2585 2586
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2587
	.stats_get_stats = mv88e6095_stats_get_stats,
2588 2589
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2590
	.watchdog_ops = &mv88e6097_watchdog_ops,
2591
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2592
	.reset = mv88e6352_g1_reset,
2593
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2594
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2595 2596 2597
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2598
	/* MV88E6XXX_FAMILY_6352 */
2599 2600
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2601
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2602 2603
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2604
	.port_set_link = mv88e6xxx_port_set_link,
2605
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2606
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2607
	.port_set_speed = mv88e6352_port_set_speed,
2608
	.port_tag_remap = mv88e6095_port_tag_remap,
2609
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2610
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2611
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2612
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2613
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2614
	.port_pause_limit = mv88e6097_port_pause_limit,
2615
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2616
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2617
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2618 2619
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2620
	.stats_get_stats = mv88e6095_stats_get_stats,
2621 2622
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2623
	.watchdog_ops = &mv88e6097_watchdog_ops,
2624
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2625
	.reset = mv88e6352_g1_reset,
2626
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2627
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2628
	.serdes_power = mv88e6352_serdes_power,
2629 2630 2631
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2632
	/* MV88E6XXX_FAMILY_6351 */
2633
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2634 2635
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2636
	.port_set_link = mv88e6xxx_port_set_link,
2637
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2638
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2639
	.port_set_speed = mv88e6185_port_set_speed,
2640
	.port_tag_remap = mv88e6095_port_tag_remap,
2641
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2642
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2643
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2644
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2645
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2646
	.port_pause_limit = mv88e6097_port_pause_limit,
2647
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2648
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2649
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2650 2651
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2652
	.stats_get_stats = mv88e6095_stats_get_stats,
2653 2654
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2655
	.watchdog_ops = &mv88e6097_watchdog_ops,
2656
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2657
	.reset = mv88e6352_g1_reset,
2658
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2659
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2660 2661 2662
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2663
	/* MV88E6XXX_FAMILY_6352 */
2664 2665
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2666
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2667 2668
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2669
	.port_set_link = mv88e6xxx_port_set_link,
2670
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2671
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2672
	.port_set_speed = mv88e6352_port_set_speed,
2673
	.port_tag_remap = mv88e6095_port_tag_remap,
2674
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2675
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2676
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2677
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2678
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2679
	.port_pause_limit = mv88e6097_port_pause_limit,
2680
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2681
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2682
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2683 2684
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2685
	.stats_get_stats = mv88e6095_stats_get_stats,
2686 2687
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2688
	.watchdog_ops = &mv88e6097_watchdog_ops,
2689
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2690
	.reset = mv88e6352_g1_reset,
2691
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2692
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2693
	.serdes_power = mv88e6352_serdes_power,
2694 2695 2696
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2697
	/* MV88E6XXX_FAMILY_6185 */
2698
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2699 2700
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2701
	.port_set_link = mv88e6xxx_port_set_link,
2702
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2703
	.port_set_speed = mv88e6185_port_set_speed,
2704
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2705
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2706
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2707
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2708
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2709 2710
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2711
	.stats_get_stats = mv88e6095_stats_get_stats,
2712 2713
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2714
	.watchdog_ops = &mv88e6097_watchdog_ops,
2715
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2716 2717
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2718
	.reset = mv88e6185_g1_reset,
2719
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2720
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2721 2722
};

2723
static const struct mv88e6xxx_ops mv88e6190_ops = {
2724
	/* MV88E6XXX_FAMILY_6390 */
2725 2726
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2727 2728 2729 2730 2731 2732 2733
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2734
	.port_tag_remap = mv88e6390_port_tag_remap,
2735
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2736
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2737
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2738
	.port_pause_limit = mv88e6390_port_pause_limit,
2739
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2740
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2741
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2742
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2743 2744
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2745
	.stats_get_stats = mv88e6390_stats_get_stats,
2746 2747
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2748
	.watchdog_ops = &mv88e6390_watchdog_ops,
2749
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2750
	.reset = mv88e6352_g1_reset,
2751 2752
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2753
	.serdes_power = mv88e6390_serdes_power,
2754 2755 2756
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2757
	/* MV88E6XXX_FAMILY_6390 */
2758 2759
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2760 2761 2762 2763 2764 2765 2766
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2767
	.port_tag_remap = mv88e6390_port_tag_remap,
2768
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2769
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2770
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2771
	.port_pause_limit = mv88e6390_port_pause_limit,
2772
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2773
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2774
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2775
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2776 2777
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2778
	.stats_get_stats = mv88e6390_stats_get_stats,
2779 2780
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2781
	.watchdog_ops = &mv88e6390_watchdog_ops,
2782
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2783
	.reset = mv88e6352_g1_reset,
2784 2785
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2786
	.serdes_power = mv88e6390_serdes_power,
2787 2788 2789
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2790
	/* MV88E6XXX_FAMILY_6390 */
2791 2792
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2793 2794 2795 2796 2797 2798 2799
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2800
	.port_tag_remap = mv88e6390_port_tag_remap,
2801
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2802
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2803
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2804
	.port_pause_limit = mv88e6390_port_pause_limit,
2805
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2806
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2807
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2808
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2809 2810
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2811
	.stats_get_stats = mv88e6390_stats_get_stats,
2812 2813
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2814
	.watchdog_ops = &mv88e6390_watchdog_ops,
2815
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2816
	.reset = mv88e6352_g1_reset,
2817 2818
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2819
	.serdes_power = mv88e6390_serdes_power,
2820 2821
};

2822
static const struct mv88e6xxx_ops mv88e6240_ops = {
2823
	/* MV88E6XXX_FAMILY_6352 */
2824 2825
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2826
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2827 2828
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2829
	.port_set_link = mv88e6xxx_port_set_link,
2830
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2831
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2832
	.port_set_speed = mv88e6352_port_set_speed,
2833
	.port_tag_remap = mv88e6095_port_tag_remap,
2834
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2835
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2836
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2837
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2838
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2839
	.port_pause_limit = mv88e6097_port_pause_limit,
2840
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2841
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2842
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2843 2844
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2845
	.stats_get_stats = mv88e6095_stats_get_stats,
2846 2847
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2848
	.watchdog_ops = &mv88e6097_watchdog_ops,
2849
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2850
	.reset = mv88e6352_g1_reset,
2851
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2852
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2853
	.serdes_power = mv88e6352_serdes_power,
2854 2855
};

2856
static const struct mv88e6xxx_ops mv88e6290_ops = {
2857
	/* MV88E6XXX_FAMILY_6390 */
2858 2859
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2860 2861 2862 2863 2864 2865 2866
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2867
	.port_tag_remap = mv88e6390_port_tag_remap,
2868
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2869
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2870
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2871
	.port_pause_limit = mv88e6390_port_pause_limit,
2872
	.port_set_cmode = mv88e6390x_port_set_cmode,
2873
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2874
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2875
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2876
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2877 2878
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2879
	.stats_get_stats = mv88e6390_stats_get_stats,
2880 2881
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2882
	.watchdog_ops = &mv88e6390_watchdog_ops,
2883
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2884
	.reset = mv88e6352_g1_reset,
2885 2886
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2887
	.serdes_power = mv88e6390_serdes_power,
2888 2889
};

2890
static const struct mv88e6xxx_ops mv88e6320_ops = {
2891
	/* MV88E6XXX_FAMILY_6320 */
2892 2893
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2894
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2895 2896
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2897
	.port_set_link = mv88e6xxx_port_set_link,
2898
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2899
	.port_set_speed = mv88e6185_port_set_speed,
2900
	.port_tag_remap = mv88e6095_port_tag_remap,
2901
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2902
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2903
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2904
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2905
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2906
	.port_pause_limit = mv88e6097_port_pause_limit,
2907
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2908
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2909
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2910 2911
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2912
	.stats_get_stats = mv88e6320_stats_get_stats,
2913 2914
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2915
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2916
	.reset = mv88e6352_g1_reset,
2917
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2918
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2919 2920 2921
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2922
	/* MV88E6XXX_FAMILY_6321 */
2923 2924
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2925
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2926 2927
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2928
	.port_set_link = mv88e6xxx_port_set_link,
2929
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2930
	.port_set_speed = mv88e6185_port_set_speed,
2931
	.port_tag_remap = mv88e6095_port_tag_remap,
2932
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2933
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2934
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2935
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2936
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2937
	.port_pause_limit = mv88e6097_port_pause_limit,
2938
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2939
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2940
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2941 2942
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2943
	.stats_get_stats = mv88e6320_stats_get_stats,
2944 2945
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2946
	.reset = mv88e6352_g1_reset,
2947
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2948
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2949 2950
};

2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2966
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2967
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2968
	.port_pause_limit = mv88e6097_port_pause_limit,
2969 2970 2971 2972 2973 2974
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2975 2976
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2977 2978 2979
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2980
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2981
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2982 2983
};

2984
static const struct mv88e6xxx_ops mv88e6350_ops = {
2985
	/* MV88E6XXX_FAMILY_6351 */
2986
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2987 2988
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2989
	.port_set_link = mv88e6xxx_port_set_link,
2990
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2991
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2992
	.port_set_speed = mv88e6185_port_set_speed,
2993
	.port_tag_remap = mv88e6095_port_tag_remap,
2994
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2995
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2996
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2997
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2998
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2999
	.port_pause_limit = mv88e6097_port_pause_limit,
3000
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3001
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3002
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3003 3004
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3005
	.stats_get_stats = mv88e6095_stats_get_stats,
3006 3007
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3008
	.watchdog_ops = &mv88e6097_watchdog_ops,
3009
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3010
	.reset = mv88e6352_g1_reset,
3011
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3012
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3013 3014 3015
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3016
	/* MV88E6XXX_FAMILY_6351 */
3017
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3018 3019
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3020
	.port_set_link = mv88e6xxx_port_set_link,
3021
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3022
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3023
	.port_set_speed = mv88e6185_port_set_speed,
3024
	.port_tag_remap = mv88e6095_port_tag_remap,
3025
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3026
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3027
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3028
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3029
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3030
	.port_pause_limit = mv88e6097_port_pause_limit,
3031
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3032
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3033
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3034 3035
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3036
	.stats_get_stats = mv88e6095_stats_get_stats,
3037 3038
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3039
	.watchdog_ops = &mv88e6097_watchdog_ops,
3040
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3041
	.reset = mv88e6352_g1_reset,
3042
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3043
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3044 3045 3046
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3047
	/* MV88E6XXX_FAMILY_6352 */
3048 3049
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3050
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3051 3052
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3053
	.port_set_link = mv88e6xxx_port_set_link,
3054
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3055
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3056
	.port_set_speed = mv88e6352_port_set_speed,
3057
	.port_tag_remap = mv88e6095_port_tag_remap,
3058
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3059
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3060
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3061
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3062
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3063
	.port_pause_limit = mv88e6097_port_pause_limit,
3064
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3065
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3066
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3067 3068
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3069
	.stats_get_stats = mv88e6095_stats_get_stats,
3070 3071
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3072
	.watchdog_ops = &mv88e6097_watchdog_ops,
3073
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3074
	.reset = mv88e6352_g1_reset,
3075
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3076
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3077
	.serdes_power = mv88e6352_serdes_power,
3078 3079
};

3080
static const struct mv88e6xxx_ops mv88e6390_ops = {
3081
	/* MV88E6XXX_FAMILY_6390 */
3082 3083
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3084 3085 3086 3087 3088 3089 3090
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3091
	.port_tag_remap = mv88e6390_port_tag_remap,
3092
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3093
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3094
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3095
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3096
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3097
	.port_pause_limit = mv88e6390_port_pause_limit,
3098
	.port_set_cmode = mv88e6390x_port_set_cmode,
3099
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3100
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3101
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3102
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3103 3104
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3105
	.stats_get_stats = mv88e6390_stats_get_stats,
3106 3107
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3108
	.watchdog_ops = &mv88e6390_watchdog_ops,
3109
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3110
	.reset = mv88e6352_g1_reset,
3111 3112
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3113
	.serdes_power = mv88e6390_serdes_power,
3114 3115 3116
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3117
	/* MV88E6XXX_FAMILY_6390 */
3118 3119
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3120 3121 3122 3123 3124 3125 3126
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3127
	.port_tag_remap = mv88e6390_port_tag_remap,
3128
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3129
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3130
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3131
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3132
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3133
	.port_pause_limit = mv88e6390_port_pause_limit,
3134
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3135
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3136
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3137
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3138 3139
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3140
	.stats_get_stats = mv88e6390_stats_get_stats,
3141 3142
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3143
	.watchdog_ops = &mv88e6390_watchdog_ops,
3144
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3145
	.reset = mv88e6352_g1_reset,
3146 3147
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3148
	.serdes_power = mv88e6390_serdes_power,
3149 3150
};

3151 3152
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3153
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3154 3155 3156 3157
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3158
		.max_vid = 4095,
3159
		.port_base_addr = 0x10,
3160
		.global1_addr = 0x1b,
3161
		.age_time_coeff = 15000,
3162
		.g1_irqs = 8,
3163
		.atu_move_port_mask = 0xf,
3164
		.pvt = true,
3165
		.tag_protocol = DSA_TAG_PROTO_DSA,
3166
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3167
		.ops = &mv88e6085_ops,
3168 3169 3170
	},

	[MV88E6095] = {
3171
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3172 3173 3174 3175
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3176
		.max_vid = 4095,
3177
		.port_base_addr = 0x10,
3178
		.global1_addr = 0x1b,
3179
		.age_time_coeff = 15000,
3180
		.g1_irqs = 8,
3181
		.atu_move_port_mask = 0xf,
3182
		.tag_protocol = DSA_TAG_PROTO_DSA,
3183
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3184
		.ops = &mv88e6095_ops,
3185 3186
	},

3187
	[MV88E6097] = {
3188
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3189 3190 3191 3192
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3193
		.max_vid = 4095,
3194 3195 3196
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3197
		.g1_irqs = 8,
3198
		.atu_move_port_mask = 0xf,
3199
		.pvt = true,
3200
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3201 3202 3203 3204
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3205
	[MV88E6123] = {
3206
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3207 3208 3209 3210
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3211
		.max_vid = 4095,
3212
		.port_base_addr = 0x10,
3213
		.global1_addr = 0x1b,
3214
		.age_time_coeff = 15000,
3215
		.g1_irqs = 9,
3216
		.atu_move_port_mask = 0xf,
3217
		.pvt = true,
3218
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3219
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3220
		.ops = &mv88e6123_ops,
3221 3222 3223
	},

	[MV88E6131] = {
3224
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3225 3226 3227 3228
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3229
		.max_vid = 4095,
3230
		.port_base_addr = 0x10,
3231
		.global1_addr = 0x1b,
3232
		.age_time_coeff = 15000,
3233
		.g1_irqs = 9,
3234
		.atu_move_port_mask = 0xf,
3235
		.tag_protocol = DSA_TAG_PROTO_DSA,
3236
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3237
		.ops = &mv88e6131_ops,
3238 3239
	},

3240
	[MV88E6141] = {
3241
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3242 3243 3244 3245
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3246
		.max_vid = 4095,
3247 3248 3249 3250
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3251
		.pvt = true,
3252 3253 3254 3255 3256
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3257
	[MV88E6161] = {
3258
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3259 3260 3261 3262
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3263
		.max_vid = 4095,
3264
		.port_base_addr = 0x10,
3265
		.global1_addr = 0x1b,
3266
		.age_time_coeff = 15000,
3267
		.g1_irqs = 9,
3268
		.atu_move_port_mask = 0xf,
3269
		.pvt = true,
3270
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3271
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3272
		.ops = &mv88e6161_ops,
3273 3274 3275
	},

	[MV88E6165] = {
3276
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3277 3278 3279 3280
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3281
		.max_vid = 4095,
3282
		.port_base_addr = 0x10,
3283
		.global1_addr = 0x1b,
3284
		.age_time_coeff = 15000,
3285
		.g1_irqs = 9,
3286
		.atu_move_port_mask = 0xf,
3287
		.pvt = true,
3288
		.tag_protocol = DSA_TAG_PROTO_DSA,
3289
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3290
		.ops = &mv88e6165_ops,
3291 3292 3293
	},

	[MV88E6171] = {
3294
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3295 3296 3297 3298
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3299
		.max_vid = 4095,
3300
		.port_base_addr = 0x10,
3301
		.global1_addr = 0x1b,
3302
		.age_time_coeff = 15000,
3303
		.g1_irqs = 9,
3304
		.atu_move_port_mask = 0xf,
3305
		.pvt = true,
3306
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3307
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3308
		.ops = &mv88e6171_ops,
3309 3310 3311
	},

	[MV88E6172] = {
3312
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3313 3314 3315 3316
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3317
		.max_vid = 4095,
3318
		.port_base_addr = 0x10,
3319
		.global1_addr = 0x1b,
3320
		.age_time_coeff = 15000,
3321
		.g1_irqs = 9,
3322
		.atu_move_port_mask = 0xf,
3323
		.pvt = true,
3324
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3325
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3326
		.ops = &mv88e6172_ops,
3327 3328 3329
	},

	[MV88E6175] = {
3330
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3331 3332 3333 3334
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3335
		.max_vid = 4095,
3336
		.port_base_addr = 0x10,
3337
		.global1_addr = 0x1b,
3338
		.age_time_coeff = 15000,
3339
		.g1_irqs = 9,
3340
		.atu_move_port_mask = 0xf,
3341
		.pvt = true,
3342
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3343
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3344
		.ops = &mv88e6175_ops,
3345 3346 3347
	},

	[MV88E6176] = {
3348
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3349 3350 3351 3352
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3353
		.max_vid = 4095,
3354
		.port_base_addr = 0x10,
3355
		.global1_addr = 0x1b,
3356
		.age_time_coeff = 15000,
3357
		.g1_irqs = 9,
3358
		.atu_move_port_mask = 0xf,
3359
		.pvt = true,
3360
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3361
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3362
		.ops = &mv88e6176_ops,
3363 3364 3365
	},

	[MV88E6185] = {
3366
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3367 3368 3369 3370
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3371
		.max_vid = 4095,
3372
		.port_base_addr = 0x10,
3373
		.global1_addr = 0x1b,
3374
		.age_time_coeff = 15000,
3375
		.g1_irqs = 8,
3376
		.atu_move_port_mask = 0xf,
3377
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3378
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3379
		.ops = &mv88e6185_ops,
3380 3381
	},

3382
	[MV88E6190] = {
3383
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3384 3385 3386 3387
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3388
		.max_vid = 8191,
3389 3390
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3391
		.tag_protocol = DSA_TAG_PROTO_DSA,
3392
		.age_time_coeff = 3750,
3393
		.g1_irqs = 9,
3394
		.pvt = true,
3395
		.atu_move_port_mask = 0x1f,
3396 3397 3398 3399 3400
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3401
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3402 3403 3404 3405
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3406
		.max_vid = 8191,
3407 3408
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3409
		.age_time_coeff = 3750,
3410
		.g1_irqs = 9,
3411
		.atu_move_port_mask = 0x1f,
3412
		.pvt = true,
3413
		.tag_protocol = DSA_TAG_PROTO_DSA,
3414 3415 3416 3417 3418
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3419
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3420 3421 3422 3423
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3424
		.max_vid = 8191,
3425 3426
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3427
		.age_time_coeff = 3750,
3428
		.g1_irqs = 9,
3429
		.atu_move_port_mask = 0x1f,
3430
		.pvt = true,
3431
		.tag_protocol = DSA_TAG_PROTO_DSA,
3432
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3433
		.ops = &mv88e6191_ops,
3434 3435
	},

3436
	[MV88E6240] = {
3437
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3438 3439 3440 3441
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3442
		.max_vid = 4095,
3443
		.port_base_addr = 0x10,
3444
		.global1_addr = 0x1b,
3445
		.age_time_coeff = 15000,
3446
		.g1_irqs = 9,
3447
		.atu_move_port_mask = 0xf,
3448
		.pvt = true,
3449
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3450
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3451
		.ops = &mv88e6240_ops,
3452 3453
	},

3454
	[MV88E6290] = {
3455
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3456 3457 3458 3459
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3460
		.max_vid = 8191,
3461 3462
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3463
		.age_time_coeff = 3750,
3464
		.g1_irqs = 9,
3465
		.atu_move_port_mask = 0x1f,
3466
		.pvt = true,
3467
		.tag_protocol = DSA_TAG_PROTO_DSA,
3468 3469 3470 3471
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3472
	[MV88E6320] = {
3473
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3474 3475 3476 3477
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3478
		.max_vid = 4095,
3479
		.port_base_addr = 0x10,
3480
		.global1_addr = 0x1b,
3481
		.age_time_coeff = 15000,
3482
		.g1_irqs = 8,
3483
		.atu_move_port_mask = 0xf,
3484
		.pvt = true,
3485
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3486
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3487
		.ops = &mv88e6320_ops,
3488 3489 3490
	},

	[MV88E6321] = {
3491
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3492 3493 3494 3495
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3496
		.max_vid = 4095,
3497
		.port_base_addr = 0x10,
3498
		.global1_addr = 0x1b,
3499
		.age_time_coeff = 15000,
3500
		.g1_irqs = 8,
3501
		.atu_move_port_mask = 0xf,
3502
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3503
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3504
		.ops = &mv88e6321_ops,
3505 3506
	},

3507
	[MV88E6341] = {
3508
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3509 3510 3511 3512
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3513
		.max_vid = 4095,
3514 3515 3516
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3517
		.atu_move_port_mask = 0x1f,
3518
		.pvt = true,
3519 3520 3521 3522 3523
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3524
	[MV88E6350] = {
3525
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3526 3527 3528 3529
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3530
		.max_vid = 4095,
3531
		.port_base_addr = 0x10,
3532
		.global1_addr = 0x1b,
3533
		.age_time_coeff = 15000,
3534
		.g1_irqs = 9,
3535
		.atu_move_port_mask = 0xf,
3536
		.pvt = true,
3537
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3538
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3539
		.ops = &mv88e6350_ops,
3540 3541 3542
	},

	[MV88E6351] = {
3543
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3544 3545 3546 3547
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3548
		.max_vid = 4095,
3549
		.port_base_addr = 0x10,
3550
		.global1_addr = 0x1b,
3551
		.age_time_coeff = 15000,
3552
		.g1_irqs = 9,
3553
		.atu_move_port_mask = 0xf,
3554
		.pvt = true,
3555
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3556
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3557
		.ops = &mv88e6351_ops,
3558 3559 3560
	},

	[MV88E6352] = {
3561
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3562 3563 3564 3565
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3566
		.max_vid = 4095,
3567
		.port_base_addr = 0x10,
3568
		.global1_addr = 0x1b,
3569
		.age_time_coeff = 15000,
3570
		.g1_irqs = 9,
3571
		.atu_move_port_mask = 0xf,
3572
		.pvt = true,
3573
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3574
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3575
		.ops = &mv88e6352_ops,
3576
	},
3577
	[MV88E6390] = {
3578
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3579 3580 3581 3582
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3583
		.max_vid = 8191,
3584 3585
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3586
		.age_time_coeff = 3750,
3587
		.g1_irqs = 9,
3588
		.atu_move_port_mask = 0x1f,
3589
		.pvt = true,
3590
		.tag_protocol = DSA_TAG_PROTO_DSA,
3591 3592 3593 3594
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3595
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3596 3597 3598 3599
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3600
		.max_vid = 8191,
3601 3602
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3603
		.age_time_coeff = 3750,
3604
		.g1_irqs = 9,
3605
		.atu_move_port_mask = 0x1f,
3606
		.pvt = true,
3607
		.tag_protocol = DSA_TAG_PROTO_DSA,
3608 3609 3610
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3611 3612
};

3613
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3614
{
3615
	int i;
3616

3617 3618 3619
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3620 3621 3622 3623

	return NULL;
}

3624
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3625 3626
{
	const struct mv88e6xxx_info *info;
3627 3628 3629
	unsigned int prod_num, rev;
	u16 id;
	int err;
3630

3631
	mutex_lock(&chip->reg_lock);
3632
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3633 3634 3635
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3636

3637 3638
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3639 3640 3641 3642 3643

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3644
	/* Update the compatible info with the probed one */
3645
	chip->info = info;
3646

3647 3648 3649 3650
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3651 3652
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3653 3654 3655 3656

	return 0;
}

3657
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3658
{
3659
	struct mv88e6xxx_chip *chip;
3660

3661 3662
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3663 3664
		return NULL;

3665
	chip->dev = dev;
3666

3667
	mutex_init(&chip->reg_lock);
3668
	INIT_LIST_HEAD(&chip->mdios);
3669

3670
	return chip;
3671 3672
}

3673
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3674 3675
			      struct mii_bus *bus, int sw_addr)
{
3676
	if (sw_addr == 0)
3677
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3678
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3679
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3680 3681 3682
	else
		return -EINVAL;

3683 3684
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3685 3686 3687 3688

	return 0;
}

3689 3690
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3691
	struct mv88e6xxx_chip *chip = ds->priv;
3692

3693
	return chip->info->tag_protocol;
3694 3695
}

3696 3697 3698
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3699
{
3700
	struct mv88e6xxx_chip *chip;
3701
	struct mii_bus *bus;
3702
	int err;
3703

3704
	bus = dsa_host_dev_to_mii_bus(host_dev);
3705 3706 3707
	if (!bus)
		return NULL;

3708 3709
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3710 3711
		return NULL;

3712
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3713
	chip->info = &mv88e6xxx_table[MV88E6085];
3714

3715
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3716 3717 3718
	if (err)
		goto free;

3719
	err = mv88e6xxx_detect(chip);
3720
	if (err)
3721
		goto free;
3722

3723 3724 3725 3726 3727 3728
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3729 3730
	mv88e6xxx_phy_init(chip);

3731
	err = mv88e6xxx_mdios_register(chip, NULL);
3732
	if (err)
3733
		goto free;
3734

3735
	*priv = chip;
3736

3737
	return chip->info->name;
3738
free:
3739
	devm_kfree(dsa_dev, chip);
3740 3741

	return NULL;
3742 3743
}

3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3759
	struct mv88e6xxx_chip *chip = ds->priv;
3760 3761 3762

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3763
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3764 3765
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3766 3767 3768 3769 3770 3771
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3772
	struct mv88e6xxx_chip *chip = ds->priv;
3773 3774 3775 3776
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3777
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3778 3779 3780 3781 3782 3783 3784
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3785
				   switchdev_obj_dump_cb_t *cb)
3786
{
V
Vivien Didelot 已提交
3787
	struct mv88e6xxx_chip *chip = ds->priv;
3788 3789 3790 3791 3792 3793 3794 3795 3796
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3797
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3798
	.probe			= mv88e6xxx_drv_probe,
3799
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3800 3801 3802 3803 3804 3805
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3806 3807
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3808 3809
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3810
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3811 3812 3813 3814
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3815
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3816 3817 3818
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3819
	.port_fast_age		= mv88e6xxx_port_fast_age,
3820 3821 3822 3823 3824 3825 3826 3827 3828
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3829 3830 3831 3832
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3833 3834
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3835 3836
};

3837 3838 3839 3840
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3841
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3842
{
3843
	struct device *dev = chip->dev;
3844 3845
	struct dsa_switch *ds;

3846
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3847 3848 3849
	if (!ds)
		return -ENOMEM;

3850
	ds->priv = chip;
3851
	ds->ops = &mv88e6xxx_switch_ops;
3852 3853
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3854 3855 3856

	dev_set_drvdata(dev, ds);

3857
	return dsa_register_switch(ds);
3858 3859
}

3860
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3861
{
3862
	dsa_unregister_switch(chip->ds);
3863 3864
}

3865
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3866
{
3867
	struct device *dev = &mdiodev->dev;
3868
	struct device_node *np = dev->of_node;
3869
	const struct mv88e6xxx_info *compat_info;
3870
	struct mv88e6xxx_chip *chip;
3871
	u32 eeprom_len;
3872
	int err;
3873

3874 3875 3876 3877
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3878 3879
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3880 3881
		return -ENOMEM;

3882
	chip->info = compat_info;
3883

3884
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3885 3886
	if (err)
		return err;
3887

3888 3889 3890 3891
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3892
	err = mv88e6xxx_detect(chip);
3893 3894
	if (err)
		return err;
3895

3896 3897
	mv88e6xxx_phy_init(chip);

3898
	if (chip->info->ops->get_eeprom &&
3899
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3900
		chip->eeprom_len = eeprom_len;
3901

3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3933
	err = mv88e6xxx_mdios_register(chip, np);
3934
	if (err)
3935
		goto out_g2_irq;
3936

3937
	err = mv88e6xxx_register_switch(chip);
3938 3939
	if (err)
		goto out_mdio;
3940

3941
	return 0;
3942 3943

out_mdio:
3944
	mv88e6xxx_mdios_unregister(chip);
3945
out_g2_irq:
3946
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
3947 3948
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3949 3950
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3951
		mv88e6xxx_g1_irq_free(chip);
3952 3953
		mutex_unlock(&chip->reg_lock);
	}
3954 3955
out:
	return err;
3956
}
3957 3958 3959 3960

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3961
	struct mv88e6xxx_chip *chip = ds->priv;
3962

3963
	mv88e6xxx_phy_destroy(chip);
3964
	mv88e6xxx_unregister_switch(chip);
3965
	mv88e6xxx_mdios_unregister(chip);
3966

3967 3968 3969 3970 3971
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
3972 3973 3974
}

static const struct of_device_id mv88e6xxx_of_match[] = {
3975 3976 3977 3978
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
3979 3980 3981 3982
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
3999
	register_switch_driver(&mv88e6xxx_switch_drv);
4000 4001
	return mdio_driver_register(&mv88e6xxx_driver);
}
4002 4003 4004 4005
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4006
	mdio_driver_unregister(&mv88e6xxx_driver);
4007
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4008 4009
}
module_exit(mv88e6xxx_cleanup);
4010 4011 4012 4013

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");