chip.c 114.0 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
296 297 298 299 300 301
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340
	u16 mask;

341
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
342
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
343
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
344 345

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
399
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
400 401 402 403 404 405 406 407

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 737
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
738 739 740 741 742 743 744
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 746
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

813 814
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
815
{
V
Vivien Didelot 已提交
816
	struct mv88e6xxx_chip *chip = ds->priv;
817 818
	u16 reg;
	int err;
819

820
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
821 822
		return -EOPNOTSUPP;

823
	mutex_lock(&chip->reg_lock);
824

825 826
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
827
		goto out;
828 829 830 831

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

832
	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
833
	if (err)
834
		goto out;
835

836
	e->eee_active = !!(reg & MV88E6352_PORT_STS_EEE);
837
out:
838
	mutex_unlock(&chip->reg_lock);
839 840

	return err;
841 842
}

843 844
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
845
{
V
Vivien Didelot 已提交
846
	struct mv88e6xxx_chip *chip = ds->priv;
847 848
	u16 reg;
	int err;
849

850
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
851 852
		return -EOPNOTSUPP;

853
	mutex_lock(&chip->reg_lock);
854

855 856
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
857 858
		goto out;

859
	reg &= ~0x0300;
860 861 862 863 864
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

865
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
866
out:
867
	mutex_unlock(&chip->reg_lock);
868

869
	return err;
870 871
}

872
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
873
{
874 875 876
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
877 878
	int i;

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

905
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
906 907
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
908 909 910

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
911

912
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
913 914
}

915 916
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
917
{
V
Vivien Didelot 已提交
918
	struct mv88e6xxx_chip *chip = ds->priv;
919
	int err;
920

921
	mutex_lock(&chip->reg_lock);
922
	err = mv88e6xxx_port_set_state(chip, port, state);
923
	mutex_unlock(&chip->reg_lock);
924 925

	if (err)
926
		dev_err(ds->dev, "p%d: failed to update state\n", port);
927 928
}

929 930
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
931 932
	int err;

933 934 935 936
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

937 938 939 940
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

941 942 943
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

964 965 966 967 968 969 970 971 972
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
973
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
974 975 976 977

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

978 979
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
980 981 982
	int dev, port;
	int err;

983 984 985 986 987 988
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
989 990 991 992 993 994 995 996 997 998 999 1000 1001
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1002 1003
}

1004 1005 1006 1007 1008 1009
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1010
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1011 1012 1013
	mutex_unlock(&chip->reg_lock);

	if (err)
1014
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1015 1016
}

1017 1018 1019 1020 1021 1022 1023 1024
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1025 1026 1027 1028 1029 1030 1031 1032 1033
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1034 1035 1036 1037 1038 1039 1040 1041 1042
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1043 1044
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1045
				    switchdev_obj_dump_cb_t *cb)
1046
{
V
Vivien Didelot 已提交
1047
	struct mv88e6xxx_chip *chip = ds->priv;
1048 1049 1050
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1051 1052 1053
	u16 pvid;
	int err;

1054
	if (!chip->info->max_vid)
1055 1056
		return -EOPNOTSUPP;

1057
	mutex_lock(&chip->reg_lock);
1058

1059
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1060 1061 1062 1063
	if (err)
		goto unlock;

	do {
1064
		err = mv88e6xxx_vtu_getnext(chip, &next);
1065 1066 1067 1068 1069 1070
		if (err)
			break;

		if (!next.valid)
			break;

1071 1072
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1073 1074 1075
			continue;

		/* reinit and dump this VLAN obj */
1076 1077
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1078 1079
		vlan->flags = 0;

1080 1081
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
1082 1083 1084 1085 1086 1087 1088 1089
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1090
	} while (next.vid < chip->info->max_vid);
1091 1092

unlock:
1093
	mutex_unlock(&chip->reg_lock);
1094 1095 1096 1097

	return err;
}

1098
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1099 1100
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1101 1102 1103
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1104
	int i, err;
1105 1106 1107

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1108
	/* Set every FID bit used by the (un)bridged ports */
1109
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1110
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1111 1112 1113 1114 1115 1116
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1117 1118
	/* Set every FID bit used by the VLAN entries */
	do {
1119
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1120 1121 1122 1123 1124 1125 1126
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1127
	} while (vlan.vid < chip->info->max_vid);
1128 1129 1130 1131 1132

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1133
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1134 1135 1136
		return -ENOSPC;

	/* Clear the database */
1137
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1138 1139
}

1140 1141
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1142 1143 1144 1145 1146 1147
{
	int err;

	if (!vid)
		return -EINVAL;

1148 1149
	entry->vid = vid - 1;
	entry->valid = false;
1150

1151
	err = mv88e6xxx_vtu_getnext(chip, entry);
1152 1153 1154
	if (err)
		return err;

1155 1156
	if (entry->vid == vid && entry->valid)
		return 0;
1157

1158 1159 1160 1161 1162 1163 1164 1165
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1166
		/* Exclude all ports */
1167
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1168
			entry->member[i] =
1169
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1170 1171

		return mv88e6xxx_atu_new(chip, &entry->fid);
1172 1173
	}

1174 1175
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1176 1177
}

1178 1179 1180
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1181
	struct mv88e6xxx_chip *chip = ds->priv;
1182 1183 1184
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1185 1186 1187 1188 1189
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1190
	mutex_lock(&chip->reg_lock);
1191 1192

	do {
1193
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1194 1195 1196 1197 1198 1199 1200 1201 1202
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1203
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1204 1205 1206
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1207 1208 1209
			if (!ds->ports[port].netdev)
				continue;

1210
			if (vlan.member[i] ==
1211
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1212 1213
				continue;

1214 1215
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1216 1217
				break; /* same bridge, check next VLAN */

1218
			if (!ds->ports[i].bridge_dev)
1219 1220
				continue;

1221 1222 1223
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1224 1225 1226 1227 1228 1229
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1230
	mutex_unlock(&chip->reg_lock);
1231 1232 1233 1234

	return err;
}

1235 1236
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1237
{
V
Vivien Didelot 已提交
1238
	struct mv88e6xxx_chip *chip = ds->priv;
1239 1240
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1241
	int err;
1242

1243
	if (!chip->info->max_vid)
1244 1245
		return -EOPNOTSUPP;

1246
	mutex_lock(&chip->reg_lock);
1247
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1248
	mutex_unlock(&chip->reg_lock);
1249

1250
	return err;
1251 1252
}

1253 1254 1255 1256
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1257
{
V
Vivien Didelot 已提交
1258
	struct mv88e6xxx_chip *chip = ds->priv;
1259 1260
	int err;

1261
	if (!chip->info->max_vid)
1262 1263
		return -EOPNOTSUPP;

1264 1265 1266 1267 1268 1269 1270 1271
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1272 1273 1274 1275 1276 1277
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1278
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1279
				    u16 vid, u8 member)
1280
{
1281
	struct mv88e6xxx_vtu_entry vlan;
1282 1283
	int err;

1284
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1285
	if (err)
1286
		return err;
1287

1288
	vlan.member[port] = member;
1289

1290
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1291 1292
}

1293 1294 1295
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1296
{
V
Vivien Didelot 已提交
1297
	struct mv88e6xxx_chip *chip = ds->priv;
1298 1299
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1300
	u8 member;
1301 1302
	u16 vid;

1303
	if (!chip->info->max_vid)
1304 1305
		return;

1306
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1307
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1308
	else if (untagged)
1309
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1310
	else
1311
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1312

1313
	mutex_lock(&chip->reg_lock);
1314

1315
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1316
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1317 1318
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1319

1320
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1321 1322
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1323

1324
	mutex_unlock(&chip->reg_lock);
1325 1326
}

1327
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1328
				    int port, u16 vid)
1329
{
1330
	struct mv88e6xxx_vtu_entry vlan;
1331 1332
	int i, err;

1333
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1334
	if (err)
1335
		return err;
1336

1337
	/* Tell switchdev if this VLAN is handled in software */
1338
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1339
		return -EOPNOTSUPP;
1340

1341
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1342 1343

	/* keep the VLAN unless all ports are excluded */
1344
	vlan.valid = false;
1345
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1346 1347
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1348
			vlan.valid = true;
1349 1350 1351 1352
			break;
		}
	}

1353
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1354 1355 1356
	if (err)
		return err;

1357
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1358 1359
}

1360 1361
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1362
{
V
Vivien Didelot 已提交
1363
	struct mv88e6xxx_chip *chip = ds->priv;
1364 1365 1366
	u16 pvid, vid;
	int err = 0;

1367
	if (!chip->info->max_vid)
1368 1369
		return -EOPNOTSUPP;

1370
	mutex_lock(&chip->reg_lock);
1371

1372
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1373 1374 1375
	if (err)
		goto unlock;

1376
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1377
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1378 1379 1380 1381
		if (err)
			goto unlock;

		if (vid == pvid) {
1382
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1383 1384 1385 1386 1387
			if (err)
				goto unlock;
		}
	}

1388
unlock:
1389
	mutex_unlock(&chip->reg_lock);
1390 1391 1392 1393

	return err;
}

1394 1395 1396
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1397
{
1398
	struct mv88e6xxx_vtu_entry vlan;
1399
	struct mv88e6xxx_atu_entry entry;
1400 1401
	int err;

1402 1403
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1404
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1405
	else
1406
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1407 1408
	if (err)
		return err;
1409

1410
	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1411 1412 1413 1414
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1415 1416 1417
	if (err)
		return err;

1418
	/* Initialize a fresh ATU entry if it isn't found */
1419
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1420 1421 1422 1423 1424
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1425
	/* Purge the ATU entry only if no port is using it anymore */
1426
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1427 1428
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1429
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1430
	} else {
1431
		entry.portvec |= BIT(port);
1432
		entry.state = state;
1433 1434
	}

1435
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1436 1437
}

1438 1439 1440
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1441 1442 1443 1444 1445 1446 1447
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1448 1449 1450
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1451
{
V
Vivien Didelot 已提交
1452
	struct mv88e6xxx_chip *chip = ds->priv;
1453

1454
	mutex_lock(&chip->reg_lock);
1455
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1456
					 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC))
1457 1458
		dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
			port);
1459
	mutex_unlock(&chip->reg_lock);
1460 1461
}

1462 1463
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1464
{
V
Vivien Didelot 已提交
1465
	struct mv88e6xxx_chip *chip = ds->priv;
1466
	int err;
1467

1468
	mutex_lock(&chip->reg_lock);
1469
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1470
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1471
	mutex_unlock(&chip->reg_lock);
1472

1473
	return err;
1474 1475
}

1476 1477 1478
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1479
				      switchdev_obj_dump_cb_t *cb)
1480
{
1481
	struct mv88e6xxx_atu_entry addr;
1482 1483
	int err;

1484
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1485
	eth_broadcast_addr(addr.mac);
1486 1487

	do {
1488
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1489
		if (err)
1490
			return err;
1491

1492
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1493 1494
			break;

1495
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1496 1497 1498 1499
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1500

1501 1502 1503 1504
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1505 1506
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1507
			if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1508 1509 1510
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1511 1512 1513 1514 1515 1516 1517 1518 1519
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1520 1521
		} else {
			return -EOPNOTSUPP;
1522
		}
1523 1524 1525 1526

		err = cb(obj);
		if (err)
			return err;
1527 1528 1529 1530 1531
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1532 1533
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1534
				  switchdev_obj_dump_cb_t *cb)
1535
{
1536
	struct mv88e6xxx_vtu_entry vlan = {
1537
		.vid = chip->info->max_vid,
1538
	};
1539
	u16 fid;
1540 1541
	int err;

1542
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1543
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1544
	if (err)
1545
		return err;
1546

1547
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1548
	if (err)
1549
		return err;
1550

1551
	/* Dump VLANs' Filtering Information Databases */
1552
	do {
1553
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1554
		if (err)
1555
			return err;
1556 1557 1558 1559

		if (!vlan.valid)
			break;

1560 1561
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1562
		if (err)
1563
			return err;
1564
	} while (vlan.vid < chip->info->max_vid);
1565

1566 1567 1568 1569 1570
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1571
				   switchdev_obj_dump_cb_t *cb)
1572
{
V
Vivien Didelot 已提交
1573
	struct mv88e6xxx_chip *chip = ds->priv;
1574 1575 1576 1577
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1578
	mutex_unlock(&chip->reg_lock);
1579 1580 1581 1582

	return err;
}

1583 1584
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1585
{
1586
	struct dsa_switch *ds;
1587
	int port;
1588
	int dev;
1589
	int err;
1590

1591 1592 1593 1594
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1595
			if (err)
1596
				return err;
1597 1598 1599
		}
	}

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1629
	mutex_unlock(&chip->reg_lock);
1630

1631
	return err;
1632 1633
}

1634 1635
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1636
{
V
Vivien Didelot 已提交
1637
	struct mv88e6xxx_chip *chip = ds->priv;
1638

1639
	mutex_lock(&chip->reg_lock);
1640 1641 1642
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1643
	mutex_unlock(&chip->reg_lock);
1644 1645
}

1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1676 1677 1678 1679 1680 1681 1682 1683
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1697
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1698
{
1699
	int i, err;
1700

1701
	/* Set all ports to the Disabled state */
1702
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1703
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1704 1705
		if (err)
			return err;
1706 1707
	}

1708 1709 1710
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1711 1712
	usleep_range(2000, 4000);

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1724
	mv88e6xxx_hardware_reset(chip);
1725

1726
	return mv88e6xxx_software_reset(chip);
1727 1728
}

1729
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1730 1731
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1732 1733 1734
{
	int err;

1735 1736 1737 1738
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1739 1740 1741
	if (err)
		return err;

1742 1743 1744 1745 1746 1747 1748 1749
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1750 1751
}

1752
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1753
{
1754
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1755
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1756
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1757
}
1758

1759 1760 1761
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1762
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1763
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1764
}
1765

1766 1767 1768 1769
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1770 1771
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1772
}
1773

1774 1775 1776 1777
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1778

1779 1780
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1781

1782 1783 1784
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1785

1786 1787
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1788

1789
	return -EINVAL;
1790 1791
}

1792
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1793
{
1794
	bool message = dsa_is_dsa_port(chip->ds, port);
1795

1796
	return mv88e6xxx_port_set_message_port(chip, port, message);
1797
}
1798

1799
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1800
{
1801
	bool flood = port == dsa_upstream_port(chip->ds);
1802

1803 1804 1805 1806
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1807

1808
	return 0;
1809 1810
}

1811 1812 1813
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1814 1815
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1816

1817
	return 0;
1818 1819
}

1820
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1821
{
1822
	struct dsa_switch *ds = chip->ds;
1823
	int err;
1824
	u16 reg;
1825

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1855 1856 1857 1858
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1859 1860
	if (err)
		return err;
1861

1862
	err = mv88e6xxx_setup_port_mode(chip, port);
1863 1864
	if (err)
		return err;
1865

1866
	err = mv88e6xxx_setup_egress_floods(chip, port);
1867 1868 1869
	if (err)
		return err;

1870 1871 1872
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1873
	 */
1874 1875 1876 1877 1878
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1879

1880
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1881
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1882 1883 1884
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1885
	 */
1886 1887 1888
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1889

1890 1891 1892 1893
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1894 1895
		if (err)
			return err;
1896 1897
	}

1898
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1899
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1900 1901 1902
	if (err)
		return err;

1903 1904
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1905 1906 1907 1908
		if (err)
			return err;
	}

1909 1910 1911 1912 1913
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1914
	reg = 1 << port;
1915 1916
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1917
		reg = 0;
1918

1919 1920
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1921 1922
	if (err)
		return err;
1923 1924

	/* Egress rate control 2: disable egress rate control. */
1925 1926
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1927 1928
	if (err)
		return err;
1929

1930 1931
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1932 1933
		if (err)
			return err;
1934
	}
1935

1936 1937 1938 1939 1940 1941
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1942 1943
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1944 1945
		if (err)
			return err;
1946
	}
1947

1948 1949
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1950 1951
		if (err)
			return err;
1952 1953
	}

1954 1955
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1956 1957
		if (err)
			return err;
1958 1959
	}

1960
	err = mv88e6xxx_setup_message_port(chip, port);
1961 1962
	if (err)
		return err;
1963

1964
	/* Port based VLAN map: give each port the same default address
1965 1966
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1967
	 */
1968
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1969 1970
	if (err)
		return err;
1971

1972
	err = mv88e6xxx_port_vlan_map(chip, port);
1973 1974
	if (err)
		return err;
1975 1976 1977 1978

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1979
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1980 1981
}

1982 1983 1984 1985
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1986
	int err;
1987 1988

	mutex_lock(&chip->reg_lock);
1989
	err = mv88e6xxx_serdes_power(chip, port, true);
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
2001 2002
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2003 2004 2005
	mutex_unlock(&chip->reg_lock);
}

2006 2007 2008
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2009
	struct mv88e6xxx_chip *chip = ds->priv;
2010 2011 2012
	int err;

	mutex_lock(&chip->reg_lock);
2013
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2014 2015 2016 2017 2018
	mutex_unlock(&chip->reg_lock);

	return err;
}

2019
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2020
{
2021
	struct dsa_switch *ds = chip->ds;
2022
	u32 upstream_port = dsa_upstream_port(ds);
2023
	int err;
2024

2025 2026
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
2027 2028 2029 2030
		if (err)
			return err;
	}

2031 2032
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
2033 2034 2035
		if (err)
			return err;
	}
2036

2037
	/* Disable remote management, and set the switch's DSA device number. */
2038 2039
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
				 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
2040
				 (ds->index & 0x1f));
2041 2042 2043
	if (err)
		return err;

2044
	/* Configure the IP ToS mapping registers. */
2045
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
2046
	if (err)
2047
		return err;
2048
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
2049
	if (err)
2050
		return err;
2051
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
2052
	if (err)
2053
		return err;
2054
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
2055
	if (err)
2056
		return err;
2057
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
2058
	if (err)
2059
		return err;
2060
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
2061
	if (err)
2062
		return err;
2063
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
2064
	if (err)
2065
		return err;
2066
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
2067
	if (err)
2068
		return err;
2069 2070

	/* Configure the IEEE 802.1p priority mapping register. */
2071
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
2072
	if (err)
2073
		return err;
2074

2075 2076 2077 2078 2079
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2080
	/* Clear the statistics counters for all ports */
2081 2082 2083
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
				 MV88E6XXX_G1_STATS_OP_BUSY |
				 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
2084 2085 2086 2087
	if (err)
		return err;

	/* Wait for the flush to complete. */
2088
	err = mv88e6xxx_g1_stats_wait(chip);
2089 2090 2091 2092 2093 2094
	if (err)
		return err;

	return 0;
}

2095
static int mv88e6xxx_setup(struct dsa_switch *ds)
2096
{
V
Vivien Didelot 已提交
2097
	struct mv88e6xxx_chip *chip = ds->priv;
2098
	int err;
2099 2100
	int i;

2101
	chip->ds = ds;
2102
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2103

2104
	mutex_lock(&chip->reg_lock);
2105

2106
	/* Setup Switch Port Registers */
2107
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2108 2109 2110 2111 2112 2113 2114
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2115 2116 2117
	if (err)
		goto unlock;

2118 2119 2120
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2121 2122 2123
		if (err)
			goto unlock;
	}
2124

2125 2126 2127 2128
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2129 2130 2131 2132
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2133 2134 2135 2136
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2137 2138 2139 2140
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2141 2142 2143 2144
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2156
unlock:
2157
	mutex_unlock(&chip->reg_lock);
2158

2159
	return err;
2160 2161
}

2162 2163
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2164
	struct mv88e6xxx_chip *chip = ds->priv;
2165 2166
	int err;

2167 2168
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2169

2170 2171
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2172 2173 2174 2175 2176
	mutex_unlock(&chip->reg_lock);

	return err;
}

2177
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2178
{
2179 2180
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2181 2182
	u16 val;
	int err;
2183

2184 2185 2186
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2187
	mutex_lock(&chip->reg_lock);
2188
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2189
	mutex_unlock(&chip->reg_lock);
2190

2191 2192 2193 2194 2195
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2196
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2197 2198
	}

2199
	return err ? err : val;
2200 2201
}

2202
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2203
{
2204 2205
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2206
	int err;
2207

2208 2209 2210
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2211
	mutex_lock(&chip->reg_lock);
2212
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2213
	mutex_unlock(&chip->reg_lock);
2214 2215

	return err;
2216 2217
}

2218
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2219 2220
				   struct device_node *np,
				   bool external)
2221 2222
{
	static int index;
2223
	struct mv88e6xxx_mdio_bus *mdio_bus;
2224 2225 2226
	struct mii_bus *bus;
	int err;

2227
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2228 2229 2230
	if (!bus)
		return -ENOMEM;

2231
	mdio_bus = bus->priv;
2232
	mdio_bus->bus = bus;
2233
	mdio_bus->chip = chip;
2234 2235
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2236

2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2247
	bus->parent = chip->dev;
2248

2249 2250
	if (np)
		err = of_mdiobus_register(bus, np);
2251 2252 2253
	else
		err = mdiobus_register(bus);
	if (err) {
2254
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2255
		return err;
2256
	}
2257 2258 2259 2260 2261

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2262 2263

	return 0;
2264
}
2265

2266 2267 2268 2269 2270
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2271

2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2302 2303
}

2304
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2305 2306

{
2307 2308
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2309

2310 2311
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2312

2313 2314
		mdiobus_unregister(bus);
	}
2315 2316
}

2317 2318
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2319
	struct mv88e6xxx_chip *chip = ds->priv;
2320 2321 2322 2323 2324 2325 2326

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2327
	struct mv88e6xxx_chip *chip = ds->priv;
2328 2329
	int err;

2330 2331
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2332

2333 2334
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2348
	struct mv88e6xxx_chip *chip = ds->priv;
2349 2350
	int err;

2351 2352 2353
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2354 2355 2356 2357
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2358
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2359 2360 2361 2362 2363
	mutex_unlock(&chip->reg_lock);

	return err;
}

2364
static const struct mv88e6xxx_ops mv88e6085_ops = {
2365
	/* MV88E6XXX_FAMILY_6097 */
2366
	.irl_init_all = mv88e6352_g2_irl_init_all,
2367
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2368 2369
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2370
	.port_set_link = mv88e6xxx_port_set_link,
2371
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2372
	.port_set_speed = mv88e6185_port_set_speed,
2373
	.port_tag_remap = mv88e6095_port_tag_remap,
2374
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2375
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2376
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2377
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2378
	.port_pause_limit = mv88e6097_port_pause_limit,
2379
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2380
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2381
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2382 2383
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2384
	.stats_get_stats = mv88e6095_stats_get_stats,
2385 2386
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2387
	.watchdog_ops = &mv88e6097_watchdog_ops,
2388
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2389 2390
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2391
	.reset = mv88e6185_g1_reset,
2392
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2393
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2394 2395 2396
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2397
	/* MV88E6XXX_FAMILY_6095 */
2398
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2399 2400
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2401
	.port_set_link = mv88e6xxx_port_set_link,
2402
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2403
	.port_set_speed = mv88e6185_port_set_speed,
2404
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2405
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2406
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2407
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2408 2409
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2410
	.stats_get_stats = mv88e6095_stats_get_stats,
2411
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2412 2413
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2414
	.reset = mv88e6185_g1_reset,
2415
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2416
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2417 2418
};

2419
static const struct mv88e6xxx_ops mv88e6097_ops = {
2420
	/* MV88E6XXX_FAMILY_6097 */
2421
	.irl_init_all = mv88e6352_g2_irl_init_all,
2422 2423 2424 2425 2426 2427
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2428
	.port_tag_remap = mv88e6095_port_tag_remap,
2429
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2430
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2431
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2432
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2433
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2434
	.port_pause_limit = mv88e6097_port_pause_limit,
2435
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2436
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2437 2438 2439 2440
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2441 2442
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2443
	.watchdog_ops = &mv88e6097_watchdog_ops,
2444
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2445
	.reset = mv88e6352_g1_reset,
2446
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2447
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2448 2449
};

2450
static const struct mv88e6xxx_ops mv88e6123_ops = {
2451
	/* MV88E6XXX_FAMILY_6165 */
2452
	.irl_init_all = mv88e6352_g2_irl_init_all,
2453
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2454 2455
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2456
	.port_set_link = mv88e6xxx_port_set_link,
2457
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2458
	.port_set_speed = mv88e6185_port_set_speed,
2459
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2460
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2461
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2462
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2463
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2464 2465
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2466
	.stats_get_stats = mv88e6095_stats_get_stats,
2467 2468
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2469
	.watchdog_ops = &mv88e6097_watchdog_ops,
2470
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2471
	.reset = mv88e6352_g1_reset,
2472
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2473
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2474 2475 2476
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2477
	/* MV88E6XXX_FAMILY_6185 */
2478
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2479 2480
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2481
	.port_set_link = mv88e6xxx_port_set_link,
2482
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2483
	.port_set_speed = mv88e6185_port_set_speed,
2484
	.port_tag_remap = mv88e6095_port_tag_remap,
2485
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2486
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2487
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2488
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2489
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2490
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2491
	.port_pause_limit = mv88e6097_port_pause_limit,
2492
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2493 2494
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2495
	.stats_get_stats = mv88e6095_stats_get_stats,
2496 2497
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2498
	.watchdog_ops = &mv88e6097_watchdog_ops,
2499
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2500 2501
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2502
	.reset = mv88e6185_g1_reset,
2503
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2504
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2505 2506
};

2507 2508
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2509
	.irl_init_all = mv88e6352_g2_irl_init_all,
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2523
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2524
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2525
	.port_pause_limit = mv88e6097_port_pause_limit,
2526 2527 2528 2529 2530 2531
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2532 2533
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2534 2535 2536
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2537
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2538
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2539 2540
};

2541
static const struct mv88e6xxx_ops mv88e6161_ops = {
2542
	/* MV88E6XXX_FAMILY_6165 */
2543
	.irl_init_all = mv88e6352_g2_irl_init_all,
2544
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2545 2546
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2547
	.port_set_link = mv88e6xxx_port_set_link,
2548
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2549
	.port_set_speed = mv88e6185_port_set_speed,
2550
	.port_tag_remap = mv88e6095_port_tag_remap,
2551
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2552
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2553
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2554
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2555
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2556
	.port_pause_limit = mv88e6097_port_pause_limit,
2557
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2558
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2559
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2560 2561
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2562
	.stats_get_stats = mv88e6095_stats_get_stats,
2563 2564
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2565
	.watchdog_ops = &mv88e6097_watchdog_ops,
2566
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2567
	.reset = mv88e6352_g1_reset,
2568
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2569
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2570 2571 2572
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2573
	/* MV88E6XXX_FAMILY_6165 */
2574
	.irl_init_all = mv88e6352_g2_irl_init_all,
2575
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2576 2577
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2578
	.port_set_link = mv88e6xxx_port_set_link,
2579
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2580
	.port_set_speed = mv88e6185_port_set_speed,
2581
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2582
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2583
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2584 2585
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2586
	.stats_get_stats = mv88e6095_stats_get_stats,
2587 2588
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2589
	.watchdog_ops = &mv88e6097_watchdog_ops,
2590
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2591
	.reset = mv88e6352_g1_reset,
2592
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2593
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2594 2595 2596
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2597
	/* MV88E6XXX_FAMILY_6351 */
2598
	.irl_init_all = mv88e6352_g2_irl_init_all,
2599
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2600 2601
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2602
	.port_set_link = mv88e6xxx_port_set_link,
2603
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2604
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2605
	.port_set_speed = mv88e6185_port_set_speed,
2606
	.port_tag_remap = mv88e6095_port_tag_remap,
2607
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2608
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2609
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2610
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2611
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2612
	.port_pause_limit = mv88e6097_port_pause_limit,
2613
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2614
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2615
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2616 2617
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2618
	.stats_get_stats = mv88e6095_stats_get_stats,
2619 2620
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2621
	.watchdog_ops = &mv88e6097_watchdog_ops,
2622
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2623
	.reset = mv88e6352_g1_reset,
2624
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2625
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2626 2627 2628
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2629
	/* MV88E6XXX_FAMILY_6352 */
2630
	.irl_init_all = mv88e6352_g2_irl_init_all,
2631 2632
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2633
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2634 2635
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2636
	.port_set_link = mv88e6xxx_port_set_link,
2637
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2638
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2639
	.port_set_speed = mv88e6352_port_set_speed,
2640
	.port_tag_remap = mv88e6095_port_tag_remap,
2641
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2642
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2643
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2644
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2645
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2646
	.port_pause_limit = mv88e6097_port_pause_limit,
2647
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2648
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2649
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2650 2651
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2652
	.stats_get_stats = mv88e6095_stats_get_stats,
2653 2654
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2655
	.watchdog_ops = &mv88e6097_watchdog_ops,
2656
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2657
	.reset = mv88e6352_g1_reset,
2658
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2659
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2660
	.serdes_power = mv88e6352_serdes_power,
2661 2662 2663
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2664
	/* MV88E6XXX_FAMILY_6351 */
2665
	.irl_init_all = mv88e6352_g2_irl_init_all,
2666
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2667 2668
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2669
	.port_set_link = mv88e6xxx_port_set_link,
2670
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2671
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2672
	.port_set_speed = mv88e6185_port_set_speed,
2673
	.port_tag_remap = mv88e6095_port_tag_remap,
2674
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2675
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2676
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2677
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2678
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2679
	.port_pause_limit = mv88e6097_port_pause_limit,
2680
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2681
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2682
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2683 2684
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2685
	.stats_get_stats = mv88e6095_stats_get_stats,
2686 2687
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2688
	.watchdog_ops = &mv88e6097_watchdog_ops,
2689
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2690
	.reset = mv88e6352_g1_reset,
2691
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2692
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2693 2694 2695
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2696
	/* MV88E6XXX_FAMILY_6352 */
2697
	.irl_init_all = mv88e6352_g2_irl_init_all,
2698 2699
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2700
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2701 2702
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2703
	.port_set_link = mv88e6xxx_port_set_link,
2704
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2705
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2706
	.port_set_speed = mv88e6352_port_set_speed,
2707
	.port_tag_remap = mv88e6095_port_tag_remap,
2708
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2709
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2710
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2711
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2712
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2713
	.port_pause_limit = mv88e6097_port_pause_limit,
2714
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2715
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2716
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2717 2718
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2719
	.stats_get_stats = mv88e6095_stats_get_stats,
2720 2721
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2722
	.watchdog_ops = &mv88e6097_watchdog_ops,
2723
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2724
	.reset = mv88e6352_g1_reset,
2725
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2726
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2727
	.serdes_power = mv88e6352_serdes_power,
2728 2729 2730
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2731
	/* MV88E6XXX_FAMILY_6185 */
2732
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2733 2734
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2735
	.port_set_link = mv88e6xxx_port_set_link,
2736
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2737
	.port_set_speed = mv88e6185_port_set_speed,
2738
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2739
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2740
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2741
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2742
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2743 2744
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2745
	.stats_get_stats = mv88e6095_stats_get_stats,
2746 2747
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2748
	.watchdog_ops = &mv88e6097_watchdog_ops,
2749
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2750 2751
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2752
	.reset = mv88e6185_g1_reset,
2753
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2754
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2755 2756
};

2757
static const struct mv88e6xxx_ops mv88e6190_ops = {
2758
	/* MV88E6XXX_FAMILY_6390 */
2759
	.irl_init_all = mv88e6390_g2_irl_init_all,
2760 2761
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2762 2763 2764 2765 2766 2767 2768
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2769
	.port_tag_remap = mv88e6390_port_tag_remap,
2770
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2771
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2772
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2773
	.port_pause_limit = mv88e6390_port_pause_limit,
2774
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2775
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2776
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2777
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2778 2779
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2780
	.stats_get_stats = mv88e6390_stats_get_stats,
2781 2782
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2783
	.watchdog_ops = &mv88e6390_watchdog_ops,
2784
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2785
	.reset = mv88e6352_g1_reset,
2786 2787
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2788
	.serdes_power = mv88e6390_serdes_power,
2789 2790 2791
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2792
	/* MV88E6XXX_FAMILY_6390 */
2793
	.irl_init_all = mv88e6390_g2_irl_init_all,
2794 2795
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2796 2797 2798 2799 2800 2801 2802
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2803
	.port_tag_remap = mv88e6390_port_tag_remap,
2804
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2805
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2806
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2807
	.port_pause_limit = mv88e6390_port_pause_limit,
2808
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2809
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2810
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2811
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2812 2813
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2814
	.stats_get_stats = mv88e6390_stats_get_stats,
2815 2816
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2817
	.watchdog_ops = &mv88e6390_watchdog_ops,
2818
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2819
	.reset = mv88e6352_g1_reset,
2820 2821
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2822
	.serdes_power = mv88e6390_serdes_power,
2823 2824 2825
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2826
	/* MV88E6XXX_FAMILY_6390 */
2827
	.irl_init_all = mv88e6390_g2_irl_init_all,
2828 2829
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2830 2831 2832 2833 2834 2835 2836
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2837
	.port_tag_remap = mv88e6390_port_tag_remap,
2838
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2839
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2840
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2841
	.port_pause_limit = mv88e6390_port_pause_limit,
2842
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2843
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2844
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2845
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2846 2847
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2848
	.stats_get_stats = mv88e6390_stats_get_stats,
2849 2850
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2851
	.watchdog_ops = &mv88e6390_watchdog_ops,
2852
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2853
	.reset = mv88e6352_g1_reset,
2854 2855
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2856
	.serdes_power = mv88e6390_serdes_power,
2857 2858
};

2859
static const struct mv88e6xxx_ops mv88e6240_ops = {
2860
	/* MV88E6XXX_FAMILY_6352 */
2861
	.irl_init_all = mv88e6352_g2_irl_init_all,
2862 2863
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2864
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2865 2866
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2867
	.port_set_link = mv88e6xxx_port_set_link,
2868
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2869
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2870
	.port_set_speed = mv88e6352_port_set_speed,
2871
	.port_tag_remap = mv88e6095_port_tag_remap,
2872
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2873
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2874
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2875
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2876
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2877
	.port_pause_limit = mv88e6097_port_pause_limit,
2878
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2879
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2880
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2881 2882
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2883
	.stats_get_stats = mv88e6095_stats_get_stats,
2884 2885
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2886
	.watchdog_ops = &mv88e6097_watchdog_ops,
2887
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2888
	.reset = mv88e6352_g1_reset,
2889
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2890
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2891
	.serdes_power = mv88e6352_serdes_power,
2892 2893
};

2894
static const struct mv88e6xxx_ops mv88e6290_ops = {
2895
	/* MV88E6XXX_FAMILY_6390 */
2896
	.irl_init_all = mv88e6390_g2_irl_init_all,
2897 2898
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2899 2900 2901 2902 2903 2904 2905
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2906
	.port_tag_remap = mv88e6390_port_tag_remap,
2907
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2908
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2909
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2910
	.port_pause_limit = mv88e6390_port_pause_limit,
2911
	.port_set_cmode = mv88e6390x_port_set_cmode,
2912
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2913
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2914
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2915
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2916 2917
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2918
	.stats_get_stats = mv88e6390_stats_get_stats,
2919 2920
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2921
	.watchdog_ops = &mv88e6390_watchdog_ops,
2922
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2923
	.reset = mv88e6352_g1_reset,
2924 2925
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2926
	.serdes_power = mv88e6390_serdes_power,
2927 2928
};

2929
static const struct mv88e6xxx_ops mv88e6320_ops = {
2930
	/* MV88E6XXX_FAMILY_6320 */
2931
	.irl_init_all = mv88e6352_g2_irl_init_all,
2932 2933
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2934
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2935 2936
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2937
	.port_set_link = mv88e6xxx_port_set_link,
2938
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2939
	.port_set_speed = mv88e6185_port_set_speed,
2940
	.port_tag_remap = mv88e6095_port_tag_remap,
2941
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2942
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2943
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2944
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2945
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2946
	.port_pause_limit = mv88e6097_port_pause_limit,
2947
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2948
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2949
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2950 2951
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2952
	.stats_get_stats = mv88e6320_stats_get_stats,
2953 2954
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2955
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2956
	.reset = mv88e6352_g1_reset,
2957
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2958
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2959 2960 2961
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2962
	/* MV88E6XXX_FAMILY_6321 */
2963
	.irl_init_all = mv88e6352_g2_irl_init_all,
2964 2965
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2966
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2967 2968
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2969
	.port_set_link = mv88e6xxx_port_set_link,
2970
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2971
	.port_set_speed = mv88e6185_port_set_speed,
2972
	.port_tag_remap = mv88e6095_port_tag_remap,
2973
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2974
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2975
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2976
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2977
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2978
	.port_pause_limit = mv88e6097_port_pause_limit,
2979
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2980
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2981
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2982 2983
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2984
	.stats_get_stats = mv88e6320_stats_get_stats,
2985 2986
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2987
	.reset = mv88e6352_g1_reset,
2988
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2989
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2990 2991
};

2992 2993
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2994
	.irl_init_all = mv88e6352_g2_irl_init_all,
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3008
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3009
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3010
	.port_pause_limit = mv88e6097_port_pause_limit,
3011 3012 3013 3014 3015 3016
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3017 3018
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3019 3020 3021
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
3022
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3023
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3024 3025
};

3026
static const struct mv88e6xxx_ops mv88e6350_ops = {
3027
	/* MV88E6XXX_FAMILY_6351 */
3028
	.irl_init_all = mv88e6352_g2_irl_init_all,
3029
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3030 3031
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3032
	.port_set_link = mv88e6xxx_port_set_link,
3033
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3034
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3035
	.port_set_speed = mv88e6185_port_set_speed,
3036
	.port_tag_remap = mv88e6095_port_tag_remap,
3037
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3038
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3039
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3040
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3041
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3042
	.port_pause_limit = mv88e6097_port_pause_limit,
3043
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3044
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3045
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3046 3047
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3048
	.stats_get_stats = mv88e6095_stats_get_stats,
3049 3050
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3051
	.watchdog_ops = &mv88e6097_watchdog_ops,
3052
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3053
	.reset = mv88e6352_g1_reset,
3054
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3055
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3056 3057 3058
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3059
	/* MV88E6XXX_FAMILY_6351 */
3060
	.irl_init_all = mv88e6352_g2_irl_init_all,
3061
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3062 3063
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3064
	.port_set_link = mv88e6xxx_port_set_link,
3065
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3066
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3067
	.port_set_speed = mv88e6185_port_set_speed,
3068
	.port_tag_remap = mv88e6095_port_tag_remap,
3069
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3070
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3071
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3072
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3073
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3074
	.port_pause_limit = mv88e6097_port_pause_limit,
3075
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3076
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3077
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3078 3079
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3080
	.stats_get_stats = mv88e6095_stats_get_stats,
3081 3082
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3083
	.watchdog_ops = &mv88e6097_watchdog_ops,
3084
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3085
	.reset = mv88e6352_g1_reset,
3086
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3087
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3088 3089 3090
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3091
	/* MV88E6XXX_FAMILY_6352 */
3092
	.irl_init_all = mv88e6352_g2_irl_init_all,
3093 3094
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3095
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3096 3097
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3098
	.port_set_link = mv88e6xxx_port_set_link,
3099
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3100
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3101
	.port_set_speed = mv88e6352_port_set_speed,
3102
	.port_tag_remap = mv88e6095_port_tag_remap,
3103
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3104
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3105
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3106
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3107
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3108
	.port_pause_limit = mv88e6097_port_pause_limit,
3109
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3110
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3111
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3112 3113
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3114
	.stats_get_stats = mv88e6095_stats_get_stats,
3115 3116
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3117
	.watchdog_ops = &mv88e6097_watchdog_ops,
3118
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3119
	.reset = mv88e6352_g1_reset,
3120
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3121
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3122
	.serdes_power = mv88e6352_serdes_power,
3123 3124
};

3125
static const struct mv88e6xxx_ops mv88e6390_ops = {
3126
	/* MV88E6XXX_FAMILY_6390 */
3127
	.irl_init_all = mv88e6390_g2_irl_init_all,
3128 3129
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3130 3131 3132 3133 3134 3135 3136
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3137
	.port_tag_remap = mv88e6390_port_tag_remap,
3138
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3139
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3140
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3141
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3142
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3143
	.port_pause_limit = mv88e6390_port_pause_limit,
3144
	.port_set_cmode = mv88e6390x_port_set_cmode,
3145
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3146
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3147
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3148
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3149 3150
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3151
	.stats_get_stats = mv88e6390_stats_get_stats,
3152 3153
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3154
	.watchdog_ops = &mv88e6390_watchdog_ops,
3155
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3156
	.reset = mv88e6352_g1_reset,
3157 3158
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3159
	.serdes_power = mv88e6390_serdes_power,
3160 3161 3162
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3163
	/* MV88E6XXX_FAMILY_6390 */
3164
	.irl_init_all = mv88e6390_g2_irl_init_all,
3165 3166
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3167 3168 3169 3170 3171 3172 3173
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3174
	.port_tag_remap = mv88e6390_port_tag_remap,
3175
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3176
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3177
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3178
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3179
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3180
	.port_pause_limit = mv88e6390_port_pause_limit,
3181
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3182
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3183
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3184
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3185 3186
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3187
	.stats_get_stats = mv88e6390_stats_get_stats,
3188 3189
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3190
	.watchdog_ops = &mv88e6390_watchdog_ops,
3191
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3192
	.reset = mv88e6352_g1_reset,
3193 3194
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3195
	.serdes_power = mv88e6390_serdes_power,
3196 3197
};

3198 3199
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3200
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3201 3202 3203 3204
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3205
		.max_vid = 4095,
3206
		.port_base_addr = 0x10,
3207
		.global1_addr = 0x1b,
3208
		.age_time_coeff = 15000,
3209
		.g1_irqs = 8,
3210
		.atu_move_port_mask = 0xf,
3211
		.pvt = true,
3212
		.tag_protocol = DSA_TAG_PROTO_DSA,
3213
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3214
		.ops = &mv88e6085_ops,
3215 3216 3217
	},

	[MV88E6095] = {
3218
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3219 3220 3221 3222
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3223
		.max_vid = 4095,
3224
		.port_base_addr = 0x10,
3225
		.global1_addr = 0x1b,
3226
		.age_time_coeff = 15000,
3227
		.g1_irqs = 8,
3228
		.atu_move_port_mask = 0xf,
3229
		.tag_protocol = DSA_TAG_PROTO_DSA,
3230
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3231
		.ops = &mv88e6095_ops,
3232 3233
	},

3234
	[MV88E6097] = {
3235
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3236 3237 3238 3239
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3240
		.max_vid = 4095,
3241 3242 3243
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3244
		.g1_irqs = 8,
3245
		.atu_move_port_mask = 0xf,
3246
		.pvt = true,
3247
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3248 3249 3250 3251
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3252
	[MV88E6123] = {
3253
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3254 3255 3256 3257
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3258
		.max_vid = 4095,
3259
		.port_base_addr = 0x10,
3260
		.global1_addr = 0x1b,
3261
		.age_time_coeff = 15000,
3262
		.g1_irqs = 9,
3263
		.atu_move_port_mask = 0xf,
3264
		.pvt = true,
3265
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3266
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3267
		.ops = &mv88e6123_ops,
3268 3269 3270
	},

	[MV88E6131] = {
3271
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3272 3273 3274 3275
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3276
		.max_vid = 4095,
3277
		.port_base_addr = 0x10,
3278
		.global1_addr = 0x1b,
3279
		.age_time_coeff = 15000,
3280
		.g1_irqs = 9,
3281
		.atu_move_port_mask = 0xf,
3282
		.tag_protocol = DSA_TAG_PROTO_DSA,
3283
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3284
		.ops = &mv88e6131_ops,
3285 3286
	},

3287
	[MV88E6141] = {
3288
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3289 3290 3291 3292
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3293
		.max_vid = 4095,
3294 3295 3296 3297
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3298
		.pvt = true,
3299 3300 3301 3302 3303
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3304
	[MV88E6161] = {
3305
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3306 3307 3308 3309
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3310
		.max_vid = 4095,
3311
		.port_base_addr = 0x10,
3312
		.global1_addr = 0x1b,
3313
		.age_time_coeff = 15000,
3314
		.g1_irqs = 9,
3315
		.atu_move_port_mask = 0xf,
3316
		.pvt = true,
3317
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3318
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3319
		.ops = &mv88e6161_ops,
3320 3321 3322
	},

	[MV88E6165] = {
3323
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3324 3325 3326 3327
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3328
		.max_vid = 4095,
3329
		.port_base_addr = 0x10,
3330
		.global1_addr = 0x1b,
3331
		.age_time_coeff = 15000,
3332
		.g1_irqs = 9,
3333
		.atu_move_port_mask = 0xf,
3334
		.pvt = true,
3335
		.tag_protocol = DSA_TAG_PROTO_DSA,
3336
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3337
		.ops = &mv88e6165_ops,
3338 3339 3340
	},

	[MV88E6171] = {
3341
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3342 3343 3344 3345
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3346
		.max_vid = 4095,
3347
		.port_base_addr = 0x10,
3348
		.global1_addr = 0x1b,
3349
		.age_time_coeff = 15000,
3350
		.g1_irqs = 9,
3351
		.atu_move_port_mask = 0xf,
3352
		.pvt = true,
3353
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3354
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3355
		.ops = &mv88e6171_ops,
3356 3357 3358
	},

	[MV88E6172] = {
3359
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3360 3361 3362 3363
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3364
		.max_vid = 4095,
3365
		.port_base_addr = 0x10,
3366
		.global1_addr = 0x1b,
3367
		.age_time_coeff = 15000,
3368
		.g1_irqs = 9,
3369
		.atu_move_port_mask = 0xf,
3370
		.pvt = true,
3371
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3372
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3373
		.ops = &mv88e6172_ops,
3374 3375 3376
	},

	[MV88E6175] = {
3377
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3378 3379 3380 3381
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3382
		.max_vid = 4095,
3383
		.port_base_addr = 0x10,
3384
		.global1_addr = 0x1b,
3385
		.age_time_coeff = 15000,
3386
		.g1_irqs = 9,
3387
		.atu_move_port_mask = 0xf,
3388
		.pvt = true,
3389
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3390
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3391
		.ops = &mv88e6175_ops,
3392 3393 3394
	},

	[MV88E6176] = {
3395
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3396 3397 3398 3399
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3400
		.max_vid = 4095,
3401
		.port_base_addr = 0x10,
3402
		.global1_addr = 0x1b,
3403
		.age_time_coeff = 15000,
3404
		.g1_irqs = 9,
3405
		.atu_move_port_mask = 0xf,
3406
		.pvt = true,
3407
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3408
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3409
		.ops = &mv88e6176_ops,
3410 3411 3412
	},

	[MV88E6185] = {
3413
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3414 3415 3416 3417
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3418
		.max_vid = 4095,
3419
		.port_base_addr = 0x10,
3420
		.global1_addr = 0x1b,
3421
		.age_time_coeff = 15000,
3422
		.g1_irqs = 8,
3423
		.atu_move_port_mask = 0xf,
3424
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3425
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3426
		.ops = &mv88e6185_ops,
3427 3428
	},

3429
	[MV88E6190] = {
3430
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3431 3432 3433 3434
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3435
		.max_vid = 8191,
3436 3437
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3438
		.tag_protocol = DSA_TAG_PROTO_DSA,
3439
		.age_time_coeff = 3750,
3440
		.g1_irqs = 9,
3441
		.pvt = true,
3442
		.atu_move_port_mask = 0x1f,
3443 3444 3445 3446 3447
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3448
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3449 3450 3451 3452
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3453
		.max_vid = 8191,
3454 3455
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3456
		.age_time_coeff = 3750,
3457
		.g1_irqs = 9,
3458
		.atu_move_port_mask = 0x1f,
3459
		.pvt = true,
3460
		.tag_protocol = DSA_TAG_PROTO_DSA,
3461 3462 3463 3464 3465
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3466
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3467 3468 3469 3470
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3471
		.max_vid = 8191,
3472 3473
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3474
		.age_time_coeff = 3750,
3475
		.g1_irqs = 9,
3476
		.atu_move_port_mask = 0x1f,
3477
		.pvt = true,
3478
		.tag_protocol = DSA_TAG_PROTO_DSA,
3479
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3480
		.ops = &mv88e6191_ops,
3481 3482
	},

3483
	[MV88E6240] = {
3484
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3485 3486 3487 3488
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3489
		.max_vid = 4095,
3490
		.port_base_addr = 0x10,
3491
		.global1_addr = 0x1b,
3492
		.age_time_coeff = 15000,
3493
		.g1_irqs = 9,
3494
		.atu_move_port_mask = 0xf,
3495
		.pvt = true,
3496
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3497
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3498
		.ops = &mv88e6240_ops,
3499 3500
	},

3501
	[MV88E6290] = {
3502
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3503 3504 3505 3506
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3507
		.max_vid = 8191,
3508 3509
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3510
		.age_time_coeff = 3750,
3511
		.g1_irqs = 9,
3512
		.atu_move_port_mask = 0x1f,
3513
		.pvt = true,
3514
		.tag_protocol = DSA_TAG_PROTO_DSA,
3515 3516 3517 3518
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3519
	[MV88E6320] = {
3520
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3521 3522 3523 3524
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3525
		.max_vid = 4095,
3526
		.port_base_addr = 0x10,
3527
		.global1_addr = 0x1b,
3528
		.age_time_coeff = 15000,
3529
		.g1_irqs = 8,
3530
		.atu_move_port_mask = 0xf,
3531
		.pvt = true,
3532
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3533
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3534
		.ops = &mv88e6320_ops,
3535 3536 3537
	},

	[MV88E6321] = {
3538
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3539 3540 3541 3542
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3543
		.max_vid = 4095,
3544
		.port_base_addr = 0x10,
3545
		.global1_addr = 0x1b,
3546
		.age_time_coeff = 15000,
3547
		.g1_irqs = 8,
3548
		.atu_move_port_mask = 0xf,
3549
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3550
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3551
		.ops = &mv88e6321_ops,
3552 3553
	},

3554
	[MV88E6341] = {
3555
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3556 3557 3558 3559
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3560
		.max_vid = 4095,
3561 3562 3563
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3564
		.atu_move_port_mask = 0x1f,
3565
		.pvt = true,
3566 3567 3568 3569 3570
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3571
	[MV88E6350] = {
3572
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3573 3574 3575 3576
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3577
		.max_vid = 4095,
3578
		.port_base_addr = 0x10,
3579
		.global1_addr = 0x1b,
3580
		.age_time_coeff = 15000,
3581
		.g1_irqs = 9,
3582
		.atu_move_port_mask = 0xf,
3583
		.pvt = true,
3584
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3585
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3586
		.ops = &mv88e6350_ops,
3587 3588 3589
	},

	[MV88E6351] = {
3590
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3591 3592 3593 3594
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3595
		.max_vid = 4095,
3596
		.port_base_addr = 0x10,
3597
		.global1_addr = 0x1b,
3598
		.age_time_coeff = 15000,
3599
		.g1_irqs = 9,
3600
		.atu_move_port_mask = 0xf,
3601
		.pvt = true,
3602
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3603
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3604
		.ops = &mv88e6351_ops,
3605 3606 3607
	},

	[MV88E6352] = {
3608
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3609 3610 3611 3612
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3613
		.max_vid = 4095,
3614
		.port_base_addr = 0x10,
3615
		.global1_addr = 0x1b,
3616
		.age_time_coeff = 15000,
3617
		.g1_irqs = 9,
3618
		.atu_move_port_mask = 0xf,
3619
		.pvt = true,
3620
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3621
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3622
		.ops = &mv88e6352_ops,
3623
	},
3624
	[MV88E6390] = {
3625
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3626 3627 3628 3629
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3630
		.max_vid = 8191,
3631 3632
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3633
		.age_time_coeff = 3750,
3634
		.g1_irqs = 9,
3635
		.atu_move_port_mask = 0x1f,
3636
		.pvt = true,
3637
		.tag_protocol = DSA_TAG_PROTO_DSA,
3638 3639 3640 3641
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3642
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3643 3644 3645 3646
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3647
		.max_vid = 8191,
3648 3649
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3650
		.age_time_coeff = 3750,
3651
		.g1_irqs = 9,
3652
		.atu_move_port_mask = 0x1f,
3653
		.pvt = true,
3654
		.tag_protocol = DSA_TAG_PROTO_DSA,
3655 3656 3657
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3658 3659
};

3660
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3661
{
3662
	int i;
3663

3664 3665 3666
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3667 3668 3669 3670

	return NULL;
}

3671
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3672 3673
{
	const struct mv88e6xxx_info *info;
3674 3675 3676
	unsigned int prod_num, rev;
	u16 id;
	int err;
3677

3678
	mutex_lock(&chip->reg_lock);
3679
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3680 3681 3682
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3683

3684 3685
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3686 3687 3688 3689 3690

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3691
	/* Update the compatible info with the probed one */
3692
	chip->info = info;
3693

3694 3695 3696 3697
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3698 3699
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3700 3701 3702 3703

	return 0;
}

3704
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3705
{
3706
	struct mv88e6xxx_chip *chip;
3707

3708 3709
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3710 3711
		return NULL;

3712
	chip->dev = dev;
3713

3714
	mutex_init(&chip->reg_lock);
3715
	INIT_LIST_HEAD(&chip->mdios);
3716

3717
	return chip;
3718 3719
}

3720
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3721 3722
			      struct mii_bus *bus, int sw_addr)
{
3723
	if (sw_addr == 0)
3724
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3725
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3726
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3727 3728 3729
	else
		return -EINVAL;

3730 3731
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3732 3733 3734 3735

	return 0;
}

3736 3737
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3738
	struct mv88e6xxx_chip *chip = ds->priv;
3739

3740
	return chip->info->tag_protocol;
3741 3742
}

3743 3744 3745
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3746
{
3747
	struct mv88e6xxx_chip *chip;
3748
	struct mii_bus *bus;
3749
	int err;
3750

3751
	bus = dsa_host_dev_to_mii_bus(host_dev);
3752 3753 3754
	if (!bus)
		return NULL;

3755 3756
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3757 3758
		return NULL;

3759
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3760
	chip->info = &mv88e6xxx_table[MV88E6085];
3761

3762
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3763 3764 3765
	if (err)
		goto free;

3766
	err = mv88e6xxx_detect(chip);
3767
	if (err)
3768
		goto free;
3769

3770 3771 3772 3773 3774 3775
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3776 3777
	mv88e6xxx_phy_init(chip);

3778
	err = mv88e6xxx_mdios_register(chip, NULL);
3779
	if (err)
3780
		goto free;
3781

3782
	*priv = chip;
3783

3784
	return chip->info->name;
3785
free:
3786
	devm_kfree(dsa_dev, chip);
3787 3788

	return NULL;
3789 3790
}

3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3806
	struct mv88e6xxx_chip *chip = ds->priv;
3807 3808 3809

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3810
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3811 3812
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3813 3814 3815 3816 3817 3818
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3819
	struct mv88e6xxx_chip *chip = ds->priv;
3820 3821 3822 3823
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3824
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3825 3826 3827 3828 3829 3830 3831
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3832
				   switchdev_obj_dump_cb_t *cb)
3833
{
V
Vivien Didelot 已提交
3834
	struct mv88e6xxx_chip *chip = ds->priv;
3835 3836 3837 3838 3839 3840 3841 3842 3843
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3844
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3845
	.probe			= mv88e6xxx_drv_probe,
3846
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3847 3848 3849 3850 3851 3852
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3853 3854
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3855 3856
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3857
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3858 3859 3860 3861
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3862
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3863 3864 3865
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3866
	.port_fast_age		= mv88e6xxx_port_fast_age,
3867 3868 3869 3870 3871 3872 3873 3874 3875
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3876 3877 3878 3879
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3880 3881
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3882 3883
};

3884 3885 3886 3887
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3888
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3889
{
3890
	struct device *dev = chip->dev;
3891 3892
	struct dsa_switch *ds;

3893
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3894 3895 3896
	if (!ds)
		return -ENOMEM;

3897
	ds->priv = chip;
3898
	ds->ops = &mv88e6xxx_switch_ops;
3899 3900
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3901 3902 3903

	dev_set_drvdata(dev, ds);

3904
	return dsa_register_switch(ds);
3905 3906
}

3907
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3908
{
3909
	dsa_unregister_switch(chip->ds);
3910 3911
}

3912
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3913
{
3914
	struct device *dev = &mdiodev->dev;
3915
	struct device_node *np = dev->of_node;
3916
	const struct mv88e6xxx_info *compat_info;
3917
	struct mv88e6xxx_chip *chip;
3918
	u32 eeprom_len;
3919
	int err;
3920

3921 3922 3923 3924
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3925 3926
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3927 3928
		return -ENOMEM;

3929
	chip->info = compat_info;
3930

3931
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3932 3933
	if (err)
		return err;
3934

3935 3936 3937 3938
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3939
	err = mv88e6xxx_detect(chip);
3940 3941
	if (err)
		return err;
3942

3943 3944
	mv88e6xxx_phy_init(chip);

3945
	if (chip->info->ops->get_eeprom &&
3946
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3947
		chip->eeprom_len = eeprom_len;
3948

3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3980
	err = mv88e6xxx_mdios_register(chip, np);
3981
	if (err)
3982
		goto out_g2_irq;
3983

3984
	err = mv88e6xxx_register_switch(chip);
3985 3986
	if (err)
		goto out_mdio;
3987

3988
	return 0;
3989 3990

out_mdio:
3991
	mv88e6xxx_mdios_unregister(chip);
3992
out_g2_irq:
3993
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
3994 3995
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3996 3997
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3998
		mv88e6xxx_g1_irq_free(chip);
3999 4000
		mutex_unlock(&chip->reg_lock);
	}
4001 4002
out:
	return err;
4003
}
4004 4005 4006 4007

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4008
	struct mv88e6xxx_chip *chip = ds->priv;
4009

4010
	mv88e6xxx_phy_destroy(chip);
4011
	mv88e6xxx_unregister_switch(chip);
4012
	mv88e6xxx_mdios_unregister(chip);
4013

4014 4015 4016 4017 4018
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4019 4020 4021
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4022 4023 4024 4025
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4026 4027 4028 4029
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4046
	register_switch_driver(&mv88e6xxx_switch_drv);
4047 4048
	return mdio_driver_register(&mv88e6xxx_driver);
}
4049 4050 4051 4052
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4053
	mdio_driver_unregister(&mv88e6xxx_driver);
4054
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4055 4056
}
module_exit(mv88e6xxx_cleanup);
4057 4058 4059 4060

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");