chip.c 182.6 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2
/*
3 4
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
5 6
 * Copyright (c) 2008 Marvell Semiconductor
 *
7 8
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
11 12
 */

13
#include <linux/bitfield.h>
14
#include <linux/delay.h>
15
#include <linux/etherdevice.h>
16
#include <linux/ethtool.h>
17
#include <linux/if_bridge.h>
18 19 20
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
21
#include <linux/jiffies.h>
22
#include <linux/list.h>
23
#include <linux/mdio.h>
24
#include <linux/module.h>
25
#include <linux/of_device.h>
26
#include <linux/of_irq.h>
27
#include <linux/of_mdio.h>
28
#include <linux/platform_data/mv88e6xxx.h>
29
#include <linux/netdevice.h>
30
#include <linux/gpio/consumer.h>
31
#include <linux/phylink.h>
32
#include <net/dsa.h>
33

34
#include "chip.h"
35
#include "devlink.h"
36
#include "global1.h"
37
#include "global2.h"
38
#include "hwtstamp.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "ptp.h"
42
#include "serdes.h"
43
#include "smi.h"
44

45
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
46
{
47 48
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
49 50 51 52
		dump_stack();
	}
}

53
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
54 55 56
{
	int err;

57
	assert_reg_lock(chip);
58

59
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
60 61 62
	if (err)
		return err;

63
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
64 65 66 67 68
		addr, reg, *val);

	return 0;
}

69
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
70
{
71 72
	int err;

73
	assert_reg_lock(chip);
74

75
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
76 77 78
	if (err)
		return err;

79
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
80 81
		addr, reg, val);

82 83 84
	return 0;
}

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
			u16 mask, u16 val)
{
	u16 data;
	int err;
	int i;

	/* There's no bus specific operation to wait for a mask */
	for (i = 0; i < 16; i++) {
		err = mv88e6xxx_read(chip, addr, reg, &data);
		if (err)
			return err;

		if ((data & mask) == val)
			return 0;

		usleep_range(1000, 2000);
	}

	dev_err(chip->dev, "Timeout while waiting for switch\n");
	return -ETIMEDOUT;
}

108 109 110 111 112 113 114
int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
		       int bit, int val)
{
	return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
				   val ? BIT(bit) : 0x0000);
}

115
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
116 117 118 119 120 121 122 123 124 125 126
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

143
static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
144 145 146 147 148
{
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
149
	u16 ctl1;
150 151
	int err;

152
	mv88e6xxx_reg_lock(chip);
153
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
154
	mv88e6xxx_reg_unlock(chip);
155 156 157 158

	if (err)
		goto out;

159 160 161 162 163 164 165 166
	do {
		for (n = 0; n < chip->g1_irq.nirqs; ++n) {
			if (reg & (1 << n)) {
				sub_irq = irq_find_mapping(chip->g1_irq.domain,
							   n);
				handle_nested_irq(sub_irq);
				++nhandled;
			}
167
		}
168

169
		mv88e6xxx_reg_lock(chip);
170 171 172 173 174
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
		if (err)
			goto unlock;
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
unlock:
175
		mv88e6xxx_reg_unlock(chip);
176 177 178 179 180
		if (err)
			goto out;
		ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
	} while (reg & ctl1);

181 182 183 184
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

185 186 187 188 189 190 191
static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;

	return mv88e6xxx_g1_irq_thread_work(chip);
}

192 193 194 195
static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

196
	mv88e6xxx_reg_lock(chip);
197 198 199 200 201 202 203 204 205
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

206
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
207 208 209 210 211 212
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

213
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
214 215 216 217
	if (err)
		goto out;

out:
218
	mv88e6xxx_reg_unlock(chip);
219 220
}

221
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

247
/* To be called with reg_lock held */
248
static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
249 250
{
	int irq, virq;
251 252
	u16 mask;

253
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
254
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
255
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
256

257
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
258
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
259 260 261
		irq_dispose_mapping(virq);
	}

262
	irq_domain_remove(chip->g1_irq.domain);
263 264
}

265 266
static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
267 268 269 270
	/*
	 * free_irq must be called without reg_lock taken because the irq
	 * handler takes this lock, too.
	 */
271
	free_irq(chip->irq, chip);
272

273
	mv88e6xxx_reg_lock(chip);
274
	mv88e6xxx_g1_irq_free_common(chip);
275
	mv88e6xxx_reg_unlock(chip);
276 277 278
}

static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
279
{
280 281
	int err, irq, virq;
	u16 reg, mask;
282 283 284 285 286 287 288 289 290 291 292 293 294 295

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

296
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
297
	if (err)
298
		goto out_mapping;
299

300
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
301

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
303
	if (err)
304
		goto out_disable;
305 306

	/* Reading the interrupt status clears (most of) them */
307
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
308
	if (err)
309
		goto out_disable;
310 311 312

	return 0;

313
out_disable:
314
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
315
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
316 317 318 319 320 321 322 323

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
324 325 326 327

	return err;
}

328 329
static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
330 331
	static struct lock_class_key lock_key;
	static struct lock_class_key request_key;
332 333 334 335 336 337
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

338 339 340 341 342 343
	/* These lock classes tells lockdep that global 1 irqs are in
	 * a different category than their parent GPIO, so it won't
	 * report false recursion.
	 */
	irq_set_lockdep_class(chip->irq, &lock_key, &request_key);

344 345 346
	snprintf(chip->irq_name, sizeof(chip->irq_name),
		 "mv88e6xxx-%s", dev_name(chip->dev));

347
	mv88e6xxx_reg_unlock(chip);
348 349
	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
350
				   IRQF_ONESHOT | IRQF_SHARED,
351
				   chip->irq_name, chip);
352
	mv88e6xxx_reg_lock(chip);
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
	if (err)
		mv88e6xxx_g1_irq_free_common(chip);

	return err;
}

static void mv88e6xxx_irq_poll(struct kthread_work *work)
{
	struct mv88e6xxx_chip *chip = container_of(work,
						   struct mv88e6xxx_chip,
						   irq_poll_work.work);
	mv88e6xxx_g1_irq_thread_work(chip);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));
}

static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

	kthread_init_delayed_work(&chip->irq_poll_work,
				  mv88e6xxx_irq_poll);

381
	chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
382 383 384 385 386 387 388 389 390 391 392 393 394
	if (IS_ERR(chip->kworker))
		return PTR_ERR(chip->kworker);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));

	return 0;
}

static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
{
	kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
	kthread_destroy_worker(chip->kworker);
395

396
	mv88e6xxx_reg_lock(chip);
397
	mv88e6xxx_g1_irq_free_common(chip);
398
	mv88e6xxx_reg_unlock(chip);
399 400
}

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
					   int port, phy_interface_t interface)
{
	int err;

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port,
							    interface);
		if (err && err != -EOPNOTSUPP)
			return err;
	}

	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port,
						      interface);
		if (err && err != -EOPNOTSUPP)
			return err;
	}

	return 0;
}

423 424 425
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex, int pause,
				    phy_interface_t mode)
426 427 428 429 430 431 432
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
433
	err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
434 435 436
	if (err)
		return err;

437 438 439
	if (chip->info->ops->port_set_speed_duplex) {
		err = chip->info->ops->port_set_speed_duplex(chip, port,
							     speed, duplex);
440 441 442 443
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

444 445 446
	if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
		mode = chip->info->ops->port_max_speed_mode(port);

447 448 449 450 451 452
	if (chip->info->ops->port_set_pause) {
		err = chip->info->ops->port_set_pause(chip, port, pause);
		if (err)
			goto restore_link;
	}

453
	err = mv88e6xxx_port_config_interface(chip, port, mode);
454 455
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
456
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
457 458 459 460

	return err;
}

461 462 463 464 465 466 467
static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	return port < chip->info->num_internal_phys;
}

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
{
	u16 reg;
	int err;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
	if (err) {
		dev_err(chip->dev,
			"p%d: %s: failed to read port status\n",
			port, __func__);
		return err;
	}

	return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
}

484 485 486 487
static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
					  struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
488
	int lane;
489 490 491 492
	int err;

	mv88e6xxx_reg_lock(chip);
	lane = mv88e6xxx_serdes_get_lane(chip, port);
493
	if (lane >= 0 && chip->info->ops->serdes_pcs_get_state)
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
		err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
							    state);
	else
		err = -EOPNOTSUPP;
	mv88e6xxx_reg_unlock(chip);

	return err;
}

static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
				       unsigned int mode,
				       phy_interface_t interface,
				       const unsigned long *advertise)
{
	const struct mv88e6xxx_ops *ops = chip->info->ops;
509
	int lane;
510 511 512

	if (ops->serdes_pcs_config) {
		lane = mv88e6xxx_serdes_get_lane(chip, port);
513
		if (lane >= 0)
514 515 516 517 518 519 520 521 522 523 524 525
			return ops->serdes_pcs_config(chip, port, lane, mode,
						      interface, advertise);
	}

	return 0;
}

static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	const struct mv88e6xxx_ops *ops;
	int err = 0;
526
	int lane;
527 528 529 530 531 532

	ops = chip->info->ops;

	if (ops->serdes_pcs_an_restart) {
		mv88e6xxx_reg_lock(chip);
		lane = mv88e6xxx_serdes_get_lane(chip, port);
533
		if (lane >= 0)
534 535 536 537 538 539 540 541 542 543 544 545 546
			err = ops->serdes_pcs_an_restart(chip, port, lane);
		mv88e6xxx_reg_unlock(chip);

		if (err)
			dev_err(ds->dev, "p%d: failed to restart AN\n", port);
	}
}

static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
					unsigned int mode,
					int speed, int duplex)
{
	const struct mv88e6xxx_ops *ops = chip->info->ops;
547
	int lane;
548 549 550

	if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
		lane = mv88e6xxx_serdes_get_lane(chip, port);
551
		if (lane >= 0)
552 553 554 555 556 557 558
			return ops->serdes_pcs_link_up(chip, port, lane,
						       speed, duplex);
	}

	return 0;
}

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (!phy_interface_mode_is_8023z(state->interface)) {
		/* 10M and 100M are only supported in non-802.3z mode */
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 10baseT_Full);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 100baseT_Full);
	}
}

static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* FIXME: if the port is in 1000Base-X mode, then it only supports
	 * 1000M FD speeds.  In this case, CMODE will indicate 5.
	 */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

585 586 587 588 589 590 591 592 593 594 595 596 597 598
static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (port >= 5)
		phylink_set(mask, 2500baseX_Full);

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
614
	if (port >= 9) {
615
		phylink_set(mask, 2500baseX_Full);
616 617
		phylink_set(mask, 2500baseT_Full);
	}
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
					unsigned long *mask,
					struct phylink_link_state *state)
{
	if (port >= 9) {
		phylink_set(mask, 10000baseT_Full);
		phylink_set(mask, 10000baseKR_Full);
	}

	mv88e6390_phylink_validate(chip, port, mask, state);
}

638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
static void mv88e6393x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
					unsigned long *mask,
					struct phylink_link_state *state)
{
	if (port == 0 || port == 9 || port == 10) {
		phylink_set(mask, 10000baseT_Full);
		phylink_set(mask, 10000baseKR_Full);
		phylink_set(mask, 10000baseCR_Full);
		phylink_set(mask, 10000baseSR_Full);
		phylink_set(mask, 10000baseLR_Full);
		phylink_set(mask, 10000baseLRM_Full);
		phylink_set(mask, 10000baseER_Full);
		phylink_set(mask, 5000baseT_Full);
		phylink_set(mask, 2500baseX_Full);
		phylink_set(mask, 2500baseT_Full);
	}

	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

661 662 663 664
static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
			       unsigned long *supported,
			       struct phylink_link_state *state)
{
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	struct mv88e6xxx_chip *chip = ds->priv;

	/* Allow all the expected bits */
	phylink_set(mask, Autoneg);
	phylink_set(mask, Pause);
	phylink_set_port_modes(mask);

	if (chip->info->ops->phylink_validate)
		chip->info->ops->phylink_validate(chip, port, mask, state);

	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mask,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);

	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
	 * to advertise both, only report advertising at 2500BaseX.
	 */
	phylink_helper_basex_speed(state);
684 685 686 687 688 689 690
}

static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
				 unsigned int mode,
				 const struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
691
	struct mv88e6xxx_port *p;
692
	int err;
693

694 695
	p = &chip->ports[port];

696 697 698 699 700
	/* FIXME: is this the correct test? If we're in fixed mode on an
	 * internal port, why should we process this any different from
	 * PHY mode? On the other hand, the port may be automedia between
	 * an internal PHY and the serdes...
	 */
701
	if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
702 703
		return;

704
	mv88e6xxx_reg_lock(chip);
705 706 707
	/* In inband mode, the link may come up at any time while the link
	 * is not forced down. Force the link down while we reconfigure the
	 * interface mode.
708
	 */
709 710 711 712
	if (mode == MLO_AN_INBAND && p->interface != state->interface &&
	    chip->info->ops->port_set_link)
		chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);

713
	err = mv88e6xxx_port_config_interface(chip, port, state->interface);
714 715 716 717 718 719 720 721 722 723 724
	if (err && err != -EOPNOTSUPP)
		goto err_unlock;

	err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
					  state->advertising);
	/* FIXME: we should restart negotiation if something changed - which
	 * is something we get if we convert to using phylinks PCS operations.
	 */
	if (err > 0)
		err = 0;

725 726 727 728 729 730 731 732 733
	/* Undo the forced down state above after completing configuration
	 * irrespective of its state on entry, which allows the link to come up.
	 */
	if (mode == MLO_AN_INBAND && p->interface != state->interface &&
	    chip->info->ops->port_set_link)
		chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);

	p->interface = state->interface;

734
err_unlock:
735
	mv88e6xxx_reg_unlock(chip);
736 737

	if (err && err != -EOPNOTSUPP)
738
		dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
739 740
}

741 742 743
static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
				    unsigned int mode,
				    phy_interface_t interface)
744 745
{
	struct mv88e6xxx_chip *chip = ds->priv;
746 747
	const struct mv88e6xxx_ops *ops;
	int err = 0;
748

749
	ops = chip->info->ops;
750

751
	mv88e6xxx_reg_lock(chip);
752
	if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
753 754
	     mode == MLO_AN_FIXED) && ops->port_sync_link)
		err = ops->port_sync_link(chip, port, mode, false);
755
	mv88e6xxx_reg_unlock(chip);
756

757 758 759
	if (err)
		dev_err(chip->dev,
			"p%d: failed to force MAC link down\n", port);
760 761 762 763
}

static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
				  unsigned int mode, phy_interface_t interface,
764 765 766
				  struct phy_device *phydev,
				  int speed, int duplex,
				  bool tx_pause, bool rx_pause)
767
{
768 769 770 771 772 773
	struct mv88e6xxx_chip *chip = ds->priv;
	const struct mv88e6xxx_ops *ops;
	int err = 0;

	ops = chip->info->ops;

774
	mv88e6xxx_reg_lock(chip);
775
	if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
776 777 778
		/* FIXME: for an automedia port, should we force the link
		 * down here - what if the link comes up due to "other" media
		 * while we're bringing the port up, how is the exclusivity
779
		 * handled in the Marvell hardware? E.g. port 2 on 88E6390
780 781
		 * shared between internal PHY and Serdes.
		 */
782 783 784 785 786
		err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
						   duplex);
		if (err)
			goto error;

787 788 789
		if (ops->port_set_speed_duplex) {
			err = ops->port_set_speed_duplex(chip, port,
							 speed, duplex);
790 791 792 793
			if (err && err != -EOPNOTSUPP)
				goto error;
		}

794 795
		if (ops->port_sync_link)
			err = ops->port_sync_link(chip, port, mode, true);
796
	}
797
error:
798
	mv88e6xxx_reg_unlock(chip);
799

800 801 802
	if (err && err != -EOPNOTSUPP)
		dev_err(ds->dev,
			"p%d: failed to configure MAC link up\n", port);
803 804
}

805
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
806
{
807 808
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
809

810
	return chip->info->ops->stats_snapshot(chip, port);
811 812
}

813
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
873 874
};

875
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
876
					    struct mv88e6xxx_hw_stat *s,
877 878
					    int port, u16 bank1_select,
					    u16 histogram)
879 880 881
{
	u32 low;
	u32 high = 0;
882
	u16 reg = 0;
883
	int err;
884 885
	u64 value;

886
	switch (s->type) {
887
	case STATS_TYPE_PORT:
888 889
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
890
			return U64_MAX;
891

892
		low = reg;
893
		if (s->size == 4) {
894 895
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
896
				return U64_MAX;
897
			low |= ((u32)reg) << 16;
898
		}
899
		break;
900
	case STATS_TYPE_BANK1:
901
		reg = bank1_select;
902
		fallthrough;
903
	case STATS_TYPE_BANK0:
904
		reg |= s->reg | histogram;
905
		mv88e6xxx_g1_stats_read(chip, reg, &low);
906
		if (s->size == 8)
907
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
908 909
		break;
	default:
910
		return U64_MAX;
911
	}
912
	value = (((u64)high) << 32) | low;
913 914 915
	return value;
}

916 917
static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data, int types)
918
{
919 920
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
921

922 923
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
924
		if (stat->type & types) {
925 926 927 928
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
929
	}
930 931

	return j;
932 933
}

934 935
static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
936
{
937 938
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_PORT);
939 940
}

941 942 943 944 945 946
static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
{
	return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
}

947 948
static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
949
{
950 951
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
952 953
}

954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
	"atu_member_violation",
	"atu_miss_violation",
	"atu_full_violation",
	"vtu_member_violation",
	"vtu_miss_violation",
};

static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
{
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
		strlcpy(data + i * ETH_GSTRING_LEN,
			mv88e6xxx_atu_vtu_stats_strings[i],
			ETH_GSTRING_LEN);
}

972
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
973
				  u32 stringset, uint8_t *data)
974
{
V
Vivien Didelot 已提交
975
	struct mv88e6xxx_chip *chip = ds->priv;
976
	int count = 0;
977

978 979 980
	if (stringset != ETH_SS_STATS)
		return;

981
	mv88e6xxx_reg_lock(chip);
982

983
	if (chip->info->ops->stats_get_strings)
984 985 986 987
		count = chip->info->ops->stats_get_strings(chip, data);

	if (chip->info->ops->serdes_get_strings) {
		data += count * ETH_GSTRING_LEN;
988
		count = chip->info->ops->serdes_get_strings(chip, port, data);
989
	}
990

991 992 993
	data += count * ETH_GSTRING_LEN;
	mv88e6xxx_atu_vtu_get_strings(data);

994
	mv88e6xxx_reg_unlock(chip);
995 996 997 998 999
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
1000 1001 1002 1003 1004
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
1005
		if (stat->type & types)
1006 1007 1008
			j++;
	}
	return j;
1009 1010
}

1011 1012 1013 1014 1015 1016
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

1017 1018 1019 1020 1021
static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
}

1022 1023 1024 1025 1026 1027
static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

1028
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
1029 1030
{
	struct mv88e6xxx_chip *chip = ds->priv;
1031 1032
	int serdes_count = 0;
	int count = 0;
1033

1034 1035 1036
	if (sset != ETH_SS_STATS)
		return 0;

1037
	mv88e6xxx_reg_lock(chip);
1038
	if (chip->info->ops->stats_get_sset_count)
1039 1040 1041 1042 1043 1044 1045
		count = chip->info->ops->stats_get_sset_count(chip);
	if (count < 0)
		goto out;

	if (chip->info->ops->serdes_get_sset_count)
		serdes_count = chip->info->ops->serdes_get_sset_count(chip,
								      port);
1046
	if (serdes_count < 0) {
1047
		count = serdes_count;
1048 1049 1050 1051 1052
		goto out;
	}
	count += serdes_count;
	count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);

1053
out:
1054
	mv88e6xxx_reg_unlock(chip);
1055

1056
	return count;
1057 1058
}

1059 1060 1061
static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data, int types,
				     u16 bank1_select, u16 histogram)
1062 1063 1064 1065 1066 1067 1068
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
1069
			mv88e6xxx_reg_lock(chip);
1070 1071 1072
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
1073
			mv88e6xxx_reg_unlock(chip);
1074

1075 1076 1077
			j++;
		}
	}
1078
	return j;
1079 1080
}

1081 1082
static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1083 1084
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1085
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
1086
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1087 1088
}

1089 1090 1091 1092 1093 1094 1095
static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
}

1096 1097
static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1098 1099
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1100
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1101 1102
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1103 1104
}

1105 1106
static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1107 1108 1109
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1110 1111
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
1112 1113
}

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
					uint64_t *data)
{
	*data++ = chip->ports[port].atu_member_violation;
	*data++ = chip->ports[port].atu_miss_violation;
	*data++ = chip->ports[port].atu_full_violation;
	*data++ = chip->ports[port].vtu_member_violation;
	*data++ = chip->ports[port].vtu_miss_violation;
}

1124 1125 1126
static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
1127 1128
	int count = 0;

1129
	if (chip->info->ops->stats_get_stats)
1130 1131
		count = chip->info->ops->stats_get_stats(chip, port, data);

1132
	mv88e6xxx_reg_lock(chip);
1133 1134
	if (chip->info->ops->serdes_get_stats) {
		data += count;
1135
		count = chip->info->ops->serdes_get_stats(chip, port, data);
1136
	}
1137 1138
	data += count;
	mv88e6xxx_atu_vtu_get_stats(chip, port, data);
1139
	mv88e6xxx_reg_unlock(chip);
1140 1141
}

1142 1143
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1144
{
V
Vivien Didelot 已提交
1145
	struct mv88e6xxx_chip *chip = ds->priv;
1146 1147
	int ret;

1148
	mv88e6xxx_reg_lock(chip);
1149

1150
	ret = mv88e6xxx_stats_snapshot(chip, port);
1151
	mv88e6xxx_reg_unlock(chip);
1152 1153

	if (ret < 0)
1154
		return;
1155 1156

	mv88e6xxx_get_stats(chip, port, data);
1157

1158 1159
}

1160
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1161
{
1162 1163 1164 1165 1166 1167 1168 1169
	struct mv88e6xxx_chip *chip = ds->priv;
	int len;

	len = 32 * sizeof(u16);
	if (chip->info->ops->serdes_get_regs_len)
		len += chip->info->ops->serdes_get_regs_len(chip, port);

	return len;
1170 1171
}

1172 1173
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1174
{
V
Vivien Didelot 已提交
1175
	struct mv88e6xxx_chip *chip = ds->priv;
1176 1177
	int err;
	u16 reg;
1178 1179 1180
	u16 *p = _p;
	int i;

1181
	regs->version = chip->info->prod_num;
1182 1183 1184

	memset(p, 0xff, 32 * sizeof(u16));

1185
	mv88e6xxx_reg_lock(chip);
1186

1187 1188
	for (i = 0; i < 32; i++) {

1189 1190 1191
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1192
	}
1193

1194 1195 1196
	if (chip->info->ops->serdes_get_regs)
		chip->info->ops->serdes_get_regs(chip, port, &p[i]);

1197
	mv88e6xxx_reg_unlock(chip);
1198 1199
}

V
Vivien Didelot 已提交
1200 1201
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1202
{
1203 1204
	/* Nothing to do on the port's MAC */
	return 0;
1205 1206
}

V
Vivien Didelot 已提交
1207 1208
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1209
{
1210 1211
	/* Nothing to do on the port's MAC */
	return 0;
1212 1213
}

1214
/* Mask of the local ports allowed to receive frames from a given fabric port */
1215
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1216
{
1217 1218
	struct dsa_switch *ds = chip->ds;
	struct dsa_switch_tree *dst = ds->dst;
1219
	struct net_device *br;
1220 1221
	struct dsa_port *dp;
	bool found = false;
1222
	u16 pvlan;
1223

1224 1225 1226 1227 1228 1229
	list_for_each_entry(dp, &dst->ports, list) {
		if (dp->ds->index == dev && dp->index == port) {
			found = true;
			break;
		}
	}
1230 1231

	/* Prevent frames from unknown switch or port */
1232
	if (!found)
1233 1234 1235
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
1236
	if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
1237 1238
		return mv88e6xxx_port_mask(chip);

1239
	br = dp->bridge_dev;
1240 1241 1242 1243 1244
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
1245 1246 1247 1248 1249 1250
	list_for_each_entry(dp, &dst->ports, list)
		if (dp->ds == ds &&
		    (dp->type == DSA_PORT_TYPE_CPU ||
		     dp->type == DSA_PORT_TYPE_DSA ||
		     (br && dp->bridge_dev == br)))
			pvlan |= BIT(dp->index);
1251 1252 1253 1254

	return pvlan;
}

1255
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1256 1257
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1258 1259 1260

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1261

1262
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1263 1264
}

1265 1266
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1267
{
V
Vivien Didelot 已提交
1268
	struct mv88e6xxx_chip *chip = ds->priv;
1269
	int err;
1270

1271
	mv88e6xxx_reg_lock(chip);
1272
	err = mv88e6xxx_port_set_state(chip, port, state);
1273
	mv88e6xxx_reg_unlock(chip);
1274 1275

	if (err)
1276
		dev_err(ds->dev, "p%d: failed to update state\n", port);
1277 1278
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	if (chip->info->ops->ieee_pri_map) {
		err = chip->info->ops->ieee_pri_map(chip);
		if (err)
			return err;
	}

	if (chip->info->ops->ip_pri_map) {
		err = chip->info->ops->ip_pri_map(chip);
		if (err)
			return err;
	}

	return 0;
}

1298 1299
static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
{
1300
	struct dsa_switch *ds = chip->ds;
1301 1302 1303 1304 1305 1306 1307 1308
	int target, port;
	int err;

	if (!chip->info->global2_addr)
		return 0;

	/* Initialize the routing port to the 32 possible target devices */
	for (target = 0; target < 32; target++) {
1309 1310 1311
		port = dsa_routing_port(ds, target);
		if (port == ds->num_ports)
			port = 0x1f;
1312 1313 1314 1315 1316 1317

		err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
		if (err)
			return err;
	}

1318 1319 1320 1321 1322 1323 1324
	if (chip->info->ops->set_cascade_port) {
		port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
		err = chip->info->ops->set_cascade_port(chip, port);
		if (err)
			return err;
	}

1325 1326 1327 1328
	err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
	if (err)
		return err;

1329 1330 1331
	return 0;
}

1332 1333 1334 1335 1336 1337 1338 1339 1340
static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
{
	/* Clear all trunk masks and mapping */
	if (chip->info->global2_addr)
		return mv88e6xxx_g2_trunk_clear(chip);

	return 0;
}

1341 1342 1343 1344 1345 1346 1347 1348
static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->rmu_disable)
		return chip->info->ops->rmu_disable(chip);

	return 0;
}

1349 1350 1351 1352 1353 1354 1355 1356
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

1357 1358 1359 1360 1361 1362 1363 1364
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

1365 1366
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1367 1368
	int err;

1369 1370 1371 1372
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	/* The chips that have a "learn2all" bit in Global1, ATU
	 * Control are precisely those whose port registers have a
	 * Message Port bit in Port Control 1 and hence implement
	 * ->port_setup_message_port.
	 */
	if (chip->info->ops->port_setup_message_port) {
		err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
		if (err)
			return err;
	}
1383

1384 1385 1386
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->set_switch_mac) {
		u8 addr[ETH_ALEN];

		eth_random_addr(addr);

		return chip->info->ops->set_switch_mac(chip, addr);
	}

	return 0;
}

1420 1421
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
1422 1423 1424
	struct dsa_switch_tree *dst = chip->ds->dst;
	struct dsa_switch *ds;
	struct dsa_port *dp;
1425 1426 1427
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
1428
		return 0;
1429 1430

	/* Skip the local source device, which uses in-chip port VLAN */
1431
	if (dev != chip->ds->index) {
1432
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1433

1434 1435 1436 1437 1438 1439 1440 1441 1442
		ds = dsa_switch_find(dst->index, dev);
		dp = ds ? dsa_to_port(ds, port) : NULL;
		if (dp && dp->lag_dev) {
			/* As the PVT is used to limit flooding of
			 * FORWARD frames, which use the LAG ID as the
			 * source port, we must translate dev/port to
			 * the special "LAG device" in the PVT, using
			 * the LAG ID as the port number.
			 */
1443
			dev = MV88E6XXX_G2_PVT_ADDR_DEV_TRUNK;
1444 1445 1446 1447
			port = dsa_lag_id(dst, dp->lag_dev);
		}
	}

1448 1449 1450
	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1451 1452
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1453 1454 1455
	int dev, port;
	int err;

1456 1457 1458 1459 1460 1461
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1475 1476
}

1477 1478 1479 1480 1481
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

1482 1483 1484 1485 1486 1487 1488
	if (dsa_to_port(ds, port)->lag_dev)
		/* Hardware is incapable of fast-aging a LAG through a
		 * regular ATU move operation. Until we have something
		 * more fancy in place this is a no-op.
		 */
		return;

1489
	mv88e6xxx_reg_lock(chip);
1490
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1491
	mv88e6xxx_reg_unlock(chip);
1492 1493

	if (err)
1494
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1495 1496
}

1497 1498
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
1499
	if (!mv88e6xxx_max_vid(chip))
1500 1501 1502 1503 1504
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1505 1506
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry)
1507
{
1508 1509
	int err;

1510 1511 1512
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

1513 1514 1515 1516 1517 1518 1519 1520 1521
	entry->vid = vid ? vid - 1 : mv88e6xxx_max_vid(chip);
	entry->valid = false;

	err = chip->info->ops->vtu_getnext(chip, entry);

	if (entry->vid != vid)
		entry->valid = false;

	return err;
1522 1523
}

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
static int mv88e6xxx_vtu_walk(struct mv88e6xxx_chip *chip,
			      int (*cb)(struct mv88e6xxx_chip *chip,
					const struct mv88e6xxx_vtu_entry *entry,
					void *priv),
			      void *priv)
{
	struct mv88e6xxx_vtu_entry entry = {
		.vid = mv88e6xxx_max_vid(chip),
		.valid = false,
	};
	int err;

	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	do {
		err = chip->info->ops->vtu_getnext(chip, &entry);
		if (err)
			return err;

		if (!entry.valid)
			break;

		err = cb(chip, &entry, priv);
		if (err)
			return err;
	} while (entry.vid < mv88e6xxx_max_vid(chip));

	return 0;
}

1555 1556 1557 1558 1559 1560 1561 1562 1563
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
static int mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip *chip,
				  const struct mv88e6xxx_vtu_entry *entry,
				  void *_fid_bitmap)
{
	unsigned long *fid_bitmap = _fid_bitmap;

	set_bit(entry->fid, fid_bitmap);
	return 0;
}

1574
int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
1575
{
1576
	int i, err;
1577
	u16 fid;
1578 1579 1580

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1581
	/* Set every FID bit used by the (un)bridged ports */
1582
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1583
		err = mv88e6xxx_port_get_fid(chip, i, &fid);
1584 1585 1586
		if (err)
			return err;

1587
		set_bit(fid, fid_bitmap);
1588 1589
	}

1590
	/* Set every FID bit used by the VLAN entries */
1591
	return mv88e6xxx_vtu_walk(chip, mv88e6xxx_fid_map_vlan, fid_bitmap);
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
}

static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
	int err;

	err = mv88e6xxx_fid_map(chip, fid_bitmap);
	if (err)
		return err;

1603 1604 1605 1606
	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1607
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1608 1609 1610
		return -ENOSPC;

	/* Clear the database */
1611
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1612 1613
}

1614
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1615
					u16 vid)
1616
{
V
Vivien Didelot 已提交
1617
	struct mv88e6xxx_chip *chip = ds->priv;
1618
	struct mv88e6xxx_vtu_entry vlan;
1619 1620
	int i, err;

1621 1622 1623 1624
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1625
	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
1626 1627
	if (err)
		return err;
1628

1629 1630
	if (!vlan.valid)
		return 0;
1631

1632 1633 1634
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
		if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
			continue;
1635

1636 1637
		if (!dsa_to_port(ds, i)->slave)
			continue;
1638

1639 1640 1641
		if (vlan.member[i] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;
1642

1643 1644 1645
		if (dsa_to_port(ds, i)->bridge_dev ==
		    dsa_to_port(ds, port)->bridge_dev)
			break; /* same bridge, check next VLAN */
1646

1647 1648
		if (!dsa_to_port(ds, i)->bridge_dev)
			continue;
1649

1650 1651 1652 1653 1654
		dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
			port, vlan.vid, i,
			netdev_name(dsa_to_port(ds, i)->bridge_dev));
		return -EOPNOTSUPP;
	}
1655

1656
	return 0;
1657 1658
}

1659
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1660 1661
					 bool vlan_filtering,
					 struct netlink_ext_ack *extack)
1662
{
V
Vivien Didelot 已提交
1663
	struct mv88e6xxx_chip *chip = ds->priv;
1664 1665
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1666
	int err;
1667

1668 1669
	if (!mv88e6xxx_max_vid(chip))
		return -EOPNOTSUPP;
1670

1671
	mv88e6xxx_reg_lock(chip);
1672
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1673
	mv88e6xxx_reg_unlock(chip);
1674

1675
	return err;
1676 1677
}

1678 1679
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1680
			    const struct switchdev_obj_port_vlan *vlan)
1681
{
V
Vivien Didelot 已提交
1682
	struct mv88e6xxx_chip *chip = ds->priv;
1683 1684
	int err;

1685
	if (!mv88e6xxx_max_vid(chip))
1686 1687
		return -EOPNOTSUPP;

1688 1689 1690
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
1691
	mv88e6xxx_reg_lock(chip);
1692
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
1693
	mv88e6xxx_reg_unlock(chip);
1694

1695
	return err;
1696 1697
}

1698 1699 1700 1701 1702
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
{
	struct mv88e6xxx_atu_entry entry;
1703 1704
	struct mv88e6xxx_vtu_entry vlan;
	u16 fid;
1705 1706 1707
	int err;

	/* Null VLAN ID corresponds to the port private database */
1708 1709 1710 1711 1712
	if (vid == 0) {
		err = mv88e6xxx_port_get_fid(chip, port, &fid);
		if (err)
			return err;
	} else {
1713
		err = mv88e6xxx_vtu_get(chip, vid, &vlan);
1714 1715 1716 1717
		if (err)
			return err;

		/* switchdev expects -EOPNOTSUPP to honor software VLANs */
1718
		if (!vlan.valid)
1719 1720 1721 1722
			return -EOPNOTSUPP;

		fid = vlan.fid;
	}
1723

1724
	entry.state = 0;
1725 1726 1727
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

1728
	err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
1729 1730 1731 1732
	if (err)
		return err;

	/* Initialize a fresh ATU entry if it isn't found */
1733
	if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
1734 1735 1736 1737 1738
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

	/* Purge the ATU entry only if no port is using it anymore */
1739
	if (!state) {
1740 1741
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1742
			entry.state = 0;
1743
	} else {
1744 1745 1746 1747 1748
		if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
			entry.portvec = BIT(port);
		else
			entry.portvec |= BIT(port);

1749 1750 1751
		entry.state = state;
	}

1752
	return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
1753 1754
}

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
				  const struct mv88e6xxx_policy *policy)
{
	enum mv88e6xxx_policy_mapping mapping = policy->mapping;
	enum mv88e6xxx_policy_action action = policy->action;
	const u8 *addr = policy->addr;
	u16 vid = policy->vid;
	u8 state;
	int err;
	int id;

	if (!chip->info->ops->port_set_policy)
		return -EOPNOTSUPP;

	switch (mapping) {
	case MV88E6XXX_POLICY_MAPPING_DA:
	case MV88E6XXX_POLICY_MAPPING_SA:
		if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
			state = 0; /* Dissociate the port and address */
		else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
			 is_multicast_ether_addr(addr))
			state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
		else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
			 is_unicast_ether_addr(addr))
			state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
		else
			return -EOPNOTSUPP;

		err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
						   state);
		if (err)
			return err;
		break;
	default:
		return -EOPNOTSUPP;
	}

	/* Skip the port's policy clearing if the mapping is still in use */
	if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
		idr_for_each_entry(&chip->policies, policy, id)
			if (policy->port == port &&
			    policy->mapping == mapping &&
			    policy->action != action)
				return 0;

	return chip->info->ops->port_set_policy(chip, port, mapping, action);
}

static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
				   struct ethtool_rx_flow_spec *fs)
{
	struct ethhdr *mac_entry = &fs->h_u.ether_spec;
	struct ethhdr *mac_mask = &fs->m_u.ether_spec;
	enum mv88e6xxx_policy_mapping mapping;
	enum mv88e6xxx_policy_action action;
	struct mv88e6xxx_policy *policy;
	u16 vid = 0;
	u8 *addr;
	int err;
	int id;

	if (fs->location != RX_CLS_LOC_ANY)
		return -EINVAL;

	if (fs->ring_cookie == RX_CLS_FLOW_DISC)
		action = MV88E6XXX_POLICY_ACTION_DISCARD;
	else
		return -EOPNOTSUPP;

	switch (fs->flow_type & ~FLOW_EXT) {
	case ETHER_FLOW:
		if (!is_zero_ether_addr(mac_mask->h_dest) &&
		    is_zero_ether_addr(mac_mask->h_source)) {
			mapping = MV88E6XXX_POLICY_MAPPING_DA;
			addr = mac_entry->h_dest;
		} else if (is_zero_ether_addr(mac_mask->h_dest) &&
		    !is_zero_ether_addr(mac_mask->h_source)) {
			mapping = MV88E6XXX_POLICY_MAPPING_SA;
			addr = mac_entry->h_source;
		} else {
			/* Cannot support DA and SA mapping in the same rule */
			return -EOPNOTSUPP;
		}
		break;
	default:
		return -EOPNOTSUPP;
	}

	if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
1844
		if (fs->m_ext.vlan_tci != htons(0xffff))
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
			return -EOPNOTSUPP;
		vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
	}

	idr_for_each_entry(&chip->policies, policy, id) {
		if (policy->port == port && policy->mapping == mapping &&
		    policy->action == action && policy->vid == vid &&
		    ether_addr_equal(policy->addr, addr))
			return -EEXIST;
	}

	policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
	if (!policy)
		return -ENOMEM;

	fs->location = 0;
	err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
			    GFP_KERNEL);
	if (err) {
		devm_kfree(chip->dev, policy);
		return err;
	}

	memcpy(&policy->fs, fs, sizeof(*fs));
	ether_addr_copy(policy->addr, addr);
	policy->mapping = mapping;
	policy->action = action;
	policy->port = port;
	policy->vid = vid;

	err = mv88e6xxx_policy_apply(chip, port, policy);
	if (err) {
		idr_remove(&chip->policies, fs->location);
		devm_kfree(chip->dev, policy);
		return err;
	}

	return 0;
}

static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
			       struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
{
	struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
	struct mv88e6xxx_chip *chip = ds->priv;
	struct mv88e6xxx_policy *policy;
	int err;
	int id;

	mv88e6xxx_reg_lock(chip);

	switch (rxnfc->cmd) {
	case ETHTOOL_GRXCLSRLCNT:
		rxnfc->data = 0;
		rxnfc->data |= RX_CLS_LOC_SPECIAL;
		rxnfc->rule_cnt = 0;
		idr_for_each_entry(&chip->policies, policy, id)
			if (policy->port == port)
				rxnfc->rule_cnt++;
		err = 0;
		break;
	case ETHTOOL_GRXCLSRULE:
		err = -ENOENT;
		policy = idr_find(&chip->policies, fs->location);
		if (policy) {
			memcpy(fs, &policy->fs, sizeof(*fs));
			err = 0;
		}
		break;
	case ETHTOOL_GRXCLSRLALL:
		rxnfc->data = 0;
		rxnfc->rule_cnt = 0;
		idr_for_each_entry(&chip->policies, policy, id)
			if (policy->port == port)
				rule_locs[rxnfc->rule_cnt++] = id;
		err = 0;
		break;
	default:
		err = -EOPNOTSUPP;
		break;
	}

	mv88e6xxx_reg_unlock(chip);

	return err;
}

static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
			       struct ethtool_rxnfc *rxnfc)
{
	struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
	struct mv88e6xxx_chip *chip = ds->priv;
	struct mv88e6xxx_policy *policy;
	int err;

	mv88e6xxx_reg_lock(chip);

	switch (rxnfc->cmd) {
	case ETHTOOL_SRXCLSRLINS:
		err = mv88e6xxx_policy_insert(chip, port, fs);
		break;
	case ETHTOOL_SRXCLSRLDEL:
		err = -ENOENT;
		policy = idr_remove(&chip->policies, fs->location);
		if (policy) {
			policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
			err = mv88e6xxx_policy_apply(chip, port, policy);
			devm_kfree(chip->dev, policy);
		}
		break;
	default:
		err = -EOPNOTSUPP;
		break;
	}

	mv88e6xxx_reg_unlock(chip);

	return err;
}

1965 1966 1967 1968
static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
					u16 vid)
{
	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1969 1970 1971
	u8 broadcast[ETH_ALEN];

	eth_broadcast_addr(broadcast);
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981

	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
}

static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
{
	int port;
	int err;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
		struct dsa_port *dp = dsa_to_port(chip->ds, port);
		struct net_device *brport;

		if (dsa_is_unused_port(chip->ds, port))
			continue;

		brport = dsa_port_to_bridge_port(dp);
		if (brport && !br_port_flag_is_set(brport, BR_BCAST_FLOOD))
			/* Skip bridged user ports where broadcast
			 * flooding is disabled.
			 */
			continue;

1995 1996 1997 1998 1999 2000 2001 2002
		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
		if (err)
			return err;
	}

	return 0;
}

2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
struct mv88e6xxx_port_broadcast_sync_ctx {
	int port;
	bool flood;
};

static int
mv88e6xxx_port_broadcast_sync_vlan(struct mv88e6xxx_chip *chip,
				   const struct mv88e6xxx_vtu_entry *vlan,
				   void *_ctx)
{
	struct mv88e6xxx_port_broadcast_sync_ctx *ctx = _ctx;
	u8 broadcast[ETH_ALEN];
	u8 state;

	if (ctx->flood)
		state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
	else
		state = MV88E6XXX_G1_ATU_DATA_STATE_MC_UNUSED;

	eth_broadcast_addr(broadcast);

	return mv88e6xxx_port_db_load_purge(chip, ctx->port, broadcast,
					    vlan->vid, state);
}

static int mv88e6xxx_port_broadcast_sync(struct mv88e6xxx_chip *chip, int port,
					 bool flood)
{
	struct mv88e6xxx_port_broadcast_sync_ctx ctx = {
		.port = port,
		.flood = flood,
	};
	struct mv88e6xxx_vtu_entry vid0 = {
		.vid = 0,
	};
	int err;

	/* Update the port's private database... */
	err = mv88e6xxx_port_broadcast_sync_vlan(chip, &vid0, &ctx);
	if (err)
		return err;

	/* ...and the database for all VLANs. */
	return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_broadcast_sync_vlan,
				  &ctx);
}

2050
static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
2051
				    u16 vid, u8 member, bool warn)
2052
{
2053
	const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2054
	struct mv88e6xxx_vtu_entry vlan;
2055
	int i, err;
2056

2057
	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
2058 2059 2060
	if (err)
		return err;

2061
	if (!vlan.valid) {
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
		memset(&vlan, 0, sizeof(vlan));

		err = mv88e6xxx_atu_new(chip, &vlan.fid);
		if (err)
			return err;

		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
			if (i == port)
				vlan.member[i] = member;
			else
				vlan.member[i] = non_member;

		vlan.vid = vid;
		vlan.valid = true;

		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
		if (err)
			return err;

		err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
		if (err)
			return err;
	} else if (vlan.member[port] != member) {
		vlan.member[port] = member;

		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
		if (err)
			return err;
2090
	} else if (warn) {
2091 2092 2093 2094 2095
		dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
			 port, vid);
	}

	return 0;
2096 2097
}

2098
static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
2099 2100
				   const struct switchdev_obj_port_vlan *vlan,
				   struct netlink_ext_ack *extack)
2101
{
V
Vivien Didelot 已提交
2102
	struct mv88e6xxx_chip *chip = ds->priv;
2103 2104
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
2105
	bool warn;
2106
	u8 member;
2107
	int err;
2108

2109 2110 2111
	if (!vlan->vid)
		return 0;

2112 2113 2114
	err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
	if (err)
		return err;
2115

2116
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
2117
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
2118
	else if (untagged)
2119
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
2120
	else
2121
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
2122

2123 2124 2125 2126 2127
	/* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
	 * and then the CPU port. Do not warn for duplicates for the CPU port.
	 */
	warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);

2128
	mv88e6xxx_reg_lock(chip);
2129

2130 2131
	err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
	if (err) {
2132 2133
		dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
			vlan->vid, untagged ? 'u' : 't');
2134 2135
		goto out;
	}
2136

2137 2138 2139 2140 2141 2142 2143 2144 2145
	if (pvid) {
		err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
		if (err) {
			dev_err(ds->dev, "p%d: failed to set PVID %d\n",
				port, vlan->vid);
			goto out;
		}
	}
out:
2146
	mv88e6xxx_reg_unlock(chip);
2147 2148

	return err;
2149 2150
}

2151 2152
static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
				     int port, u16 vid)
2153
{
2154
	struct mv88e6xxx_vtu_entry vlan;
2155 2156
	int i, err;

2157
	if (!vid)
2158
		return 0;
2159

2160
	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
2161
	if (err)
2162
		return err;
2163

2164 2165 2166
	/* If the VLAN doesn't exist in hardware or the port isn't a member,
	 * tell switchdev that this VLAN is likely handled in software.
	 */
2167
	if (!vlan.valid ||
2168
	    vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
2169
		return -EOPNOTSUPP;
2170

2171
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2172 2173

	/* keep the VLAN unless all ports are excluded */
2174
	vlan.valid = false;
2175
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2176 2177
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
2178
			vlan.valid = true;
2179 2180 2181 2182
			break;
		}
	}

2183
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2184 2185 2186
	if (err)
		return err;

2187
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
2188 2189
}

2190 2191
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
2192
{
V
Vivien Didelot 已提交
2193
	struct mv88e6xxx_chip *chip = ds->priv;
2194
	int err = 0;
2195
	u16 pvid;
2196

2197
	if (!mv88e6xxx_max_vid(chip))
2198 2199
		return -EOPNOTSUPP;

2200
	mv88e6xxx_reg_lock(chip);
2201

2202
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
2203 2204 2205
	if (err)
		goto unlock;

2206 2207 2208 2209 2210 2211
	err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
	if (err)
		goto unlock;

	if (vlan->vid == pvid) {
		err = mv88e6xxx_port_set_pvid(chip, port, 0);
2212 2213 2214 2215
		if (err)
			goto unlock;
	}

2216
unlock:
2217
	mv88e6xxx_reg_unlock(chip);
2218 2219 2220 2221

	return err;
}

2222 2223
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
2224
{
V
Vivien Didelot 已提交
2225
	struct mv88e6xxx_chip *chip = ds->priv;
2226
	int err;
2227

2228
	mv88e6xxx_reg_lock(chip);
2229 2230
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2231
	mv88e6xxx_reg_unlock(chip);
2232 2233

	return err;
2234 2235
}

2236
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2237
				  const unsigned char *addr, u16 vid)
2238
{
V
Vivien Didelot 已提交
2239
	struct mv88e6xxx_chip *chip = ds->priv;
2240
	int err;
2241

2242
	mv88e6xxx_reg_lock(chip);
2243
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
2244
	mv88e6xxx_reg_unlock(chip);
2245

2246
	return err;
2247 2248
}

2249 2250
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
2251
				      dsa_fdb_dump_cb_t *cb, void *data)
2252
{
2253
	struct mv88e6xxx_atu_entry addr;
2254
	bool is_static;
2255 2256
	int err;

2257
	addr.state = 0;
2258
	eth_broadcast_addr(addr.mac);
2259 2260

	do {
2261
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
2262
		if (err)
2263
			return err;
2264

2265
		if (!addr.state)
2266 2267
			break;

2268
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
2269 2270
			continue;

2271 2272
		if (!is_unicast_ether_addr(addr.mac))
			continue;
2273

2274 2275 2276
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
2277 2278
		if (err)
			return err;
2279 2280 2281 2282 2283
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
struct mv88e6xxx_port_db_dump_vlan_ctx {
	int port;
	dsa_fdb_dump_cb_t *cb;
	void *data;
};

static int mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip *chip,
				       const struct mv88e6xxx_vtu_entry *entry,
				       void *_data)
{
	struct mv88e6xxx_port_db_dump_vlan_ctx *ctx = _data;

	return mv88e6xxx_port_db_dump_fid(chip, entry->fid, entry->vid,
					  ctx->port, ctx->cb, ctx->data);
}

2300
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2301
				  dsa_fdb_dump_cb_t *cb, void *data)
2302
{
2303 2304 2305 2306 2307
	struct mv88e6xxx_port_db_dump_vlan_ctx ctx = {
		.port = port,
		.cb = cb,
		.data = data,
	};
2308
	u16 fid;
2309 2310
	int err;

2311
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2312
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2313
	if (err)
2314
		return err;
2315

2316
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
2317
	if (err)
2318
		return err;
2319

2320
	return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_db_dump_vlan, &ctx);
2321 2322 2323
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2324
				   dsa_fdb_dump_cb_t *cb, void *data)
2325
{
V
Vivien Didelot 已提交
2326
	struct mv88e6xxx_chip *chip = ds->priv;
2327 2328
	int err;

2329
	mv88e6xxx_reg_lock(chip);
2330
	err = mv88e6xxx_port_db_dump(chip, port, cb, data);
2331
	mv88e6xxx_reg_unlock(chip);
2332

2333
	return err;
2334 2335
}

2336 2337
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
2338
{
2339 2340 2341
	struct dsa_switch *ds = chip->ds;
	struct dsa_switch_tree *dst = ds->dst;
	struct dsa_port *dp;
2342
	int err;
2343

2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
	list_for_each_entry(dp, &dst->ports, list) {
		if (dp->bridge_dev == br) {
			if (dp->ds == ds) {
				/* This is a local bridge group member,
				 * remap its Port VLAN Map.
				 */
				err = mv88e6xxx_port_vlan_map(chip, dp->index);
				if (err)
					return err;
			} else {
				/* This is an external bridge group member,
				 * remap its cross-chip Port VLAN Table entry.
				 */
				err = mv88e6xxx_pvt_map(chip, dp->ds->index,
							dp->index);
2359 2360 2361 2362 2363 2364
				if (err)
					return err;
			}
		}
	}

2365 2366 2367 2368 2369 2370 2371 2372 2373
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

2374
	mv88e6xxx_reg_lock(chip);
2375
	err = mv88e6xxx_bridge_map(chip, br);
2376
	mv88e6xxx_reg_unlock(chip);
2377

2378
	return err;
2379 2380
}

2381 2382
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
2383
{
V
Vivien Didelot 已提交
2384
	struct mv88e6xxx_chip *chip = ds->priv;
2385

2386
	mv88e6xxx_reg_lock(chip);
2387 2388 2389
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
2390
	mv88e6xxx_reg_unlock(chip);
2391 2392
}

2393 2394
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
					   int tree_index, int sw_index,
2395 2396 2397 2398 2399
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

2400 2401 2402
	if (tree_index != ds->dst->index)
		return 0;

2403
	mv88e6xxx_reg_lock(chip);
2404
	err = mv88e6xxx_pvt_map(chip, sw_index, port);
2405
	mv88e6xxx_reg_unlock(chip);
2406 2407 2408 2409

	return err;
}

2410 2411
static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
					     int tree_index, int sw_index,
2412 2413 2414 2415
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

2416 2417 2418
	if (tree_index != ds->dst->index)
		return;

2419
	mv88e6xxx_reg_lock(chip);
2420
	if (mv88e6xxx_pvt_map(chip, sw_index, port))
2421
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2422
	mv88e6xxx_reg_unlock(chip);
2423 2424
}

2425 2426 2427 2428 2429 2430 2431 2432
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
2443 2444

		mv88e6xxx_g1_wait_eeprom_done(chip);
2445 2446 2447
	}
}

2448
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2449
{
2450
	int i, err;
2451

2452
	/* Set all ports to the Disabled state */
2453
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2454
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
2455 2456
		if (err)
			return err;
2457 2458
	}

2459 2460 2461
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2462 2463
	usleep_range(2000, 4000);

2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2475
	mv88e6xxx_hardware_reset(chip);
2476

2477
	return mv88e6xxx_software_reset(chip);
2478 2479
}

2480
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2481 2482
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
2483 2484 2485
{
	int err;

2486 2487 2488 2489
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2490 2491 2492
	if (err)
		return err;

2493 2494 2495 2496 2497 2498 2499 2500
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
2501 2502
}

2503
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2504
{
2505
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2506
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2507
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2508
}
2509

2510 2511 2512
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2513
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2514
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2515
}
2516

2517 2518 2519 2520
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
2521 2522
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
2523
}
2524

2525 2526 2527 2528
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2529

2530
	if (dsa_is_user_port(chip->ds, port))
2531
		return mv88e6xxx_set_port_mode_normal(chip, port);
2532

2533
	/* Setup CPU port mode depending on its supported tag format */
2534
	if (chip->tag_protocol == DSA_TAG_PROTO_DSA)
2535
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2536

2537
	if (chip->tag_protocol == DSA_TAG_PROTO_EDSA)
2538
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2539

2540
	return -EINVAL;
2541 2542
}

2543
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2544
{
2545
	bool message = dsa_is_dsa_port(chip->ds, port);
2546

2547
	return mv88e6xxx_port_set_message_port(chip, port, message);
2548
}
2549

2550
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2551
{
2552
	int err;
2553

2554
	if (chip->info->ops->port_set_ucast_flood) {
2555
		err = chip->info->ops->port_set_ucast_flood(chip, port, true);
2556 2557 2558 2559
		if (err)
			return err;
	}
	if (chip->info->ops->port_set_mcast_flood) {
2560
		err = chip->info->ops->port_set_mcast_flood(chip, port, true);
2561 2562 2563
		if (err)
			return err;
	}
2564

2565
	return 0;
2566 2567
}

2568 2569 2570 2571 2572 2573
static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_port *mvp = dev_id;
	struct mv88e6xxx_chip *chip = mvp->chip;
	irqreturn_t ret = IRQ_NONE;
	int port = mvp->port;
2574
	int lane;
2575 2576 2577

	mv88e6xxx_reg_lock(chip);
	lane = mv88e6xxx_serdes_get_lane(chip, port);
2578
	if (lane >= 0)
2579 2580 2581 2582 2583 2584 2585
		ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
	mv88e6xxx_reg_unlock(chip);

	return ret;
}

static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
2586
					int lane)
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
{
	struct mv88e6xxx_port *dev_id = &chip->ports[port];
	unsigned int irq;
	int err;

	/* Nothing to request if this SERDES port has no IRQ */
	irq = mv88e6xxx_serdes_irq_mapping(chip, port);
	if (!irq)
		return 0;

2597 2598 2599
	snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
		 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);

2600 2601 2602
	/* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
	mv88e6xxx_reg_unlock(chip);
	err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
2603 2604
				   IRQF_ONESHOT, dev_id->serdes_irq_name,
				   dev_id);
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
	mv88e6xxx_reg_lock(chip);
	if (err)
		return err;

	dev_id->serdes_irq = irq;

	return mv88e6xxx_serdes_irq_enable(chip, port, lane);
}

static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
2615
				     int lane)
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
{
	struct mv88e6xxx_port *dev_id = &chip->ports[port];
	unsigned int irq = dev_id->serdes_irq;
	int err;

	/* Nothing to free if no IRQ has been requested */
	if (!irq)
		return 0;

	err = mv88e6xxx_serdes_irq_disable(chip, port, lane);

	/* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
	mv88e6xxx_reg_unlock(chip);
	free_irq(irq, dev_id);
	mv88e6xxx_reg_lock(chip);

	dev_id->serdes_irq = 0;

	return err;
}

2637 2638 2639
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
2640
	int lane;
2641
	int err;
2642

2643
	lane = mv88e6xxx_serdes_get_lane(chip, port);
2644
	if (lane < 0)
2645 2646 2647
		return 0;

	if (on) {
2648
		err = mv88e6xxx_serdes_power_up(chip, port, lane);
2649 2650 2651
		if (err)
			return err;

2652
		err = mv88e6xxx_serdes_irq_request(chip, port, lane);
2653
	} else {
2654 2655 2656
		err = mv88e6xxx_serdes_irq_free(chip, port, lane);
		if (err)
			return err;
2657

2658
		err = mv88e6xxx_serdes_power_down(chip, port, lane);
2659 2660 2661
	}

	return err;
2662 2663
}

2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
				     enum mv88e6xxx_egress_direction direction,
				     int port)
{
	int err;

	if (!chip->info->ops->set_egress_port)
		return -EOPNOTSUPP;

	err = chip->info->ops->set_egress_port(chip, direction, port);
	if (err)
		return err;

	if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
		chip->ingress_dest_port = port;
	else
		chip->egress_dest_port = port;

	return 0;
}

2685 2686 2687 2688 2689 2690
static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
{
	struct dsa_switch *ds = chip->ds;
	int upstream_port;
	int err;

2691
	upstream_port = dsa_upstream_port(ds, port);
2692 2693 2694 2695 2696 2697 2698
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(chip, port,
							      upstream_port);
		if (err)
			return err;
	}

2699 2700 2701 2702 2703 2704 2705 2706
	if (port == upstream_port) {
		if (chip->info->ops->set_cpu_port) {
			err = chip->info->ops->set_cpu_port(chip,
							    upstream_port);
			if (err)
				return err;
		}

2707
		err = mv88e6xxx_set_egress_port(chip,
2708 2709
						MV88E6XXX_EGRESS_DIR_INGRESS,
						upstream_port);
2710 2711
		if (err && err != -EOPNOTSUPP)
			return err;
2712

2713
		err = mv88e6xxx_set_egress_port(chip,
2714 2715
						MV88E6XXX_EGRESS_DIR_EGRESS,
						upstream_port);
2716 2717
		if (err && err != -EOPNOTSUPP)
			return err;
2718 2719
	}

2720 2721 2722
	return 0;
}

2723
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2724
{
2725
	struct dsa_switch *ds = chip->ds;
2726
	int err;
2727
	u16 reg;
2728

2729 2730 2731
	chip->ports[port].chip = chip;
	chip->ports[port].port = port;

2732 2733 2734 2735 2736 2737 2738
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
2739
					       PAUSE_OFF,
2740 2741 2742 2743
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
2744
					       PAUSE_ON,
2745 2746 2747
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2763 2764 2765 2766
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
2767 2768
	if (err)
		return err;
2769

2770
	err = mv88e6xxx_setup_port_mode(chip, port);
2771 2772
	if (err)
		return err;
2773

2774
	err = mv88e6xxx_setup_egress_floods(chip, port);
2775 2776 2777
	if (err)
		return err;

2778
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2779
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2780 2781 2782
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2783
	 */
2784 2785 2786
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2787

2788 2789 2790
	err = mv88e6xxx_setup_upstream_port(chip, port);
	if (err)
		return err;
2791

2792
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
2793
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
2794 2795 2796
	if (err)
		return err;

2797 2798
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
2799 2800 2801 2802
		if (err)
			return err;
	}

2803 2804 2805 2806 2807 2808 2809 2810 2811
	/* Port Association Vector: disable automatic address learning
	 * on all user ports since they start out in standalone
	 * mode. When joining a bridge, learning will be configured to
	 * match the bridge port settings. Enable learning on all
	 * DSA/CPU ports. NOTE: FROM_CPU frames always bypass the
	 * learning process.
	 *
	 * Disable HoldAt1, IntOnAgeOut, LockedPort, IgnoreWrongData,
	 * and RefreshLocked. I.e. setup standard automatic learning.
2812
	 */
2813
	if (dsa_is_user_port(ds, port))
2814
		reg = 0;
2815 2816
	else
		reg = 1 << port;
2817

2818 2819
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
2820 2821
	if (err)
		return err;
2822 2823

	/* Egress rate control 2: disable egress rate control. */
2824 2825
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
2826 2827
	if (err)
		return err;
2828

2829 2830
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
2831 2832
		if (err)
			return err;
2833
	}
2834

2835 2836 2837 2838 2839 2840
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2841 2842
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2843 2844
		if (err)
			return err;
2845
	}
2846

2847 2848
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2849 2850
		if (err)
			return err;
2851 2852
	}

2853 2854
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2855 2856
		if (err)
			return err;
2857 2858
	}

2859 2860 2861 2862 2863
	if (chip->info->ops->port_setup_message_port) {
		err = chip->info->ops->port_setup_message_port(chip, port);
		if (err)
			return err;
	}
2864

2865
	/* Port based VLAN map: give each port the same default address
2866 2867
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2868
	 */
2869
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2870 2871
	if (err)
		return err;
2872

2873
	err = mv88e6xxx_port_vlan_map(chip, port);
2874 2875
	if (err)
		return err;
2876 2877 2878 2879

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2880
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
2881 2882
}

2883 2884 2885 2886 2887 2888
static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->port_set_jumbo_size)
		return 10240;
2889 2890
	else if (chip->info->ops->set_max_frame_size)
		return 1632;
2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
	return 1522;
}

static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int ret = 0;

	mv88e6xxx_reg_lock(chip);
	if (chip->info->ops->port_set_jumbo_size)
		ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
2902 2903
	else if (chip->info->ops->set_max_frame_size)
		ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
2904 2905 2906 2907 2908 2909 2910 2911
	else
		if (new_mtu > 1522)
			ret = -EINVAL;
	mv88e6xxx_reg_unlock(chip);

	return ret;
}

2912 2913 2914 2915
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
2916
	int err;
2917

2918
	mv88e6xxx_reg_lock(chip);
2919
	err = mv88e6xxx_serdes_power(chip, port, true);
2920
	mv88e6xxx_reg_unlock(chip);
2921 2922 2923 2924

	return err;
}

2925
static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
2926 2927 2928
{
	struct mv88e6xxx_chip *chip = ds->priv;

2929
	mv88e6xxx_reg_lock(chip);
2930 2931
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2932
	mv88e6xxx_reg_unlock(chip);
2933 2934
}

2935 2936 2937
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2938
	struct mv88e6xxx_chip *chip = ds->priv;
2939 2940
	int err;

2941
	mv88e6xxx_reg_lock(chip);
2942
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2943
	mv88e6xxx_reg_unlock(chip);
2944 2945 2946 2947

	return err;
}

2948
static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
2949
{
2950
	int err;
2951

2952
	/* Initialize the statistics unit */
2953 2954 2955 2956 2957
	if (chip->info->ops->stats_set_histogram) {
		err = chip->info->ops->stats_set_histogram(chip);
		if (err)
			return err;
	}
2958

2959
	return mv88e6xxx_g1_stats_clear(chip);
2960 2961
}

2962 2963 2964 2965 2966 2967 2968 2969
/* Check if the errata has already been applied. */
static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;
	u16 val;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2970
		err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
		if (err) {
			dev_err(chip->dev,
				"Error reading hidden register: %d\n", err);
			return false;
		}
		if (val != 0x01c0)
			return false;
	}

	return true;
}

/* The 6390 copper ports have an errata which require poking magic
 * values into undocumented hidden registers and then performing a
 * software reset.
 */
static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (mv88e6390_setup_errata_applied(chip))
		return 0;

	/* Set the ports into blocking mode */
	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
		if (err)
			return err;
	}

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
3003
		err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
3004 3005 3006 3007 3008 3009 3010
		if (err)
			return err;
	}

	return mv88e6xxx_software_reset(chip);
}

3011 3012 3013
static void mv88e6xxx_teardown(struct dsa_switch *ds)
{
	mv88e6xxx_teardown_devlink_params(ds);
3014
	dsa_devlink_resources_unregister(ds);
3015
	mv88e6xxx_teardown_devlink_regions(ds);
3016 3017
}

3018
static int mv88e6xxx_setup(struct dsa_switch *ds)
3019
{
V
Vivien Didelot 已提交
3020
	struct mv88e6xxx_chip *chip = ds->priv;
3021
	u8 cmode;
3022
	int err;
3023 3024
	int i;

3025
	chip->ds = ds;
3026
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
3027

3028
	mv88e6xxx_reg_lock(chip);
3029

3030 3031 3032 3033 3034 3035
	if (chip->info->ops->setup_errata) {
		err = chip->info->ops->setup_errata(chip);
		if (err)
			goto unlock;
	}

3036 3037 3038 3039 3040
	/* Cache the cmode of each port. */
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
		if (chip->info->ops->port_get_cmode) {
			err = chip->info->ops->port_get_cmode(chip, i, &cmode);
			if (err)
3041
				goto unlock;
3042 3043 3044 3045 3046

			chip->ports[i].cmode = cmode;
		}
	}

3047
	/* Setup Switch Port Registers */
3048
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
3049 3050 3051
		if (dsa_is_unused_port(ds, i))
			continue;

3052
		/* Prevent the use of an invalid port. */
3053
		if (mv88e6xxx_is_invalid_port(chip, i)) {
3054 3055 3056 3057 3058
			dev_err(chip->dev, "port %d is invalid\n", i);
			err = -EINVAL;
			goto unlock;
		}

3059 3060 3061 3062 3063
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

3064 3065 3066 3067
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

3068 3069 3070 3071
	err = mv88e6xxx_mac_setup(chip);
	if (err)
		goto unlock;

3072 3073 3074 3075
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

3076 3077 3078 3079
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

3080 3081 3082 3083
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

3084 3085 3086 3087
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

3088 3089 3090 3091
	err = mv88e6xxx_broadcast_setup(chip, 0);
	if (err)
		goto unlock;

3092 3093 3094 3095
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

3096 3097 3098 3099
	err = mv88e6xxx_rmu_setup(chip);
	if (err)
		goto unlock;

3100 3101 3102
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
3103

3104 3105 3106 3107
	err = mv88e6xxx_trunk_setup(chip);
	if (err)
		goto unlock;

3108 3109 3110 3111
	err = mv88e6xxx_devmap_setup(chip);
	if (err)
		goto unlock;

3112 3113 3114 3115
	err = mv88e6xxx_pri_setup(chip);
	if (err)
		goto unlock;

3116
	/* Setup PTP Hardware Clock and timestamping */
3117 3118 3119 3120
	if (chip->info->ptp_support) {
		err = mv88e6xxx_ptp_setup(chip);
		if (err)
			goto unlock;
3121 3122 3123 3124

		err = mv88e6xxx_hwtstamp_setup(chip);
		if (err)
			goto unlock;
3125 3126
	}

3127 3128 3129 3130
	err = mv88e6xxx_stats_setup(chip);
	if (err)
		goto unlock;

3131
unlock:
3132
	mv88e6xxx_reg_unlock(chip);
3133

3134 3135 3136 3137 3138 3139 3140
	if (err)
		return err;

	/* Have to be called without holding the register lock, since
	 * they take the devlink lock, and we later take the locks in
	 * the reverse order when getting/setting parameters or
	 * resource occupancy.
3141
	 */
3142 3143 3144 3145 3146 3147
	err = mv88e6xxx_setup_devlink_resources(ds);
	if (err)
		return err;

	err = mv88e6xxx_setup_devlink_params(ds);
	if (err)
3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
		goto out_resources;

	err = mv88e6xxx_setup_devlink_regions(ds);
	if (err)
		goto out_params;

	return 0;

out_params:
	mv88e6xxx_teardown_devlink_params(ds);
out_resources:
	dsa_devlink_resources_unregister(ds);
3160 3161

	return err;
3162 3163
}

3164 3165 3166 3167
/* prod_id for switch families which do not have a PHY model number */
static const u16 family_prod_id_table[] = {
	[MV88E6XXX_FAMILY_6341] = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
	[MV88E6XXX_FAMILY_6390] = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3168
	[MV88E6XXX_FAMILY_6393] = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
3169 3170
};

3171
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
3172
{
3173 3174
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
3175
	u16 prod_id;
3176 3177
	u16 val;
	int err;
3178

3179 3180 3181
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

3182
	mv88e6xxx_reg_lock(chip);
3183
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
3184
	mv88e6xxx_reg_unlock(chip);
3185

3186 3187 3188 3189 3190 3191
	/* Some internal PHYs don't have a model number. */
	if (reg == MII_PHYSID2 && !(val & 0x3f0) &&
	    chip->info->family < ARRAY_SIZE(family_prod_id_table)) {
		prod_id = family_prod_id_table[chip->info->family];
		if (prod_id)
			val |= prod_id >> 4;
3192 3193
	}

3194
	return err ? err : val;
3195 3196
}

3197
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
3198
{
3199 3200
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
3201
	int err;
3202

3203 3204 3205
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

3206
	mv88e6xxx_reg_lock(chip);
3207
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
3208
	mv88e6xxx_reg_unlock(chip);
3209 3210

	return err;
3211 3212
}

3213
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
3214 3215
				   struct device_node *np,
				   bool external)
3216 3217
{
	static int index;
3218
	struct mv88e6xxx_mdio_bus *mdio_bus;
3219 3220 3221
	struct mii_bus *bus;
	int err;

3222
	if (external) {
3223
		mv88e6xxx_reg_lock(chip);
3224
		err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
3225
		mv88e6xxx_reg_unlock(chip);
3226 3227 3228 3229 3230

		if (err)
			return err;
	}

3231
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
3232 3233 3234
	if (!bus)
		return -ENOMEM;

3235
	mdio_bus = bus->priv;
3236
	mdio_bus->bus = bus;
3237
	mdio_bus->chip = chip;
3238 3239
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
3240

3241 3242
	if (np) {
		bus->name = np->full_name;
3243
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
3244 3245 3246 3247 3248 3249 3250
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
3251
	bus->parent = chip->dev;
3252

3253 3254 3255 3256 3257 3258
	if (!external) {
		err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
		if (err)
			return err;
	}

3259
	err = of_mdiobus_register(bus, np);
3260
	if (err) {
3261
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
3262
		mv88e6xxx_g2_irq_mdio_free(chip, bus);
3263
		return err;
3264
	}
3265 3266 3267 3268 3269

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
3270 3271

	return 0;
3272
}
3273

3274 3275 3276 3277 3278 3279 3280 3281 3282
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)

{
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;

	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;

3283 3284 3285
		if (!mdio_bus->external)
			mv88e6xxx_g2_irq_mdio_free(chip, bus);

3286 3287 3288 3289
		mdiobus_unregister(bus);
	}
}

3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
3310 3311
		if (of_device_is_compatible(
			    child, "marvell,mv88e6xxx-mdio-external")) {
3312
			err = mv88e6xxx_mdio_register(chip, child, true);
3313 3314
			if (err) {
				mv88e6xxx_mdios_unregister(chip);
3315
				of_node_put(child);
3316
				return err;
3317
			}
3318 3319 3320 3321
		}
	}

	return 0;
3322 3323
}

3324 3325
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3326
	struct mv88e6xxx_chip *chip = ds->priv;
3327 3328 3329 3330 3331 3332 3333

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3334
	struct mv88e6xxx_chip *chip = ds->priv;
3335 3336
	int err;

3337 3338
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3339

3340
	mv88e6xxx_reg_lock(chip);
3341
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3342
	mv88e6xxx_reg_unlock(chip);
3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3355
	struct mv88e6xxx_chip *chip = ds->priv;
3356 3357
	int err;

3358 3359 3360
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3361 3362 3363
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

3364
	mv88e6xxx_reg_lock(chip);
3365
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3366
	mv88e6xxx_reg_unlock(chip);
3367 3368 3369 3370

	return err;
}

3371
static const struct mv88e6xxx_ops mv88e6085_ops = {
3372
	/* MV88E6XXX_FAMILY_6097 */
3373 3374
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3375
	.irl_init_all = mv88e6352_g2_irl_init_all,
3376
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3377 3378
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3379
	.port_set_link = mv88e6xxx_port_set_link,
3380
	.port_sync_link = mv88e6xxx_port_sync_link,
3381
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3382
	.port_tag_remap = mv88e6095_port_tag_remap,
3383
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3384 3385
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3386
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3387
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3388
	.port_pause_limit = mv88e6097_port_pause_limit,
3389
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3390
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3391
	.port_get_cmode = mv88e6185_port_get_cmode,
3392
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3393
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3394
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3395 3396
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3397
	.stats_get_stats = mv88e6095_stats_get_stats,
3398 3399
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3400
	.watchdog_ops = &mv88e6097_watchdog_ops,
3401
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3402
	.pot_clear = mv88e6xxx_g2_pot_clear,
3403 3404
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3405
	.reset = mv88e6185_g1_reset,
3406
	.rmu_disable = mv88e6085_g1_rmu_disable,
3407
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3408
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3409
	.phylink_validate = mv88e6185_phylink_validate,
3410
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3411 3412 3413
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3414
	/* MV88E6XXX_FAMILY_6095 */
3415 3416
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3417
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3418 3419
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3420
	.port_set_link = mv88e6xxx_port_set_link,
3421
	.port_sync_link = mv88e6185_port_sync_link,
3422
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3423
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3424 3425
	.port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
	.port_set_mcast_flood = mv88e6185_port_set_default_forward,
3426
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3427
	.port_get_cmode = mv88e6185_port_get_cmode,
3428
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3429
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3430
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3431 3432
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3433
	.stats_get_stats = mv88e6095_stats_get_stats,
3434
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3435 3436 3437
	.serdes_power = mv88e6185_serdes_power,
	.serdes_get_lane = mv88e6185_serdes_get_lane,
	.serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
3438 3439
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3440
	.reset = mv88e6185_g1_reset,
3441
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3442
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3443
	.phylink_validate = mv88e6185_phylink_validate,
3444
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3445 3446
};

3447
static const struct mv88e6xxx_ops mv88e6097_ops = {
3448
	/* MV88E6XXX_FAMILY_6097 */
3449 3450
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3451
	.irl_init_all = mv88e6352_g2_irl_init_all,
3452 3453 3454 3455
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
3456
	.port_sync_link = mv88e6185_port_sync_link,
3457
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3458
	.port_tag_remap = mv88e6095_port_tag_remap,
3459
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3460 3461
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3462
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3463
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3464
	.port_pause_limit = mv88e6097_port_pause_limit,
3465
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3466
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3467
	.port_get_cmode = mv88e6185_port_get_cmode,
3468
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3469
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3470
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3471 3472 3473
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3474 3475
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3476
	.watchdog_ops = &mv88e6097_watchdog_ops,
3477
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3478 3479 3480
	.serdes_power = mv88e6185_serdes_power,
	.serdes_get_lane = mv88e6185_serdes_get_lane,
	.serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
3481 3482 3483
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
	.serdes_irq_enable = mv88e6097_serdes_irq_enable,
	.serdes_irq_status = mv88e6097_serdes_irq_status,
3484
	.pot_clear = mv88e6xxx_g2_pot_clear,
3485
	.reset = mv88e6352_g1_reset,
3486
	.rmu_disable = mv88e6085_g1_rmu_disable,
3487
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3488
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3489
	.phylink_validate = mv88e6185_phylink_validate,
3490
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3491 3492
};

3493
static const struct mv88e6xxx_ops mv88e6123_ops = {
3494
	/* MV88E6XXX_FAMILY_6165 */
3495 3496
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3497
	.irl_init_all = mv88e6352_g2_irl_init_all,
3498
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3499 3500
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3501
	.port_set_link = mv88e6xxx_port_set_link,
3502
	.port_sync_link = mv88e6xxx_port_sync_link,
3503
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3504
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3505 3506
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3507
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3508
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3509
	.port_get_cmode = mv88e6185_port_get_cmode,
3510
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3511
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3512
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3513 3514
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3515
	.stats_get_stats = mv88e6095_stats_get_stats,
3516 3517
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3518
	.watchdog_ops = &mv88e6097_watchdog_ops,
3519
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3520
	.pot_clear = mv88e6xxx_g2_pot_clear,
3521
	.reset = mv88e6352_g1_reset,
3522 3523
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3524
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3525
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3526
	.phylink_validate = mv88e6185_phylink_validate,
3527
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3528 3529 3530
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3531
	/* MV88E6XXX_FAMILY_6185 */
3532 3533
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3534
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3535 3536
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3537
	.port_set_link = mv88e6xxx_port_set_link,
3538
	.port_sync_link = mv88e6xxx_port_sync_link,
3539
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3540
	.port_tag_remap = mv88e6095_port_tag_remap,
3541
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3542 3543
	.port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
	.port_set_mcast_flood = mv88e6185_port_set_default_forward,
3544
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3545
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3546
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3547
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3548
	.port_pause_limit = mv88e6097_port_pause_limit,
3549
	.port_set_pause = mv88e6185_port_set_pause,
3550
	.port_get_cmode = mv88e6185_port_get_cmode,
3551
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3552
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3553
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3554 3555
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3556
	.stats_get_stats = mv88e6095_stats_get_stats,
3557 3558
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3559
	.watchdog_ops = &mv88e6097_watchdog_ops,
3560
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3561
	.ppu_enable = mv88e6185_g1_ppu_enable,
3562
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3563
	.ppu_disable = mv88e6185_g1_ppu_disable,
3564
	.reset = mv88e6185_g1_reset,
3565
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3566
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3567
	.phylink_validate = mv88e6185_phylink_validate,
3568 3569
};

3570 3571
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3572 3573
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3574
	.irl_init_all = mv88e6352_g2_irl_init_all,
3575 3576 3577 3578 3579 3580
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
3581
	.port_sync_link = mv88e6xxx_port_sync_link,
3582
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3583
	.port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
3584
	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
3585
	.port_tag_remap = mv88e6095_port_tag_remap,
3586
	.port_set_policy = mv88e6352_port_set_policy,
3587
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3588 3589
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3590
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3591
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3592
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3593
	.port_pause_limit = mv88e6097_port_pause_limit,
3594 3595
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3596
	.port_get_cmode = mv88e6352_port_get_cmode,
3597
	.port_set_cmode = mv88e6341_port_set_cmode,
3598
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3599
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3600
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3601 3602 3603
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3604 3605
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3606 3607
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3608
	.pot_clear = mv88e6xxx_g2_pot_clear,
3609
	.reset = mv88e6352_g1_reset,
3610
	.rmu_disable = mv88e6390_g1_rmu_disable,
3611 3612
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3613
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3614
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3615 3616
	.serdes_power = mv88e6390_serdes_power,
	.serdes_get_lane = mv88e6341_serdes_get_lane,
3617 3618 3619 3620 3621
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
3622
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3623
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3624
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3625
	.gpio_ops = &mv88e6352_gpio_ops,
3626 3627 3628
	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
3629 3630
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
3631
	.phylink_validate = mv88e6341_phylink_validate,
3632 3633
};

3634
static const struct mv88e6xxx_ops mv88e6161_ops = {
3635
	/* MV88E6XXX_FAMILY_6165 */
3636 3637
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3638
	.irl_init_all = mv88e6352_g2_irl_init_all,
3639
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3640 3641
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3642
	.port_set_link = mv88e6xxx_port_set_link,
3643
	.port_sync_link = mv88e6xxx_port_sync_link,
3644
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3645
	.port_tag_remap = mv88e6095_port_tag_remap,
3646
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3647 3648
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3649
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3650
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3651
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3652
	.port_pause_limit = mv88e6097_port_pause_limit,
3653
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3654
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3655
	.port_get_cmode = mv88e6185_port_get_cmode,
3656
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3657
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3658
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3659 3660
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3661
	.stats_get_stats = mv88e6095_stats_get_stats,
3662 3663
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3664
	.watchdog_ops = &mv88e6097_watchdog_ops,
3665
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3666
	.pot_clear = mv88e6xxx_g2_pot_clear,
3667
	.reset = mv88e6352_g1_reset,
3668 3669
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3670
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3671
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3672
	.avb_ops = &mv88e6165_avb_ops,
3673
	.ptp_ops = &mv88e6165_ptp_ops,
3674
	.phylink_validate = mv88e6185_phylink_validate,
3675 3676 3677
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3678
	/* MV88E6XXX_FAMILY_6165 */
3679 3680
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3681
	.irl_init_all = mv88e6352_g2_irl_init_all,
3682
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3683 3684
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3685
	.port_set_link = mv88e6xxx_port_set_link,
3686
	.port_sync_link = mv88e6xxx_port_sync_link,
3687
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3688
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3689
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3690
	.port_get_cmode = mv88e6185_port_get_cmode,
3691
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3692
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3693
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3694 3695
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3696
	.stats_get_stats = mv88e6095_stats_get_stats,
3697 3698
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3699
	.watchdog_ops = &mv88e6097_watchdog_ops,
3700
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3701
	.pot_clear = mv88e6xxx_g2_pot_clear,
3702
	.reset = mv88e6352_g1_reset,
3703 3704
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3705
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3706
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3707
	.avb_ops = &mv88e6165_avb_ops,
3708
	.ptp_ops = &mv88e6165_ptp_ops,
3709
	.phylink_validate = mv88e6185_phylink_validate,
3710 3711 3712
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3713
	/* MV88E6XXX_FAMILY_6351 */
3714 3715
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3716
	.irl_init_all = mv88e6352_g2_irl_init_all,
3717
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3718 3719
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3720
	.port_set_link = mv88e6xxx_port_set_link,
3721
	.port_sync_link = mv88e6xxx_port_sync_link,
3722
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3723
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3724
	.port_tag_remap = mv88e6095_port_tag_remap,
3725
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3726 3727
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3728
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3729
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3730
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3731
	.port_pause_limit = mv88e6097_port_pause_limit,
3732
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3733
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3734
	.port_get_cmode = mv88e6352_port_get_cmode,
3735
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3736
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3737
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3738 3739
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3740
	.stats_get_stats = mv88e6095_stats_get_stats,
3741 3742
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3743
	.watchdog_ops = &mv88e6097_watchdog_ops,
3744
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3745
	.pot_clear = mv88e6xxx_g2_pot_clear,
3746
	.reset = mv88e6352_g1_reset,
3747 3748
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3749
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3750
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3751
	.phylink_validate = mv88e6185_phylink_validate,
3752 3753 3754
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3755
	/* MV88E6XXX_FAMILY_6352 */
3756 3757
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3758
	.irl_init_all = mv88e6352_g2_irl_init_all,
3759 3760
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3761
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3762 3763
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3764
	.port_set_link = mv88e6xxx_port_set_link,
3765
	.port_sync_link = mv88e6xxx_port_sync_link,
3766
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3767
	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
3768
	.port_tag_remap = mv88e6095_port_tag_remap,
3769
	.port_set_policy = mv88e6352_port_set_policy,
3770
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3771 3772
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3773
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3774
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3775
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3776
	.port_pause_limit = mv88e6097_port_pause_limit,
3777
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3778
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3779
	.port_get_cmode = mv88e6352_port_get_cmode,
3780
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3781
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3782
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3783 3784
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3785
	.stats_get_stats = mv88e6095_stats_get_stats,
3786 3787
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3788
	.watchdog_ops = &mv88e6097_watchdog_ops,
3789
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3790
	.pot_clear = mv88e6xxx_g2_pot_clear,
3791
	.reset = mv88e6352_g1_reset,
3792
	.rmu_disable = mv88e6352_g1_rmu_disable,
3793 3794
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3795
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3796
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3797
	.serdes_get_lane = mv88e6352_serdes_get_lane,
3798 3799 3800 3801
	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
3802
	.serdes_power = mv88e6352_serdes_power,
3803 3804
	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
	.serdes_get_regs = mv88e6352_serdes_get_regs,
3805
	.gpio_ops = &mv88e6352_gpio_ops,
3806
	.phylink_validate = mv88e6352_phylink_validate,
3807 3808 3809
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3810
	/* MV88E6XXX_FAMILY_6351 */
3811 3812
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3813
	.irl_init_all = mv88e6352_g2_irl_init_all,
3814
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3815 3816
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3817
	.port_set_link = mv88e6xxx_port_set_link,
3818
	.port_sync_link = mv88e6xxx_port_sync_link,
3819
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3820
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3821
	.port_tag_remap = mv88e6095_port_tag_remap,
3822
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3823 3824
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3825
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3826
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3827
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3828
	.port_pause_limit = mv88e6097_port_pause_limit,
3829
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3830
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3831
	.port_get_cmode = mv88e6352_port_get_cmode,
3832
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3833
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3834
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3835 3836
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3837
	.stats_get_stats = mv88e6095_stats_get_stats,
3838 3839
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3840
	.watchdog_ops = &mv88e6097_watchdog_ops,
3841
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3842
	.pot_clear = mv88e6xxx_g2_pot_clear,
3843
	.reset = mv88e6352_g1_reset,
3844 3845
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3846
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3847
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3848
	.phylink_validate = mv88e6185_phylink_validate,
3849 3850 3851
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3852
	/* MV88E6XXX_FAMILY_6352 */
3853 3854
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3855
	.irl_init_all = mv88e6352_g2_irl_init_all,
3856 3857
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3858
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3859 3860
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3861
	.port_set_link = mv88e6xxx_port_set_link,
3862
	.port_sync_link = mv88e6xxx_port_sync_link,
3863
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3864
	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
3865
	.port_tag_remap = mv88e6095_port_tag_remap,
3866
	.port_set_policy = mv88e6352_port_set_policy,
3867
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3868 3869
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3870
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3871
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3872
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3873
	.port_pause_limit = mv88e6097_port_pause_limit,
3874
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3875
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3876
	.port_get_cmode = mv88e6352_port_get_cmode,
3877
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3878
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3879
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3880 3881
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3882
	.stats_get_stats = mv88e6095_stats_get_stats,
3883 3884
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3885
	.watchdog_ops = &mv88e6097_watchdog_ops,
3886
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3887
	.pot_clear = mv88e6xxx_g2_pot_clear,
3888
	.reset = mv88e6352_g1_reset,
3889
	.rmu_disable = mv88e6352_g1_rmu_disable,
3890 3891
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3892
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3893
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3894
	.serdes_get_lane = mv88e6352_serdes_get_lane,
3895 3896 3897 3898
	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
3899
	.serdes_power = mv88e6352_serdes_power,
3900
	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
3901
	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
3902
	.serdes_irq_status = mv88e6352_serdes_irq_status,
3903 3904
	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
	.serdes_get_regs = mv88e6352_serdes_get_regs,
3905
	.gpio_ops = &mv88e6352_gpio_ops,
3906
	.phylink_validate = mv88e6352_phylink_validate,
3907 3908 3909
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3910
	/* MV88E6XXX_FAMILY_6185 */
3911 3912
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3913
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3914 3915
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3916
	.port_set_link = mv88e6xxx_port_set_link,
3917
	.port_sync_link = mv88e6185_port_sync_link,
3918
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3919
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3920 3921
	.port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
	.port_set_mcast_flood = mv88e6185_port_set_default_forward,
3922
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3923
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3924
	.port_set_pause = mv88e6185_port_set_pause,
3925
	.port_get_cmode = mv88e6185_port_get_cmode,
3926
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3927
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3928
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3929 3930
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3931
	.stats_get_stats = mv88e6095_stats_get_stats,
3932 3933
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3934
	.watchdog_ops = &mv88e6097_watchdog_ops,
3935
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3936 3937 3938
	.serdes_power = mv88e6185_serdes_power,
	.serdes_get_lane = mv88e6185_serdes_get_lane,
	.serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
3939
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3940 3941
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3942
	.reset = mv88e6185_g1_reset,
3943
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3944
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3945
	.phylink_validate = mv88e6185_phylink_validate,
3946
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3947 3948
};

3949
static const struct mv88e6xxx_ops mv88e6190_ops = {
3950
	/* MV88E6XXX_FAMILY_6390 */
3951
	.setup_errata = mv88e6390_setup_errata,
3952
	.irl_init_all = mv88e6390_g2_irl_init_all,
3953 3954
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3955 3956 3957 3958
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
3959
	.port_sync_link = mv88e6xxx_port_sync_link,
3960
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3961
	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
3962
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3963
	.port_tag_remap = mv88e6390_port_tag_remap,
3964
	.port_set_policy = mv88e6352_port_set_policy,
3965
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3966 3967
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3968
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3969
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3970
	.port_pause_limit = mv88e6390_port_pause_limit,
3971
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3972
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3973
	.port_get_cmode = mv88e6352_port_get_cmode,
3974
	.port_set_cmode = mv88e6390_port_set_cmode,
3975
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3976
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3977
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3978 3979
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3980
	.stats_get_stats = mv88e6390_stats_get_stats,
3981 3982
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3983
	.watchdog_ops = &mv88e6390_watchdog_ops,
3984
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3985
	.pot_clear = mv88e6xxx_g2_pot_clear,
3986
	.reset = mv88e6352_g1_reset,
3987
	.rmu_disable = mv88e6390_g1_rmu_disable,
3988 3989
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3990 3991
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3992
	.serdes_power = mv88e6390_serdes_power,
3993
	.serdes_get_lane = mv88e6390_serdes_get_lane,
3994 3995 3996 3997 3998
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
3999
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4000
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4001
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4002 4003
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4004 4005
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4006
	.gpio_ops = &mv88e6352_gpio_ops,
4007
	.phylink_validate = mv88e6390_phylink_validate,
4008 4009 4010
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
4011
	/* MV88E6XXX_FAMILY_6390 */
4012
	.setup_errata = mv88e6390_setup_errata,
4013
	.irl_init_all = mv88e6390_g2_irl_init_all,
4014 4015
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4016 4017 4018 4019
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4020
	.port_sync_link = mv88e6xxx_port_sync_link,
4021
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4022
	.port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
4023
	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
4024
	.port_tag_remap = mv88e6390_port_tag_remap,
4025
	.port_set_policy = mv88e6352_port_set_policy,
4026
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4027 4028
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4029
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4030
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4031
	.port_pause_limit = mv88e6390_port_pause_limit,
4032
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4033
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4034
	.port_get_cmode = mv88e6352_port_get_cmode,
4035
	.port_set_cmode = mv88e6390x_port_set_cmode,
4036
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4037
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4038
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4039 4040
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4041
	.stats_get_stats = mv88e6390_stats_get_stats,
4042 4043
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4044
	.watchdog_ops = &mv88e6390_watchdog_ops,
4045
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4046
	.pot_clear = mv88e6xxx_g2_pot_clear,
4047
	.reset = mv88e6352_g1_reset,
4048
	.rmu_disable = mv88e6390_g1_rmu_disable,
4049 4050
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4051 4052
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4053
	.serdes_power = mv88e6390_serdes_power,
4054
	.serdes_get_lane = mv88e6390x_serdes_get_lane,
4055 4056 4057 4058 4059
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4060
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4061
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4062
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4063 4064
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4065 4066
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4067
	.gpio_ops = &mv88e6352_gpio_ops,
4068
	.phylink_validate = mv88e6390x_phylink_validate,
4069 4070 4071
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
4072
	/* MV88E6XXX_FAMILY_6390 */
4073
	.setup_errata = mv88e6390_setup_errata,
4074
	.irl_init_all = mv88e6390_g2_irl_init_all,
4075 4076
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4077 4078 4079 4080
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4081
	.port_sync_link = mv88e6xxx_port_sync_link,
4082
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4083
	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
4084
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4085
	.port_tag_remap = mv88e6390_port_tag_remap,
4086
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4087 4088
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4089
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4090
	.port_pause_limit = mv88e6390_port_pause_limit,
4091
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4092
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4093
	.port_get_cmode = mv88e6352_port_get_cmode,
4094
	.port_set_cmode = mv88e6390_port_set_cmode,
4095
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4096
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4097
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4098 4099
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4100
	.stats_get_stats = mv88e6390_stats_get_stats,
4101 4102
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4103
	.watchdog_ops = &mv88e6390_watchdog_ops,
4104
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4105
	.pot_clear = mv88e6xxx_g2_pot_clear,
4106
	.reset = mv88e6352_g1_reset,
4107
	.rmu_disable = mv88e6390_g1_rmu_disable,
4108 4109
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4110 4111
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4112
	.serdes_power = mv88e6390_serdes_power,
4113
	.serdes_get_lane = mv88e6390_serdes_get_lane,
4114 4115 4116 4117 4118
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4119
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4120
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4121
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4122 4123
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4124 4125
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4126 4127
	.avb_ops = &mv88e6390_avb_ops,
	.ptp_ops = &mv88e6352_ptp_ops,
4128
	.phylink_validate = mv88e6390_phylink_validate,
4129 4130
};

4131
static const struct mv88e6xxx_ops mv88e6240_ops = {
4132
	/* MV88E6XXX_FAMILY_6352 */
4133 4134
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4135
	.irl_init_all = mv88e6352_g2_irl_init_all,
4136 4137
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4138
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4139 4140
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4141
	.port_set_link = mv88e6xxx_port_set_link,
4142
	.port_sync_link = mv88e6xxx_port_sync_link,
4143
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4144
	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
4145
	.port_tag_remap = mv88e6095_port_tag_remap,
4146
	.port_set_policy = mv88e6352_port_set_policy,
4147
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4148 4149
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4150
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4151
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4152
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4153
	.port_pause_limit = mv88e6097_port_pause_limit,
4154
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4155
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4156
	.port_get_cmode = mv88e6352_port_get_cmode,
4157
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4158
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4159
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4160 4161
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
4162
	.stats_get_stats = mv88e6095_stats_get_stats,
4163 4164
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4165
	.watchdog_ops = &mv88e6097_watchdog_ops,
4166
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4167
	.pot_clear = mv88e6xxx_g2_pot_clear,
4168
	.reset = mv88e6352_g1_reset,
4169
	.rmu_disable = mv88e6352_g1_rmu_disable,
4170 4171
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4172
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4173
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4174
	.serdes_get_lane = mv88e6352_serdes_get_lane,
4175 4176 4177 4178
	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
4179
	.serdes_power = mv88e6352_serdes_power,
4180
	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
4181
	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
4182
	.serdes_irq_status = mv88e6352_serdes_irq_status,
4183 4184
	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
	.serdes_get_regs = mv88e6352_serdes_get_regs,
4185
	.gpio_ops = &mv88e6352_gpio_ops,
4186
	.avb_ops = &mv88e6352_avb_ops,
4187
	.ptp_ops = &mv88e6352_ptp_ops,
4188
	.phylink_validate = mv88e6352_phylink_validate,
4189 4190
};

4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201
static const struct mv88e6xxx_ops mv88e6250_ops = {
	/* MV88E6XXX_FAMILY_6250 */
	.ieee_pri_map = mv88e6250_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
	.irl_init_all = mv88e6352_g2_irl_init_all,
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4202
	.port_sync_link = mv88e6xxx_port_sync_link,
4203
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4204
	.port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
4205 4206
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4207 4208
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_limit = mv88e6097_port_pause_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
	.stats_get_sset_count = mv88e6250_stats_get_sset_count,
	.stats_get_strings = mv88e6250_stats_get_strings,
	.stats_get_stats = mv88e6250_stats_get_stats,
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
	.watchdog_ops = &mv88e6250_watchdog_ops,
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
	.pot_clear = mv88e6xxx_g2_pot_clear,
	.reset = mv88e6250_g1_reset,
4224
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
4225
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4226 4227
	.avb_ops = &mv88e6352_avb_ops,
	.ptp_ops = &mv88e6250_ptp_ops,
4228 4229 4230
	.phylink_validate = mv88e6065_phylink_validate,
};

4231
static const struct mv88e6xxx_ops mv88e6290_ops = {
4232
	/* MV88E6XXX_FAMILY_6390 */
4233
	.setup_errata = mv88e6390_setup_errata,
4234
	.irl_init_all = mv88e6390_g2_irl_init_all,
4235 4236
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4237 4238 4239 4240
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4241
	.port_sync_link = mv88e6xxx_port_sync_link,
4242
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4243
	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
4244
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4245
	.port_tag_remap = mv88e6390_port_tag_remap,
4246
	.port_set_policy = mv88e6352_port_set_policy,
4247
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4248 4249
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4250
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4251
	.port_pause_limit = mv88e6390_port_pause_limit,
4252
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4253
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4254
	.port_get_cmode = mv88e6352_port_get_cmode,
4255
	.port_set_cmode = mv88e6390_port_set_cmode,
4256
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4257
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4258
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4259 4260
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4261
	.stats_get_stats = mv88e6390_stats_get_stats,
4262 4263
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4264
	.watchdog_ops = &mv88e6390_watchdog_ops,
4265
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4266
	.pot_clear = mv88e6xxx_g2_pot_clear,
4267
	.reset = mv88e6352_g1_reset,
4268
	.rmu_disable = mv88e6390_g1_rmu_disable,
4269 4270
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4271 4272
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4273
	.serdes_power = mv88e6390_serdes_power,
4274
	.serdes_get_lane = mv88e6390_serdes_get_lane,
4275 4276 4277 4278 4279
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4280
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4281
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4282
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4283 4284
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4285 4286
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4287
	.gpio_ops = &mv88e6352_gpio_ops,
4288
	.avb_ops = &mv88e6390_avb_ops,
4289
	.ptp_ops = &mv88e6352_ptp_ops,
4290
	.phylink_validate = mv88e6390_phylink_validate,
4291 4292
};

4293
static const struct mv88e6xxx_ops mv88e6320_ops = {
4294
	/* MV88E6XXX_FAMILY_6320 */
4295 4296
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4297
	.irl_init_all = mv88e6352_g2_irl_init_all,
4298 4299
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4300
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4301 4302
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4303
	.port_set_link = mv88e6xxx_port_set_link,
4304
	.port_sync_link = mv88e6xxx_port_sync_link,
4305
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4306
	.port_tag_remap = mv88e6095_port_tag_remap,
4307
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4308 4309
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4310
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4311
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4312
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4313
	.port_pause_limit = mv88e6097_port_pause_limit,
4314
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4315
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4316
	.port_get_cmode = mv88e6352_port_get_cmode,
4317
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4318
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4319
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4320 4321
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4322
	.stats_get_stats = mv88e6320_stats_get_stats,
4323 4324
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4325
	.watchdog_ops = &mv88e6390_watchdog_ops,
4326
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4327
	.pot_clear = mv88e6xxx_g2_pot_clear,
4328
	.reset = mv88e6352_g1_reset,
4329
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
4330
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4331
	.gpio_ops = &mv88e6352_gpio_ops,
4332
	.avb_ops = &mv88e6352_avb_ops,
4333
	.ptp_ops = &mv88e6352_ptp_ops,
4334
	.phylink_validate = mv88e6185_phylink_validate,
4335 4336 4337
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
4338
	/* MV88E6XXX_FAMILY_6320 */
4339 4340
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4341
	.irl_init_all = mv88e6352_g2_irl_init_all,
4342 4343
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4344
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4345 4346
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4347
	.port_set_link = mv88e6xxx_port_set_link,
4348
	.port_sync_link = mv88e6xxx_port_sync_link,
4349
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4350
	.port_tag_remap = mv88e6095_port_tag_remap,
4351
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4352 4353
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4354
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4355
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4356
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4357
	.port_pause_limit = mv88e6097_port_pause_limit,
4358
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4359
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4360
	.port_get_cmode = mv88e6352_port_get_cmode,
4361
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4362
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4363
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4364 4365
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4366
	.stats_get_stats = mv88e6320_stats_get_stats,
4367 4368
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4369
	.watchdog_ops = &mv88e6390_watchdog_ops,
4370
	.reset = mv88e6352_g1_reset,
4371
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
4372
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4373
	.gpio_ops = &mv88e6352_gpio_ops,
4374
	.avb_ops = &mv88e6352_avb_ops,
4375
	.ptp_ops = &mv88e6352_ptp_ops,
4376
	.phylink_validate = mv88e6185_phylink_validate,
4377 4378
};

4379 4380
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
4381 4382
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4383
	.irl_init_all = mv88e6352_g2_irl_init_all,
4384 4385 4386 4387 4388 4389
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4390
	.port_sync_link = mv88e6xxx_port_sync_link,
4391
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4392
	.port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
4393
	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
4394
	.port_tag_remap = mv88e6095_port_tag_remap,
4395
	.port_set_policy = mv88e6352_port_set_policy,
4396
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4397 4398
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4399
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4400
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4401
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4402
	.port_pause_limit = mv88e6097_port_pause_limit,
4403 4404
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4405
	.port_get_cmode = mv88e6352_port_get_cmode,
4406
	.port_set_cmode = mv88e6341_port_set_cmode,
4407
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4408
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4409
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4410 4411 4412
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
4413 4414
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4415 4416
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
4417
	.pot_clear = mv88e6xxx_g2_pot_clear,
4418
	.reset = mv88e6352_g1_reset,
4419
	.rmu_disable = mv88e6390_g1_rmu_disable,
4420 4421
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4422
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4423
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4424 4425
	.serdes_power = mv88e6390_serdes_power,
	.serdes_get_lane = mv88e6341_serdes_get_lane,
4426 4427 4428 4429 4430
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4431
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4432
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4433
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4434
	.gpio_ops = &mv88e6352_gpio_ops,
4435
	.avb_ops = &mv88e6390_avb_ops,
4436
	.ptp_ops = &mv88e6352_ptp_ops,
4437 4438 4439
	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4440 4441
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4442
	.phylink_validate = mv88e6341_phylink_validate,
4443 4444
};

4445
static const struct mv88e6xxx_ops mv88e6350_ops = {
4446
	/* MV88E6XXX_FAMILY_6351 */
4447 4448
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4449
	.irl_init_all = mv88e6352_g2_irl_init_all,
4450
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4451 4452
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4453
	.port_set_link = mv88e6xxx_port_set_link,
4454
	.port_sync_link = mv88e6xxx_port_sync_link,
4455
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4456
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4457
	.port_tag_remap = mv88e6095_port_tag_remap,
4458
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4459 4460
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4461
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4462
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4463
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4464
	.port_pause_limit = mv88e6097_port_pause_limit,
4465
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4466
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4467
	.port_get_cmode = mv88e6352_port_get_cmode,
4468
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4469
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4470
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4471 4472
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
4473
	.stats_get_stats = mv88e6095_stats_get_stats,
4474 4475
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4476
	.watchdog_ops = &mv88e6097_watchdog_ops,
4477
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4478
	.pot_clear = mv88e6xxx_g2_pot_clear,
4479
	.reset = mv88e6352_g1_reset,
4480 4481
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4482
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4483
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4484
	.phylink_validate = mv88e6185_phylink_validate,
4485 4486 4487
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
4488
	/* MV88E6XXX_FAMILY_6351 */
4489 4490
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4491
	.irl_init_all = mv88e6352_g2_irl_init_all,
4492
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4493 4494
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4495
	.port_set_link = mv88e6xxx_port_set_link,
4496
	.port_sync_link = mv88e6xxx_port_sync_link,
4497
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4498
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4499
	.port_tag_remap = mv88e6095_port_tag_remap,
4500
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4501 4502
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4503
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4504
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4505
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4506
	.port_pause_limit = mv88e6097_port_pause_limit,
4507
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4508
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4509
	.port_get_cmode = mv88e6352_port_get_cmode,
4510
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4511
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4512
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4513 4514
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
4515
	.stats_get_stats = mv88e6095_stats_get_stats,
4516 4517
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4518
	.watchdog_ops = &mv88e6097_watchdog_ops,
4519
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4520
	.pot_clear = mv88e6xxx_g2_pot_clear,
4521
	.reset = mv88e6352_g1_reset,
4522 4523
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4524
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4525
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4526
	.avb_ops = &mv88e6352_avb_ops,
4527
	.ptp_ops = &mv88e6352_ptp_ops,
4528
	.phylink_validate = mv88e6185_phylink_validate,
4529 4530 4531
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
4532
	/* MV88E6XXX_FAMILY_6352 */
4533 4534
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4535
	.irl_init_all = mv88e6352_g2_irl_init_all,
4536 4537
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4538
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4539 4540
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4541
	.port_set_link = mv88e6xxx_port_set_link,
4542
	.port_sync_link = mv88e6xxx_port_sync_link,
4543
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4544
	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
4545
	.port_tag_remap = mv88e6095_port_tag_remap,
4546
	.port_set_policy = mv88e6352_port_set_policy,
4547
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4548 4549
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4550
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4551
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4552
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4553
	.port_pause_limit = mv88e6097_port_pause_limit,
4554
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4555
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4556
	.port_get_cmode = mv88e6352_port_get_cmode,
4557
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4558
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4559
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4560 4561
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
4562
	.stats_get_stats = mv88e6095_stats_get_stats,
4563 4564
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4565
	.watchdog_ops = &mv88e6097_watchdog_ops,
4566
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4567
	.pot_clear = mv88e6xxx_g2_pot_clear,
4568
	.reset = mv88e6352_g1_reset,
4569
	.rmu_disable = mv88e6352_g1_rmu_disable,
4570 4571
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4572
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4573
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4574
	.serdes_get_lane = mv88e6352_serdes_get_lane,
4575 4576 4577 4578
	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
4579
	.serdes_power = mv88e6352_serdes_power,
4580
	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
4581
	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
4582
	.serdes_irq_status = mv88e6352_serdes_irq_status,
4583
	.gpio_ops = &mv88e6352_gpio_ops,
4584
	.avb_ops = &mv88e6352_avb_ops,
4585
	.ptp_ops = &mv88e6352_ptp_ops,
4586 4587 4588
	.serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
	.serdes_get_strings = mv88e6352_serdes_get_strings,
	.serdes_get_stats = mv88e6352_serdes_get_stats,
4589 4590
	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
	.serdes_get_regs = mv88e6352_serdes_get_regs,
4591
	.phylink_validate = mv88e6352_phylink_validate,
4592 4593
};

4594
static const struct mv88e6xxx_ops mv88e6390_ops = {
4595
	/* MV88E6XXX_FAMILY_6390 */
4596
	.setup_errata = mv88e6390_setup_errata,
4597
	.irl_init_all = mv88e6390_g2_irl_init_all,
4598 4599
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4600 4601 4602 4603
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4604
	.port_sync_link = mv88e6xxx_port_sync_link,
4605
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4606
	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
4607
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4608
	.port_tag_remap = mv88e6390_port_tag_remap,
4609
	.port_set_policy = mv88e6352_port_set_policy,
4610
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4611 4612
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4613
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4614
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4615
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4616
	.port_pause_limit = mv88e6390_port_pause_limit,
4617
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4618
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4619
	.port_get_cmode = mv88e6352_port_get_cmode,
4620
	.port_set_cmode = mv88e6390_port_set_cmode,
4621
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4622
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4623
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4624 4625
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4626
	.stats_get_stats = mv88e6390_stats_get_stats,
4627 4628
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4629
	.watchdog_ops = &mv88e6390_watchdog_ops,
4630
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4631
	.pot_clear = mv88e6xxx_g2_pot_clear,
4632
	.reset = mv88e6352_g1_reset,
4633
	.rmu_disable = mv88e6390_g1_rmu_disable,
4634 4635
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4636 4637
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4638
	.serdes_power = mv88e6390_serdes_power,
4639
	.serdes_get_lane = mv88e6390_serdes_get_lane,
4640 4641 4642 4643 4644
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4645
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4646
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4647
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4648
	.gpio_ops = &mv88e6352_gpio_ops,
4649
	.avb_ops = &mv88e6390_avb_ops,
4650
	.ptp_ops = &mv88e6352_ptp_ops,
4651 4652 4653
	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4654 4655
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4656
	.phylink_validate = mv88e6390_phylink_validate,
4657 4658 4659
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
4660
	/* MV88E6XXX_FAMILY_6390 */
4661
	.setup_errata = mv88e6390_setup_errata,
4662
	.irl_init_all = mv88e6390_g2_irl_init_all,
4663 4664
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4665 4666 4667 4668
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4669
	.port_sync_link = mv88e6xxx_port_sync_link,
4670
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4671
	.port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
4672
	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
4673
	.port_tag_remap = mv88e6390_port_tag_remap,
4674
	.port_set_policy = mv88e6352_port_set_policy,
4675
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4676 4677
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4678
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4679
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4680
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4681
	.port_pause_limit = mv88e6390_port_pause_limit,
4682
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4683
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4684
	.port_get_cmode = mv88e6352_port_get_cmode,
4685
	.port_set_cmode = mv88e6390x_port_set_cmode,
4686
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4687
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4688
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4689 4690
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4691
	.stats_get_stats = mv88e6390_stats_get_stats,
4692 4693
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4694
	.watchdog_ops = &mv88e6390_watchdog_ops,
4695
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4696
	.pot_clear = mv88e6xxx_g2_pot_clear,
4697
	.reset = mv88e6352_g1_reset,
4698
	.rmu_disable = mv88e6390_g1_rmu_disable,
4699 4700
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4701 4702
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4703
	.serdes_power = mv88e6390_serdes_power,
4704
	.serdes_get_lane = mv88e6390x_serdes_get_lane,
4705 4706 4707 4708
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4709
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4710
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4711
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4712 4713 4714
	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4715 4716
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4717
	.gpio_ops = &mv88e6352_gpio_ops,
4718
	.avb_ops = &mv88e6390_avb_ops,
4719
	.ptp_ops = &mv88e6352_ptp_ops,
4720
	.phylink_validate = mv88e6390x_phylink_validate,
4721 4722
};

4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737
static const struct mv88e6xxx_ops mv88e6393x_ops = {
	/* MV88E6XXX_FAMILY_6393 */
	.setup_errata = mv88e6393x_serdes_setup_errata,
	.irl_init_all = mv88e6390_g2_irl_init_all,
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_sync_link = mv88e6xxx_port_sync_link,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
	.port_max_speed_mode = mv88e6393x_port_max_speed_mode,
	.port_tag_remap = mv88e6390_port_tag_remap,
4738
	.port_set_policy = mv88e6393x_port_set_policy,
4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
	.port_set_ether_type = mv88e6393x_port_set_ether_type,
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_limit = mv88e6390_port_pause_limit,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.port_get_cmode = mv88e6352_port_get_cmode,
	.port_set_cmode = mv88e6393x_port_set_cmode,
	.port_setup_message_port = mv88e6xxx_setup_message_port,
	.port_set_upstream_port = mv88e6393x_port_set_upstream_port,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	/* .set_cpu_port is missing because this family does not support a global
	 * CPU port, only per port CPU port which is set via
	 * .port_set_upstream_port method.
	 */
	.set_egress_port = mv88e6393x_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
	.pot_clear = mv88e6xxx_g2_pot_clear,
	.reset = mv88e6352_g1_reset,
	.rmu_disable = mv88e6390_g1_rmu_disable,
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
	.serdes_power = mv88e6393x_serdes_power,
	.serdes_get_lane = mv88e6393x_serdes_get_lane,
	.serdes_pcs_get_state = mv88e6393x_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
	.serdes_irq_enable = mv88e6393x_serdes_irq_enable,
	.serdes_irq_status = mv88e6393x_serdes_irq_status,
	/* TODO: serdes stats */
	.gpio_ops = &mv88e6352_gpio_ops,
	.avb_ops = &mv88e6390_avb_ops,
	.ptp_ops = &mv88e6352_ptp_ops,
	.phylink_validate = mv88e6393x_phylink_validate,
};

4787 4788
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
4789
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
4790 4791 4792
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
4793
		.num_macs = 8192,
4794
		.num_ports = 10,
4795
		.num_internal_phys = 5,
4796
		.max_vid = 4095,
4797
		.port_base_addr = 0x10,
4798
		.phy_base_addr = 0x0,
4799
		.global1_addr = 0x1b,
4800
		.global2_addr = 0x1c,
4801
		.age_time_coeff = 15000,
4802
		.g1_irqs = 8,
4803
		.g2_irqs = 10,
4804
		.atu_move_port_mask = 0xf,
4805
		.pvt = true,
4806
		.multi_chip = true,
4807
		.ops = &mv88e6085_ops,
4808 4809 4810
	},

	[MV88E6095] = {
4811
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
4812 4813 4814
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
4815
		.num_macs = 8192,
4816
		.num_ports = 11,
4817
		.num_internal_phys = 0,
4818
		.max_vid = 4095,
4819
		.port_base_addr = 0x10,
4820
		.phy_base_addr = 0x0,
4821
		.global1_addr = 0x1b,
4822
		.global2_addr = 0x1c,
4823
		.age_time_coeff = 15000,
4824
		.g1_irqs = 8,
4825
		.atu_move_port_mask = 0xf,
4826
		.multi_chip = true,
4827
		.ops = &mv88e6095_ops,
4828 4829
	},

4830
	[MV88E6097] = {
4831
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
4832 4833 4834
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
4835
		.num_macs = 8192,
4836
		.num_ports = 11,
4837
		.num_internal_phys = 8,
4838
		.max_vid = 4095,
4839
		.port_base_addr = 0x10,
4840
		.phy_base_addr = 0x0,
4841
		.global1_addr = 0x1b,
4842
		.global2_addr = 0x1c,
4843
		.age_time_coeff = 15000,
4844
		.g1_irqs = 8,
4845
		.g2_irqs = 10,
4846
		.atu_move_port_mask = 0xf,
4847
		.pvt = true,
4848
		.multi_chip = true,
4849
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
4850 4851 4852
		.ops = &mv88e6097_ops,
	},

4853
	[MV88E6123] = {
4854
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
4855 4856 4857
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
4858
		.num_macs = 1024,
4859
		.num_ports = 3,
4860
		.num_internal_phys = 5,
4861
		.max_vid = 4095,
4862
		.port_base_addr = 0x10,
4863
		.phy_base_addr = 0x0,
4864
		.global1_addr = 0x1b,
4865
		.global2_addr = 0x1c,
4866
		.age_time_coeff = 15000,
4867
		.g1_irqs = 9,
4868
		.g2_irqs = 10,
4869
		.atu_move_port_mask = 0xf,
4870
		.pvt = true,
4871
		.multi_chip = true,
4872
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
4873
		.ops = &mv88e6123_ops,
4874 4875 4876
	},

	[MV88E6131] = {
4877
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
4878 4879 4880
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
4881
		.num_macs = 8192,
4882
		.num_ports = 8,
4883
		.num_internal_phys = 0,
4884
		.max_vid = 4095,
4885
		.port_base_addr = 0x10,
4886
		.phy_base_addr = 0x0,
4887
		.global1_addr = 0x1b,
4888
		.global2_addr = 0x1c,
4889
		.age_time_coeff = 15000,
4890
		.g1_irqs = 9,
4891
		.atu_move_port_mask = 0xf,
4892
		.multi_chip = true,
4893
		.ops = &mv88e6131_ops,
4894 4895
	},

4896
	[MV88E6141] = {
4897
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
4898
		.family = MV88E6XXX_FAMILY_6341,
4899
		.name = "Marvell 88E6141",
4900
		.num_databases = 4096,
4901
		.num_macs = 2048,
4902
		.num_ports = 6,
4903
		.num_internal_phys = 5,
4904
		.num_gpio = 11,
4905
		.max_vid = 4095,
4906
		.port_base_addr = 0x10,
4907
		.phy_base_addr = 0x10,
4908
		.global1_addr = 0x1b,
4909
		.global2_addr = 0x1c,
4910 4911
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
4912
		.g1_irqs = 9,
4913
		.g2_irqs = 10,
4914
		.pvt = true,
4915
		.multi_chip = true,
4916
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
4917 4918 4919
		.ops = &mv88e6141_ops,
	},

4920
	[MV88E6161] = {
4921
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
4922 4923 4924
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
4925
		.num_macs = 1024,
4926
		.num_ports = 6,
4927
		.num_internal_phys = 5,
4928
		.max_vid = 4095,
4929
		.port_base_addr = 0x10,
4930
		.phy_base_addr = 0x0,
4931
		.global1_addr = 0x1b,
4932
		.global2_addr = 0x1c,
4933
		.age_time_coeff = 15000,
4934
		.g1_irqs = 9,
4935
		.g2_irqs = 10,
4936
		.atu_move_port_mask = 0xf,
4937
		.pvt = true,
4938
		.multi_chip = true,
4939
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
4940
		.ptp_support = true,
4941
		.ops = &mv88e6161_ops,
4942 4943 4944
	},

	[MV88E6165] = {
4945
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
4946 4947 4948
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
4949
		.num_macs = 8192,
4950
		.num_ports = 6,
4951
		.num_internal_phys = 0,
4952
		.max_vid = 4095,
4953
		.port_base_addr = 0x10,
4954
		.phy_base_addr = 0x0,
4955
		.global1_addr = 0x1b,
4956
		.global2_addr = 0x1c,
4957
		.age_time_coeff = 15000,
4958
		.g1_irqs = 9,
4959
		.g2_irqs = 10,
4960
		.atu_move_port_mask = 0xf,
4961
		.pvt = true,
4962
		.multi_chip = true,
4963
		.ptp_support = true,
4964
		.ops = &mv88e6165_ops,
4965 4966 4967
	},

	[MV88E6171] = {
4968
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
4969 4970 4971
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
4972
		.num_macs = 8192,
4973
		.num_ports = 7,
4974
		.num_internal_phys = 5,
4975
		.max_vid = 4095,
4976
		.port_base_addr = 0x10,
4977
		.phy_base_addr = 0x0,
4978
		.global1_addr = 0x1b,
4979
		.global2_addr = 0x1c,
4980
		.age_time_coeff = 15000,
4981
		.g1_irqs = 9,
4982
		.g2_irqs = 10,
4983
		.atu_move_port_mask = 0xf,
4984
		.pvt = true,
4985
		.multi_chip = true,
4986
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
4987
		.ops = &mv88e6171_ops,
4988 4989 4990
	},

	[MV88E6172] = {
4991
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
4992 4993 4994
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
4995
		.num_macs = 8192,
4996
		.num_ports = 7,
4997
		.num_internal_phys = 5,
4998
		.num_gpio = 15,
4999
		.max_vid = 4095,
5000
		.port_base_addr = 0x10,
5001
		.phy_base_addr = 0x0,
5002
		.global1_addr = 0x1b,
5003
		.global2_addr = 0x1c,
5004
		.age_time_coeff = 15000,
5005
		.g1_irqs = 9,
5006
		.g2_irqs = 10,
5007
		.atu_move_port_mask = 0xf,
5008
		.pvt = true,
5009
		.multi_chip = true,
5010
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5011
		.ops = &mv88e6172_ops,
5012 5013 5014
	},

	[MV88E6175] = {
5015
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
5016 5017 5018
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
5019
		.num_macs = 8192,
5020
		.num_ports = 7,
5021
		.num_internal_phys = 5,
5022
		.max_vid = 4095,
5023
		.port_base_addr = 0x10,
5024
		.phy_base_addr = 0x0,
5025
		.global1_addr = 0x1b,
5026
		.global2_addr = 0x1c,
5027
		.age_time_coeff = 15000,
5028
		.g1_irqs = 9,
5029
		.g2_irqs = 10,
5030
		.atu_move_port_mask = 0xf,
5031
		.pvt = true,
5032
		.multi_chip = true,
5033
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5034
		.ops = &mv88e6175_ops,
5035 5036 5037
	},

	[MV88E6176] = {
5038
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
5039 5040 5041
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
5042
		.num_macs = 8192,
5043
		.num_ports = 7,
5044
		.num_internal_phys = 5,
5045
		.num_gpio = 15,
5046
		.max_vid = 4095,
5047
		.port_base_addr = 0x10,
5048
		.phy_base_addr = 0x0,
5049
		.global1_addr = 0x1b,
5050
		.global2_addr = 0x1c,
5051
		.age_time_coeff = 15000,
5052
		.g1_irqs = 9,
5053
		.g2_irqs = 10,
5054
		.atu_move_port_mask = 0xf,
5055
		.pvt = true,
5056
		.multi_chip = true,
5057
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5058
		.ops = &mv88e6176_ops,
5059 5060 5061
	},

	[MV88E6185] = {
5062
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
5063 5064 5065
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
5066
		.num_macs = 8192,
5067
		.num_ports = 10,
5068
		.num_internal_phys = 0,
5069
		.max_vid = 4095,
5070
		.port_base_addr = 0x10,
5071
		.phy_base_addr = 0x0,
5072
		.global1_addr = 0x1b,
5073
		.global2_addr = 0x1c,
5074
		.age_time_coeff = 15000,
5075
		.g1_irqs = 8,
5076
		.atu_move_port_mask = 0xf,
5077
		.multi_chip = true,
5078
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5079
		.ops = &mv88e6185_ops,
5080 5081
	},

5082
	[MV88E6190] = {
5083
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
5084 5085 5086
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
5087
		.num_macs = 16384,
5088
		.num_ports = 11,	/* 10 + Z80 */
5089
		.num_internal_phys = 9,
5090
		.num_gpio = 16,
5091
		.max_vid = 8191,
5092
		.port_base_addr = 0x0,
5093
		.phy_base_addr = 0x0,
5094
		.global1_addr = 0x1b,
5095
		.global2_addr = 0x1c,
5096
		.age_time_coeff = 3750,
5097
		.g1_irqs = 9,
5098
		.g2_irqs = 14,
5099
		.pvt = true,
5100
		.multi_chip = true,
5101
		.atu_move_port_mask = 0x1f,
5102 5103 5104 5105
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
5106
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
5107 5108 5109
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
5110
		.num_macs = 16384,
5111
		.num_ports = 11,	/* 10 + Z80 */
5112
		.num_internal_phys = 9,
5113
		.num_gpio = 16,
5114
		.max_vid = 8191,
5115
		.port_base_addr = 0x0,
5116
		.phy_base_addr = 0x0,
5117
		.global1_addr = 0x1b,
5118
		.global2_addr = 0x1c,
5119
		.age_time_coeff = 3750,
5120
		.g1_irqs = 9,
5121
		.g2_irqs = 14,
5122
		.atu_move_port_mask = 0x1f,
5123
		.pvt = true,
5124
		.multi_chip = true,
5125 5126 5127 5128
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
5129
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
5130 5131 5132
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
5133
		.num_macs = 16384,
5134
		.num_ports = 11,	/* 10 + Z80 */
5135
		.num_internal_phys = 9,
5136
		.max_vid = 8191,
5137
		.port_base_addr = 0x0,
5138
		.phy_base_addr = 0x0,
5139
		.global1_addr = 0x1b,
5140
		.global2_addr = 0x1c,
5141
		.age_time_coeff = 3750,
5142
		.g1_irqs = 9,
5143
		.g2_irqs = 14,
5144
		.atu_move_port_mask = 0x1f,
5145
		.pvt = true,
5146
		.multi_chip = true,
5147
		.ptp_support = true,
5148
		.ops = &mv88e6191_ops,
5149 5150
	},

5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194
	[MV88E6191X] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
		.family = MV88E6XXX_FAMILY_6393,
		.name = "Marvell 88E6191X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.num_internal_phys = 9,
		.max_vid = 8191,
		.port_base_addr = 0x0,
		.phy_base_addr = 0x0,
		.global1_addr = 0x1b,
		.global2_addr = 0x1c,
		.age_time_coeff = 3750,
		.g1_irqs = 10,
		.g2_irqs = 14,
		.atu_move_port_mask = 0x1f,
		.pvt = true,
		.multi_chip = true,
		.ptp_support = true,
		.ops = &mv88e6393x_ops,
	},

	[MV88E6193X] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
		.family = MV88E6XXX_FAMILY_6393,
		.name = "Marvell 88E6193X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.num_internal_phys = 9,
		.max_vid = 8191,
		.port_base_addr = 0x0,
		.phy_base_addr = 0x0,
		.global1_addr = 0x1b,
		.global2_addr = 0x1c,
		.age_time_coeff = 3750,
		.g1_irqs = 10,
		.g2_irqs = 14,
		.atu_move_port_mask = 0x1f,
		.pvt = true,
		.multi_chip = true,
		.ptp_support = true,
		.ops = &mv88e6393x_ops,
	},

5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205
	[MV88E6220] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
		.family = MV88E6XXX_FAMILY_6250,
		.name = "Marvell 88E6220",
		.num_databases = 64,

		/* Ports 2-4 are not routed to pins
		 * => usable ports 0, 1, 5, 6
		 */
		.num_ports = 7,
		.num_internal_phys = 2,
5206
		.invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
5207 5208 5209 5210 5211 5212 5213 5214 5215 5216
		.max_vid = 4095,
		.port_base_addr = 0x08,
		.phy_base_addr = 0x00,
		.global1_addr = 0x0f,
		.global2_addr = 0x07,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.g2_irqs = 10,
		.atu_move_port_mask = 0xf,
		.dual_chip = true,
5217
		.ptp_support = true,
5218 5219 5220
		.ops = &mv88e6250_ops,
	},

5221
	[MV88E6240] = {
5222
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
5223 5224 5225
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
5226
		.num_macs = 8192,
5227
		.num_ports = 7,
5228
		.num_internal_phys = 5,
5229
		.num_gpio = 15,
5230
		.max_vid = 4095,
5231
		.port_base_addr = 0x10,
5232
		.phy_base_addr = 0x0,
5233
		.global1_addr = 0x1b,
5234
		.global2_addr = 0x1c,
5235
		.age_time_coeff = 15000,
5236
		.g1_irqs = 9,
5237
		.g2_irqs = 10,
5238
		.atu_move_port_mask = 0xf,
5239
		.pvt = true,
5240
		.multi_chip = true,
5241
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5242
		.ptp_support = true,
5243
		.ops = &mv88e6240_ops,
5244 5245
	},

5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262
	[MV88E6250] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
		.family = MV88E6XXX_FAMILY_6250,
		.name = "Marvell 88E6250",
		.num_databases = 64,
		.num_ports = 7,
		.num_internal_phys = 5,
		.max_vid = 4095,
		.port_base_addr = 0x08,
		.phy_base_addr = 0x00,
		.global1_addr = 0x0f,
		.global2_addr = 0x07,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.g2_irqs = 10,
		.atu_move_port_mask = 0xf,
		.dual_chip = true,
5263
		.ptp_support = true,
5264 5265 5266
		.ops = &mv88e6250_ops,
	},

5267
	[MV88E6290] = {
5268
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
5269 5270 5271 5272
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
5273
		.num_internal_phys = 9,
5274
		.num_gpio = 16,
5275
		.max_vid = 8191,
5276
		.port_base_addr = 0x0,
5277
		.phy_base_addr = 0x0,
5278
		.global1_addr = 0x1b,
5279
		.global2_addr = 0x1c,
5280
		.age_time_coeff = 3750,
5281
		.g1_irqs = 9,
5282
		.g2_irqs = 14,
5283
		.atu_move_port_mask = 0x1f,
5284
		.pvt = true,
5285
		.multi_chip = true,
5286
		.ptp_support = true,
5287 5288 5289
		.ops = &mv88e6290_ops,
	},

5290
	[MV88E6320] = {
5291
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
5292 5293 5294
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
5295
		.num_macs = 8192,
5296
		.num_ports = 7,
5297
		.num_internal_phys = 5,
5298
		.num_gpio = 15,
5299
		.max_vid = 4095,
5300
		.port_base_addr = 0x10,
5301
		.phy_base_addr = 0x0,
5302
		.global1_addr = 0x1b,
5303
		.global2_addr = 0x1c,
5304
		.age_time_coeff = 15000,
5305
		.g1_irqs = 8,
5306
		.g2_irqs = 10,
5307
		.atu_move_port_mask = 0xf,
5308
		.pvt = true,
5309
		.multi_chip = true,
5310
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5311
		.ptp_support = true,
5312
		.ops = &mv88e6320_ops,
5313 5314 5315
	},

	[MV88E6321] = {
5316
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
5317 5318 5319
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
5320
		.num_macs = 8192,
5321
		.num_ports = 7,
5322
		.num_internal_phys = 5,
5323
		.num_gpio = 15,
5324
		.max_vid = 4095,
5325
		.port_base_addr = 0x10,
5326
		.phy_base_addr = 0x0,
5327
		.global1_addr = 0x1b,
5328
		.global2_addr = 0x1c,
5329
		.age_time_coeff = 15000,
5330
		.g1_irqs = 8,
5331
		.g2_irqs = 10,
5332
		.atu_move_port_mask = 0xf,
5333
		.multi_chip = true,
5334
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5335
		.ptp_support = true,
5336
		.ops = &mv88e6321_ops,
5337 5338
	},

5339
	[MV88E6341] = {
5340
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
5341 5342 5343
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
5344
		.num_macs = 2048,
5345
		.num_internal_phys = 5,
5346
		.num_ports = 6,
5347
		.num_gpio = 11,
5348
		.max_vid = 4095,
5349
		.port_base_addr = 0x10,
5350
		.phy_base_addr = 0x10,
5351
		.global1_addr = 0x1b,
5352
		.global2_addr = 0x1c,
5353
		.age_time_coeff = 3750,
5354
		.atu_move_port_mask = 0x1f,
5355
		.g1_irqs = 9,
5356
		.g2_irqs = 10,
5357
		.pvt = true,
5358
		.multi_chip = true,
5359
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5360
		.ptp_support = true,
5361 5362 5363
		.ops = &mv88e6341_ops,
	},

5364
	[MV88E6350] = {
5365
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
5366 5367 5368
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
5369
		.num_macs = 8192,
5370
		.num_ports = 7,
5371
		.num_internal_phys = 5,
5372
		.max_vid = 4095,
5373
		.port_base_addr = 0x10,
5374
		.phy_base_addr = 0x0,
5375
		.global1_addr = 0x1b,
5376
		.global2_addr = 0x1c,
5377
		.age_time_coeff = 15000,
5378
		.g1_irqs = 9,
5379
		.g2_irqs = 10,
5380
		.atu_move_port_mask = 0xf,
5381
		.pvt = true,
5382
		.multi_chip = true,
5383
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5384
		.ops = &mv88e6350_ops,
5385 5386 5387
	},

	[MV88E6351] = {
5388
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
5389 5390 5391
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
5392
		.num_macs = 8192,
5393
		.num_ports = 7,
5394
		.num_internal_phys = 5,
5395
		.max_vid = 4095,
5396
		.port_base_addr = 0x10,
5397
		.phy_base_addr = 0x0,
5398
		.global1_addr = 0x1b,
5399
		.global2_addr = 0x1c,
5400
		.age_time_coeff = 15000,
5401
		.g1_irqs = 9,
5402
		.g2_irqs = 10,
5403
		.atu_move_port_mask = 0xf,
5404
		.pvt = true,
5405
		.multi_chip = true,
5406
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5407
		.ops = &mv88e6351_ops,
5408 5409 5410
	},

	[MV88E6352] = {
5411
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
5412 5413 5414
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
5415
		.num_macs = 8192,
5416
		.num_ports = 7,
5417
		.num_internal_phys = 5,
5418
		.num_gpio = 15,
5419
		.max_vid = 4095,
5420
		.port_base_addr = 0x10,
5421
		.phy_base_addr = 0x0,
5422
		.global1_addr = 0x1b,
5423
		.global2_addr = 0x1c,
5424
		.age_time_coeff = 15000,
5425
		.g1_irqs = 9,
5426
		.g2_irqs = 10,
5427
		.atu_move_port_mask = 0xf,
5428
		.pvt = true,
5429
		.multi_chip = true,
5430
		.edsa_support = MV88E6XXX_EDSA_SUPPORTED,
5431
		.ptp_support = true,
5432
		.ops = &mv88e6352_ops,
5433
	},
5434
	[MV88E6390] = {
5435
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
5436 5437 5438
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
5439
		.num_macs = 16384,
5440
		.num_ports = 11,	/* 10 + Z80 */
5441
		.num_internal_phys = 9,
5442
		.num_gpio = 16,
5443
		.max_vid = 8191,
5444
		.port_base_addr = 0x0,
5445
		.phy_base_addr = 0x0,
5446
		.global1_addr = 0x1b,
5447
		.global2_addr = 0x1c,
5448
		.age_time_coeff = 3750,
5449
		.g1_irqs = 9,
5450
		.g2_irqs = 14,
5451
		.atu_move_port_mask = 0x1f,
5452
		.pvt = true,
5453
		.multi_chip = true,
5454
		.edsa_support = MV88E6XXX_EDSA_UNDOCUMENTED,
5455
		.ptp_support = true,
5456 5457 5458
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
5459
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
5460 5461 5462
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
5463
		.num_macs = 16384,
5464
		.num_ports = 11,	/* 10 + Z80 */
5465
		.num_internal_phys = 9,
5466
		.num_gpio = 16,
5467
		.max_vid = 8191,
5468
		.port_base_addr = 0x0,
5469
		.phy_base_addr = 0x0,
5470
		.global1_addr = 0x1b,
5471
		.global2_addr = 0x1c,
5472
		.age_time_coeff = 3750,
5473
		.g1_irqs = 9,
5474
		.g2_irqs = 14,
5475
		.atu_move_port_mask = 0x1f,
5476
		.pvt = true,
5477
		.multi_chip = true,
5478
		.edsa_support = MV88E6XXX_EDSA_UNDOCUMENTED,
5479
		.ptp_support = true,
5480 5481
		.ops = &mv88e6390x_ops,
	},
5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503

	[MV88E6393X] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
		.family = MV88E6XXX_FAMILY_6393,
		.name = "Marvell 88E6393X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.num_internal_phys = 9,
		.max_vid = 8191,
		.port_base_addr = 0x0,
		.phy_base_addr = 0x0,
		.global1_addr = 0x1b,
		.global2_addr = 0x1c,
		.age_time_coeff = 3750,
		.g1_irqs = 10,
		.g2_irqs = 14,
		.atu_move_port_mask = 0x1f,
		.pvt = true,
		.multi_chip = true,
		.ptp_support = true,
		.ops = &mv88e6393x_ops,
	},
5504 5505
};

5506
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
5507
{
5508
	int i;
5509

5510 5511 5512
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
5513 5514 5515 5516

	return NULL;
}

5517
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
5518 5519
{
	const struct mv88e6xxx_info *info;
5520 5521 5522
	unsigned int prod_num, rev;
	u16 id;
	int err;
5523

5524
	mv88e6xxx_reg_lock(chip);
5525
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
5526
	mv88e6xxx_reg_unlock(chip);
5527 5528
	if (err)
		return err;
5529

5530 5531
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
5532 5533 5534 5535 5536

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

5537
	/* Update the compatible info with the probed one */
5538
	chip->info = info;
5539

5540 5541
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
5542 5543 5544 5545

	return 0;
}

5546
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
5547
{
5548
	struct mv88e6xxx_chip *chip;
5549

5550 5551
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
5552 5553
		return NULL;

5554
	chip->dev = dev;
5555

5556
	mutex_init(&chip->reg_lock);
5557
	INIT_LIST_HEAD(&chip->mdios);
5558
	idr_init(&chip->policies);
5559

5560
	return chip;
5561 5562
}

5563
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
5564 5565
							int port,
							enum dsa_tag_protocol m)
5566
{
V
Vivien Didelot 已提交
5567
	struct mv88e6xxx_chip *chip = ds->priv;
5568

5569
	return chip->tag_protocol;
5570 5571
}

5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609
static int mv88e6xxx_change_tag_protocol(struct dsa_switch *ds, int port,
					 enum dsa_tag_protocol proto)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	enum dsa_tag_protocol old_protocol;
	int err;

	switch (proto) {
	case DSA_TAG_PROTO_EDSA:
		switch (chip->info->edsa_support) {
		case MV88E6XXX_EDSA_UNSUPPORTED:
			return -EPROTONOSUPPORT;
		case MV88E6XXX_EDSA_UNDOCUMENTED:
			dev_warn(chip->dev, "Relying on undocumented EDSA tagging behavior\n");
			fallthrough;
		case MV88E6XXX_EDSA_SUPPORTED:
			break;
		}
		break;
	case DSA_TAG_PROTO_DSA:
		break;
	default:
		return -EPROTONOSUPPORT;
	}

	old_protocol = chip->tag_protocol;
	chip->tag_protocol = proto;

	mv88e6xxx_reg_lock(chip);
	err = mv88e6xxx_setup_port_mode(chip, port);
	mv88e6xxx_reg_unlock(chip);

	if (err)
		chip->tag_protocol = old_protocol;

	return err;
}

5610 5611
static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
5612
{
V
Vivien Didelot 已提交
5613
	struct mv88e6xxx_chip *chip = ds->priv;
5614
	int err;
5615

5616
	mv88e6xxx_reg_lock(chip);
5617 5618
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
5619
	mv88e6xxx_reg_unlock(chip);
5620 5621

	return err;
5622 5623 5624 5625 5626
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
5627
	struct mv88e6xxx_chip *chip = ds->priv;
5628 5629
	int err;

5630
	mv88e6xxx_reg_lock(chip);
5631
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
5632
	mv88e6xxx_reg_unlock(chip);
5633 5634 5635 5636

	return err;
}

5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662
static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
				     struct dsa_mall_mirror_tc_entry *mirror,
				     bool ingress)
{
	enum mv88e6xxx_egress_direction direction = ingress ?
						MV88E6XXX_EGRESS_DIR_INGRESS :
						MV88E6XXX_EGRESS_DIR_EGRESS;
	struct mv88e6xxx_chip *chip = ds->priv;
	bool other_mirrors = false;
	int i;
	int err;

	mutex_lock(&chip->reg_lock);
	if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
	    mirror->to_local_port) {
		for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
			other_mirrors |= ingress ?
					 chip->ports[i].mirror_ingress :
					 chip->ports[i].mirror_egress;

		/* Can't change egress port when other mirror is active */
		if (other_mirrors) {
			err = -EBUSY;
			goto out;
		}

5663 5664
		err = mv88e6xxx_set_egress_port(chip, direction,
						mirror->to_local_port);
5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696
		if (err)
			goto out;
	}

	err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
out:
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
				      struct dsa_mall_mirror_tc_entry *mirror)
{
	enum mv88e6xxx_egress_direction direction = mirror->ingress ?
						MV88E6XXX_EGRESS_DIR_INGRESS :
						MV88E6XXX_EGRESS_DIR_EGRESS;
	struct mv88e6xxx_chip *chip = ds->priv;
	bool other_mirrors = false;
	int i;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
		dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);

	for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
		other_mirrors |= mirror->ingress ?
				 chip->ports[i].mirror_ingress :
				 chip->ports[i].mirror_egress;

	/* Reset egress port when no other mirror is active */
	if (!other_mirrors) {
5697 5698
		if (mv88e6xxx_set_egress_port(chip, direction,
					      dsa_upstream_port(ds, port)))
5699 5700 5701 5702 5703 5704
			dev_err(ds->dev, "failed to set egress port\n");
	}

	mutex_unlock(&chip->reg_lock);
}

5705 5706 5707 5708 5709 5710 5711
static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
					   struct switchdev_brport_flags flags,
					   struct netlink_ext_ack *extack)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	const struct mv88e6xxx_ops *ops;

5712 5713
	if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
			   BR_BCAST_FLOOD))
5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729
		return -EINVAL;

	ops = chip->info->ops;

	if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
		return -EINVAL;

	if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
		return -EINVAL;

	return 0;
}

static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
				       struct switchdev_brport_flags flags,
				       struct netlink_ext_ack *extack)
5730 5731
{
	struct mv88e6xxx_chip *chip = ds->priv;
5732
	bool do_fast_age = false;
5733 5734
	int err = -EOPNOTSUPP;

5735
	mv88e6xxx_reg_lock(chip);
5736

5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748
	if (flags.mask & BR_LEARNING) {
		bool learning = !!(flags.val & BR_LEARNING);
		u16 pav = learning ? (1 << port) : 0;

		err = mv88e6xxx_port_set_assoc_vector(chip, port, pav);
		if (err)
			goto out;

		if (!learning)
			do_fast_age = true;
	}

5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766
	if (flags.mask & BR_FLOOD) {
		bool unicast = !!(flags.val & BR_FLOOD);

		err = chip->info->ops->port_set_ucast_flood(chip, port,
							    unicast);
		if (err)
			goto out;
	}

	if (flags.mask & BR_MCAST_FLOOD) {
		bool multicast = !!(flags.val & BR_MCAST_FLOOD);

		err = chip->info->ops->port_set_mcast_flood(chip, port,
							    multicast);
		if (err)
			goto out;
	}

5767 5768 5769 5770 5771 5772 5773 5774
	if (flags.mask & BR_BCAST_FLOOD) {
		bool broadcast = !!(flags.val & BR_BCAST_FLOOD);

		err = mv88e6xxx_port_broadcast_sync(chip, port, broadcast);
		if (err)
			goto out;
	}

5775 5776 5777
out:
	mv88e6xxx_reg_unlock(chip);

5778 5779 5780
	if (do_fast_age)
		mv88e6xxx_port_fast_age(ds, port);

5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795
	return err;
}

static int mv88e6xxx_port_set_mrouter(struct dsa_switch *ds, int port,
				      bool mrouter,
				      struct netlink_ext_ack *extack)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!chip->info->ops->port_set_mcast_flood)
		return -EOPNOTSUPP;

	mv88e6xxx_reg_lock(chip);
	err = chip->info->ops->port_set_mcast_flood(chip, port, mrouter);
5796
	mv88e6xxx_reg_unlock(chip);
5797 5798 5799 5800

	return err;
}

5801 5802 5803 5804
static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
				      struct net_device *lag,
				      struct netdev_lag_upper_info *info)
{
5805
	struct mv88e6xxx_chip *chip = ds->priv;
5806 5807 5808
	struct dsa_port *dp;
	int id, members = 0;

5809 5810 5811
	if (!mv88e6xxx_has_lag(chip))
		return false;

5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069
	id = dsa_lag_id(ds->dst, lag);
	if (id < 0 || id >= ds->num_lag_ids)
		return false;

	dsa_lag_foreach_port(dp, ds->dst, lag)
		/* Includes the port joining the LAG */
		members++;

	if (members > 8)
		return false;

	/* We could potentially relax this to include active
	 * backup in the future.
	 */
	if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
		return false;

	/* Ideally we would also validate that the hash type matches
	 * the hardware. Alas, this is always set to unknown on team
	 * interfaces.
	 */
	return true;
}

static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	struct dsa_port *dp;
	u16 map = 0;
	int id;

	id = dsa_lag_id(ds->dst, lag);

	/* Build the map of all ports to distribute flows destined for
	 * this LAG. This can be either a local user port, or a DSA
	 * port if the LAG port is on a remote chip.
	 */
	dsa_lag_foreach_port(dp, ds->dst, lag)
		map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));

	return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
}

static const u8 mv88e6xxx_lag_mask_table[8][8] = {
	/* Row number corresponds to the number of active members in a
	 * LAG. Each column states which of the eight hash buckets are
	 * mapped to the column:th port in the LAG.
	 *
	 * Example: In a LAG with three active ports, the second port
	 * ([2][1]) would be selected for traffic mapped to buckets
	 * 3,4,5 (0x38).
	 */
	{ 0xff,    0,    0,    0,    0,    0,    0,    0 },
	{ 0x0f, 0xf0,    0,    0,    0,    0,    0,    0 },
	{ 0x07, 0x38, 0xc0,    0,    0,    0,    0,    0 },
	{ 0x03, 0x0c, 0x30, 0xc0,    0,    0,    0,    0 },
	{ 0x03, 0x0c, 0x30, 0x40, 0x80,    0,    0,    0 },
	{ 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80,    0,    0 },
	{ 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80,    0 },
	{ 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
};

static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
					int num_tx, int nth)
{
	u8 active = 0;
	int i;

	num_tx = num_tx <= 8 ? num_tx : 8;
	if (nth < num_tx)
		active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];

	for (i = 0; i < 8; i++) {
		if (BIT(i) & active)
			mask[i] |= BIT(port);
	}
}

static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	unsigned int id, num_tx;
	struct net_device *lag;
	struct dsa_port *dp;
	int i, err, nth;
	u16 mask[8];
	u16 ivec;

	/* Assume no port is a member of any LAG. */
	ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;

	/* Disable all masks for ports that _are_ members of a LAG. */
	list_for_each_entry(dp, &ds->dst->ports, list) {
		if (!dp->lag_dev || dp->ds != ds)
			continue;

		ivec &= ~BIT(dp->index);
	}

	for (i = 0; i < 8; i++)
		mask[i] = ivec;

	/* Enable the correct subset of masks for all LAG ports that
	 * are in the Tx set.
	 */
	dsa_lags_foreach_id(id, ds->dst) {
		lag = dsa_lag_dev(ds->dst, id);
		if (!lag)
			continue;

		num_tx = 0;
		dsa_lag_foreach_port(dp, ds->dst, lag) {
			if (dp->lag_tx_enabled)
				num_tx++;
		}

		if (!num_tx)
			continue;

		nth = 0;
		dsa_lag_foreach_port(dp, ds->dst, lag) {
			if (!dp->lag_tx_enabled)
				continue;

			if (dp->ds == ds)
				mv88e6xxx_lag_set_port_mask(mask, dp->index,
							    num_tx, nth);

			nth++;
		}
	}

	for (i = 0; i < 8; i++) {
		err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
		if (err)
			return err;
	}

	return 0;
}

static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
					struct net_device *lag)
{
	int err;

	err = mv88e6xxx_lag_sync_masks(ds);

	if (!err)
		err = mv88e6xxx_lag_sync_map(ds, lag);

	return err;
}

static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mv88e6xxx_reg_lock(chip);
	err = mv88e6xxx_lag_sync_masks(ds);
	mv88e6xxx_reg_unlock(chip);
	return err;
}

static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
				   struct net_device *lag,
				   struct netdev_lag_upper_info *info)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err, id;

	if (!mv88e6xxx_lag_can_offload(ds, lag, info))
		return -EOPNOTSUPP;

	id = dsa_lag_id(ds->dst, lag);

	mv88e6xxx_reg_lock(chip);

	err = mv88e6xxx_port_set_trunk(chip, port, true, id);
	if (err)
		goto err_unlock;

	err = mv88e6xxx_lag_sync_masks_map(ds, lag);
	if (err)
		goto err_clear_trunk;

	mv88e6xxx_reg_unlock(chip);
	return 0;

err_clear_trunk:
	mv88e6xxx_port_set_trunk(chip, port, false, 0);
err_unlock:
	mv88e6xxx_reg_unlock(chip);
	return err;
}

static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
				    struct net_device *lag)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err_sync, err_trunk;

	mv88e6xxx_reg_lock(chip);
	err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
	err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
	mv88e6xxx_reg_unlock(chip);
	return err_sync ? : err_trunk;
}

static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
					  int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mv88e6xxx_reg_lock(chip);
	err = mv88e6xxx_lag_sync_masks(ds);
	mv88e6xxx_reg_unlock(chip);
	return err;
}

static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
					int port, struct net_device *lag,
					struct netdev_lag_upper_info *info)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_lag_can_offload(ds, lag, info))
		return -EOPNOTSUPP;

	mv88e6xxx_reg_lock(chip);

	err = mv88e6xxx_lag_sync_masks_map(ds, lag);
	if (err)
		goto unlock;

	err = mv88e6xxx_pvt_map(chip, sw_index, port);

unlock:
	mv88e6xxx_reg_unlock(chip);
	return err;
}

static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
					 int port, struct net_device *lag)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err_sync, err_pvt;

	mv88e6xxx_reg_lock(chip);
	err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
	err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
	mv88e6xxx_reg_unlock(chip);
	return err_sync ? : err_pvt;
}

6070
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
6071
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
6072
	.change_tag_protocol	= mv88e6xxx_change_tag_protocol,
6073
	.setup			= mv88e6xxx_setup,
6074
	.teardown		= mv88e6xxx_teardown,
6075
	.phylink_validate	= mv88e6xxx_validate,
6076
	.phylink_mac_link_state	= mv88e6xxx_serdes_pcs_get_state,
6077
	.phylink_mac_config	= mv88e6xxx_mac_config,
6078
	.phylink_mac_an_restart	= mv88e6xxx_serdes_pcs_an_restart,
6079 6080
	.phylink_mac_link_down	= mv88e6xxx_mac_link_down,
	.phylink_mac_link_up	= mv88e6xxx_mac_link_up,
6081 6082 6083
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
6084 6085
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
6086 6087
	.port_max_mtu		= mv88e6xxx_get_max_mtu,
	.port_change_mtu	= mv88e6xxx_change_mtu,
V
Vivien Didelot 已提交
6088 6089
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
6090
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
6091 6092 6093 6094
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
6095 6096
	.get_rxnfc		= mv88e6xxx_get_rxnfc,
	.set_rxnfc		= mv88e6xxx_set_rxnfc,
6097
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
6098 6099
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
6100 6101 6102
	.port_pre_bridge_flags	= mv88e6xxx_port_pre_bridge_flags,
	.port_bridge_flags	= mv88e6xxx_port_bridge_flags,
	.port_set_mrouter	= mv88e6xxx_port_set_mrouter,
6103
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
6104
	.port_fast_age		= mv88e6xxx_port_fast_age,
6105 6106 6107 6108 6109 6110
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
6111 6112
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
6113 6114
	.port_mirror_add	= mv88e6xxx_port_mirror_add,
	.port_mirror_del	= mv88e6xxx_port_mirror_del,
6115 6116
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
6117 6118 6119 6120 6121
	.port_hwtstamp_set	= mv88e6xxx_port_hwtstamp_set,
	.port_hwtstamp_get	= mv88e6xxx_port_hwtstamp_get,
	.port_txtstamp		= mv88e6xxx_port_txtstamp,
	.port_rxtstamp		= mv88e6xxx_port_rxtstamp,
	.get_ts_info		= mv88e6xxx_get_ts_info,
6122 6123
	.devlink_param_get	= mv88e6xxx_devlink_param_get,
	.devlink_param_set	= mv88e6xxx_devlink_param_set,
6124
	.devlink_info_get	= mv88e6xxx_devlink_info_get,
6125 6126 6127 6128 6129 6130
	.port_lag_change	= mv88e6xxx_port_lag_change,
	.port_lag_join		= mv88e6xxx_port_lag_join,
	.port_lag_leave		= mv88e6xxx_port_lag_leave,
	.crosschip_lag_change	= mv88e6xxx_crosschip_lag_change,
	.crosschip_lag_join	= mv88e6xxx_crosschip_lag_join,
	.crosschip_lag_leave	= mv88e6xxx_crosschip_lag_leave,
6131 6132
};

6133
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
6134
{
6135
	struct device *dev = chip->dev;
6136 6137
	struct dsa_switch *ds;

6138
	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
6139 6140 6141
	if (!ds)
		return -ENOMEM;

6142 6143
	ds->dev = dev;
	ds->num_ports = mv88e6xxx_num_ports(chip);
6144
	ds->priv = chip;
6145
	ds->dev = dev;
6146
	ds->ops = &mv88e6xxx_switch_ops;
6147 6148
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
6149

6150 6151 6152 6153
	/* Some chips support up to 32, but that requires enabling the
	 * 5-bit port mode, which we do not support. 640k^W16 ought to
	 * be enough for anyone.
	 */
6154
	ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
6155

6156 6157
	dev_set_drvdata(dev, ds);

6158
	return dsa_register_switch(ds);
6159 6160
}

6161
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
6162
{
6163
	dsa_unregister_switch(chip->ds);
6164 6165
}

6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178
static const void *pdata_device_get_match_data(struct device *dev)
{
	const struct of_device_id *matches = dev->driver->of_match_table;
	const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;

	for (; matches->name[0] || matches->type[0] || matches->compatible[0];
	     matches++) {
		if (!strcmp(pdata->compatible, matches->compatible))
			return matches->data;
	}
	return NULL;
}

6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193
/* There is no suspend to RAM support at DSA level yet, the switch configuration
 * would be lost after a power cycle so prevent it to be suspended.
 */
static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
{
	return -EOPNOTSUPP;
}

static int __maybe_unused mv88e6xxx_resume(struct device *dev)
{
	return 0;
}

static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);

6194
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
6195
{
6196
	struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
6197
	const struct mv88e6xxx_info *compat_info = NULL;
6198
	struct device *dev = &mdiodev->dev;
6199
	struct device_node *np = dev->of_node;
6200
	struct mv88e6xxx_chip *chip;
6201
	int port;
6202
	int err;
6203

6204 6205 6206
	if (!np && !pdata)
		return -EINVAL;

6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225
	if (np)
		compat_info = of_device_get_match_data(dev);

	if (pdata) {
		compat_info = pdata_device_get_match_data(dev);

		if (!pdata->netdev)
			return -EINVAL;

		for (port = 0; port < DSA_MAX_PORTS; port++) {
			if (!(pdata->enabled_ports & (1 << port)))
				continue;
			if (strcmp(pdata->cd.port_names[port], "cpu"))
				continue;
			pdata->cd.netdev[port] = &pdata->netdev->dev;
			break;
		}
	}

6226 6227 6228
	if (!compat_info)
		return -EINVAL;

6229
	chip = mv88e6xxx_alloc_chip(dev);
6230 6231 6232 6233
	if (!chip) {
		err = -ENOMEM;
		goto out;
	}
6234

6235
	chip->info = compat_info;
6236

6237
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
6238
	if (err)
6239
		goto out;
6240

6241
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
6242 6243 6244 6245
	if (IS_ERR(chip->reset)) {
		err = PTR_ERR(chip->reset);
		goto out;
	}
6246 6247
	if (chip->reset)
		usleep_range(1000, 2000);
6248

6249
	err = mv88e6xxx_detect(chip);
6250
	if (err)
6251
		goto out;
6252

6253 6254 6255 6256 6257
	if (chip->info->edsa_support == MV88E6XXX_EDSA_SUPPORTED)
		chip->tag_protocol = DSA_TAG_PROTO_EDSA;
	else
		chip->tag_protocol = DSA_TAG_PROTO_DSA;

6258 6259
	mv88e6xxx_phy_init(chip);

6260 6261 6262 6263 6264 6265 6266
	if (chip->info->ops->get_eeprom) {
		if (np)
			of_property_read_u32(np, "eeprom-length",
					     &chip->eeprom_len);
		else
			chip->eeprom_len = pdata->eeprom_len;
	}
6267

6268
	mv88e6xxx_reg_lock(chip);
6269
	err = mv88e6xxx_switch_reset(chip);
6270
	mv88e6xxx_reg_unlock(chip);
6271 6272 6273
	if (err)
		goto out;

6274 6275 6276 6277 6278 6279
	if (np) {
		chip->irq = of_irq_get(np, 0);
		if (chip->irq == -EPROBE_DEFER) {
			err = chip->irq;
			goto out;
		}
6280 6281
	}

6282 6283 6284
	if (pdata)
		chip->irq = pdata->irq;

6285
	/* Has to be performed before the MDIO bus is created, because
6286
	 * the PHYs will link their interrupts to these interrupt
6287 6288
	 * controllers
	 */
6289
	mv88e6xxx_reg_lock(chip);
6290
	if (chip->irq > 0)
6291
		err = mv88e6xxx_g1_irq_setup(chip);
6292 6293
	else
		err = mv88e6xxx_irq_poll_setup(chip);
6294
	mv88e6xxx_reg_unlock(chip);
6295

6296 6297
	if (err)
		goto out;
6298

6299 6300
	if (chip->info->g2_irqs > 0) {
		err = mv88e6xxx_g2_irq_setup(chip);
6301
		if (err)
6302
			goto out_g1_irq;
6303 6304
	}

6305 6306 6307 6308 6309 6310 6311 6312
	err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
	if (err)
		goto out_g2_irq;

	err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
	if (err)
		goto out_g1_atu_prob_irq;

6313
	err = mv88e6xxx_mdios_register(chip, np);
6314
	if (err)
6315
		goto out_g1_vtu_prob_irq;
6316

6317
	err = mv88e6xxx_register_switch(chip);
6318 6319
	if (err)
		goto out_mdio;
6320

6321
	return 0;
6322 6323

out_mdio:
6324
	mv88e6xxx_mdios_unregister(chip);
6325
out_g1_vtu_prob_irq:
6326
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
6327
out_g1_atu_prob_irq:
6328
	mv88e6xxx_g1_atu_prob_irq_free(chip);
6329
out_g2_irq:
6330
	if (chip->info->g2_irqs > 0)
6331 6332
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
6333
	if (chip->irq > 0)
6334
		mv88e6xxx_g1_irq_free(chip);
6335 6336
	else
		mv88e6xxx_irq_poll_free(chip);
6337
out:
6338 6339 6340
	if (pdata)
		dev_put(pdata->netdev);

6341
	return err;
6342
}
6343 6344 6345 6346

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
6347
	struct mv88e6xxx_chip *chip = ds->priv;
6348

6349 6350
	if (chip->info->ptp_support) {
		mv88e6xxx_hwtstamp_free(chip);
6351
		mv88e6xxx_ptp_free(chip);
6352
	}
6353

6354
	mv88e6xxx_phy_destroy(chip);
6355
	mv88e6xxx_unregister_switch(chip);
6356
	mv88e6xxx_mdios_unregister(chip);
6357

6358 6359 6360 6361 6362 6363 6364
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
	mv88e6xxx_g1_atu_prob_irq_free(chip);

	if (chip->info->g2_irqs > 0)
		mv88e6xxx_g2_irq_free(chip);

	if (chip->irq > 0)
6365
		mv88e6xxx_g1_irq_free(chip);
6366 6367
	else
		mv88e6xxx_irq_poll_free(chip);
6368 6369 6370
}

static const struct of_device_id mv88e6xxx_of_match[] = {
6371 6372 6373 6374
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
6375 6376 6377 6378
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
6379 6380 6381 6382
	{
		.compatible = "marvell,mv88e6250",
		.data = &mv88e6xxx_table[MV88E6250],
	},
6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
6394
		.pm = &mv88e6xxx_pm_ops,
6395 6396 6397
	},
};

6398
mdio_module_driver(mv88e6xxx_driver);
6399 6400 6401 6402

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");