chip.c 179.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2
/*
3 4
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
5 6
 * Copyright (c) 2008 Marvell Semiconductor
 *
7 8
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
11 12
 */

13
#include <linux/bitfield.h>
14
#include <linux/delay.h>
15
#include <linux/etherdevice.h>
16
#include <linux/ethtool.h>
17
#include <linux/if_bridge.h>
18 19 20
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
21
#include <linux/jiffies.h>
22
#include <linux/list.h>
23
#include <linux/mdio.h>
24
#include <linux/module.h>
25
#include <linux/of_device.h>
26
#include <linux/of_irq.h>
27
#include <linux/of_mdio.h>
28
#include <linux/platform_data/mv88e6xxx.h>
29
#include <linux/netdevice.h>
30
#include <linux/gpio/consumer.h>
31
#include <linux/phylink.h>
32
#include <net/dsa.h>
33

34
#include "chip.h"
35
#include "devlink.h"
36
#include "global1.h"
37
#include "global2.h"
38
#include "hwtstamp.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "ptp.h"
42
#include "serdes.h"
43
#include "smi.h"
44

45
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
46
{
47 48
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
49 50 51 52
		dump_stack();
	}
}

53
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
54 55 56
{
	int err;

57
	assert_reg_lock(chip);
58

59
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
60 61 62
	if (err)
		return err;

63
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
64 65 66 67 68
		addr, reg, *val);

	return 0;
}

69
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
70
{
71 72
	int err;

73
	assert_reg_lock(chip);
74

75
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
76 77 78
	if (err)
		return err;

79
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
80 81
		addr, reg, val);

82 83 84
	return 0;
}

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
int mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg,
			u16 mask, u16 val)
{
	u16 data;
	int err;
	int i;

	/* There's no bus specific operation to wait for a mask */
	for (i = 0; i < 16; i++) {
		err = mv88e6xxx_read(chip, addr, reg, &data);
		if (err)
			return err;

		if ((data & mask) == val)
			return 0;

		usleep_range(1000, 2000);
	}

	dev_err(chip->dev, "Timeout while waiting for switch\n");
	return -ETIMEDOUT;
}

108 109 110 111 112 113 114
int mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg,
		       int bit, int val)
{
	return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit),
				   val ? BIT(bit) : 0x0000);
}

115
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
116 117 118 119 120 121 122 123 124 125 126
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

143
static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
144 145 146 147 148
{
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
149
	u16 ctl1;
150 151
	int err;

152
	mv88e6xxx_reg_lock(chip);
153
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
154
	mv88e6xxx_reg_unlock(chip);
155 156 157 158

	if (err)
		goto out;

159 160 161 162 163 164 165 166
	do {
		for (n = 0; n < chip->g1_irq.nirqs; ++n) {
			if (reg & (1 << n)) {
				sub_irq = irq_find_mapping(chip->g1_irq.domain,
							   n);
				handle_nested_irq(sub_irq);
				++nhandled;
			}
167
		}
168

169
		mv88e6xxx_reg_lock(chip);
170 171 172 173 174
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
		if (err)
			goto unlock;
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
unlock:
175
		mv88e6xxx_reg_unlock(chip);
176 177 178 179 180
		if (err)
			goto out;
		ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
	} while (reg & ctl1);

181 182 183 184
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

185 186 187 188 189 190 191
static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;

	return mv88e6xxx_g1_irq_thread_work(chip);
}

192 193 194 195
static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

196
	mv88e6xxx_reg_lock(chip);
197 198 199 200 201 202 203 204 205
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

206
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
207 208 209 210 211 212
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

213
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
214 215 216 217
	if (err)
		goto out;

out:
218
	mv88e6xxx_reg_unlock(chip);
219 220
}

221
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

247
/* To be called with reg_lock held */
248
static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
249 250
{
	int irq, virq;
251 252
	u16 mask;

253
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
254
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
255
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
256

257
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
258
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
259 260 261
		irq_dispose_mapping(virq);
	}

262
	irq_domain_remove(chip->g1_irq.domain);
263 264
}

265 266
static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
267 268 269 270
	/*
	 * free_irq must be called without reg_lock taken because the irq
	 * handler takes this lock, too.
	 */
271
	free_irq(chip->irq, chip);
272

273
	mv88e6xxx_reg_lock(chip);
274
	mv88e6xxx_g1_irq_free_common(chip);
275
	mv88e6xxx_reg_unlock(chip);
276 277 278
}

static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
279
{
280 281
	int err, irq, virq;
	u16 reg, mask;
282 283 284 285 286 287 288 289 290 291 292 293 294 295

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

296
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
297
	if (err)
298
		goto out_mapping;
299

300
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
301

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
303
	if (err)
304
		goto out_disable;
305 306

	/* Reading the interrupt status clears (most of) them */
307
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
308
	if (err)
309
		goto out_disable;
310 311 312

	return 0;

313
out_disable:
314
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
315
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
316 317 318 319 320 321 322 323

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
324 325 326 327

	return err;
}

328 329
static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
330 331
	static struct lock_class_key lock_key;
	static struct lock_class_key request_key;
332 333 334 335 336 337
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

338 339 340 341 342 343
	/* These lock classes tells lockdep that global 1 irqs are in
	 * a different category than their parent GPIO, so it won't
	 * report false recursion.
	 */
	irq_set_lockdep_class(chip->irq, &lock_key, &request_key);

344 345 346
	snprintf(chip->irq_name, sizeof(chip->irq_name),
		 "mv88e6xxx-%s", dev_name(chip->dev));

347
	mv88e6xxx_reg_unlock(chip);
348 349
	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
350
				   IRQF_ONESHOT | IRQF_SHARED,
351
				   chip->irq_name, chip);
352
	mv88e6xxx_reg_lock(chip);
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
	if (err)
		mv88e6xxx_g1_irq_free_common(chip);

	return err;
}

static void mv88e6xxx_irq_poll(struct kthread_work *work)
{
	struct mv88e6xxx_chip *chip = container_of(work,
						   struct mv88e6xxx_chip,
						   irq_poll_work.work);
	mv88e6xxx_g1_irq_thread_work(chip);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));
}

static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

	kthread_init_delayed_work(&chip->irq_poll_work,
				  mv88e6xxx_irq_poll);

381
	chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev));
382 383 384 385 386 387 388 389 390 391 392 393 394
	if (IS_ERR(chip->kworker))
		return PTR_ERR(chip->kworker);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));

	return 0;
}

static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
{
	kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
	kthread_destroy_worker(chip->kworker);
395

396
	mv88e6xxx_reg_lock(chip);
397
	mv88e6xxx_g1_irq_free_common(chip);
398
	mv88e6xxx_reg_unlock(chip);
399 400
}

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
static int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip,
					   int port, phy_interface_t interface)
{
	int err;

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port,
							    interface);
		if (err && err != -EOPNOTSUPP)
			return err;
	}

	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port,
						      interface);
		if (err && err != -EOPNOTSUPP)
			return err;
	}

	return 0;
}

423 424 425
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex, int pause,
				    phy_interface_t mode)
426 427 428 429 430 431 432
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
433
	err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);
434 435 436
	if (err)
		return err;

437 438 439
	if (chip->info->ops->port_set_speed_duplex) {
		err = chip->info->ops->port_set_speed_duplex(chip, port,
							     speed, duplex);
440 441 442 443
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

444 445 446
	if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode)
		mode = chip->info->ops->port_max_speed_mode(port);

447 448 449 450 451 452
	if (chip->info->ops->port_set_pause) {
		err = chip->info->ops->port_set_pause(chip, port, pause);
		if (err)
			goto restore_link;
	}

453
	err = mv88e6xxx_port_config_interface(chip, port, mode);
454 455
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
456
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
457 458 459 460

	return err;
}

461 462 463 464 465 466 467
static int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	return port < chip->info->num_internal_phys;
}

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
static int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port)
{
	u16 reg;
	int err;

	err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
	if (err) {
		dev_err(chip->dev,
			"p%d: %s: failed to read port status\n",
			port, __func__);
		return err;
	}

	return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT);
}

484 485 486 487
static int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port,
					  struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
488
	int lane;
489 490 491 492
	int err;

	mv88e6xxx_reg_lock(chip);
	lane = mv88e6xxx_serdes_get_lane(chip, port);
493
	if (lane >= 0 && chip->info->ops->serdes_pcs_get_state)
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
		err = chip->info->ops->serdes_pcs_get_state(chip, port, lane,
							    state);
	else
		err = -EOPNOTSUPP;
	mv88e6xxx_reg_unlock(chip);

	return err;
}

static int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
				       unsigned int mode,
				       phy_interface_t interface,
				       const unsigned long *advertise)
{
	const struct mv88e6xxx_ops *ops = chip->info->ops;
509
	int lane;
510 511 512

	if (ops->serdes_pcs_config) {
		lane = mv88e6xxx_serdes_get_lane(chip, port);
513
		if (lane >= 0)
514 515 516 517 518 519 520 521 522 523 524 525
			return ops->serdes_pcs_config(chip, port, lane, mode,
						      interface, advertise);
	}

	return 0;
}

static void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	const struct mv88e6xxx_ops *ops;
	int err = 0;
526
	int lane;
527 528 529 530 531 532

	ops = chip->info->ops;

	if (ops->serdes_pcs_an_restart) {
		mv88e6xxx_reg_lock(chip);
		lane = mv88e6xxx_serdes_get_lane(chip, port);
533
		if (lane >= 0)
534 535 536 537 538 539 540 541 542 543 544 545 546
			err = ops->serdes_pcs_an_restart(chip, port, lane);
		mv88e6xxx_reg_unlock(chip);

		if (err)
			dev_err(ds->dev, "p%d: failed to restart AN\n", port);
	}
}

static int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
					unsigned int mode,
					int speed, int duplex)
{
	const struct mv88e6xxx_ops *ops = chip->info->ops;
547
	int lane;
548 549 550

	if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) {
		lane = mv88e6xxx_serdes_get_lane(chip, port);
551
		if (lane >= 0)
552 553 554 555 556 557 558
			return ops->serdes_pcs_link_up(chip, port, lane,
						       speed, duplex);
	}

	return 0;
}

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (!phy_interface_mode_is_8023z(state->interface)) {
		/* 10M and 100M are only supported in non-802.3z mode */
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 10baseT_Full);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 100baseT_Full);
	}
}

static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* FIXME: if the port is in 1000Base-X mode, then it only supports
	 * 1000M FD speeds.  In this case, CMODE will indicate 5.
	 */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

585 586 587 588 589 590 591 592 593 594 595 596 597 598
static void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (port >= 5)
		phylink_set(mask, 2500baseX_Full);

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
614
	if (port >= 9) {
615
		phylink_set(mask, 2500baseX_Full);
616 617
		phylink_set(mask, 2500baseT_Full);
	}
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
					unsigned long *mask,
					struct phylink_link_state *state)
{
	if (port >= 9) {
		phylink_set(mask, 10000baseT_Full);
		phylink_set(mask, 10000baseKR_Full);
	}

	mv88e6390_phylink_validate(chip, port, mask, state);
}

638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
static void mv88e6393x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
					unsigned long *mask,
					struct phylink_link_state *state)
{
	if (port == 0 || port == 9 || port == 10) {
		phylink_set(mask, 10000baseT_Full);
		phylink_set(mask, 10000baseKR_Full);
		phylink_set(mask, 10000baseCR_Full);
		phylink_set(mask, 10000baseSR_Full);
		phylink_set(mask, 10000baseLR_Full);
		phylink_set(mask, 10000baseLRM_Full);
		phylink_set(mask, 10000baseER_Full);
		phylink_set(mask, 5000baseT_Full);
		phylink_set(mask, 2500baseX_Full);
		phylink_set(mask, 2500baseT_Full);
	}

	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

661 662 663 664
static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
			       unsigned long *supported,
			       struct phylink_link_state *state)
{
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	struct mv88e6xxx_chip *chip = ds->priv;

	/* Allow all the expected bits */
	phylink_set(mask, Autoneg);
	phylink_set(mask, Pause);
	phylink_set_port_modes(mask);

	if (chip->info->ops->phylink_validate)
		chip->info->ops->phylink_validate(chip, port, mask, state);

	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mask,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);

	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
	 * to advertise both, only report advertising at 2500BaseX.
	 */
	phylink_helper_basex_speed(state);
684 685 686 687 688 689 690
}

static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
				 unsigned int mode,
				 const struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
691
	struct mv88e6xxx_port *p;
692
	int err;
693

694 695
	p = &chip->ports[port];

696 697 698 699 700
	/* FIXME: is this the correct test? If we're in fixed mode on an
	 * internal port, why should we process this any different from
	 * PHY mode? On the other hand, the port may be automedia between
	 * an internal PHY and the serdes...
	 */
701
	if ((mode == MLO_AN_PHY) && mv88e6xxx_phy_is_internal(ds, port))
702 703
		return;

704
	mv88e6xxx_reg_lock(chip);
705 706 707
	/* In inband mode, the link may come up at any time while the link
	 * is not forced down. Force the link down while we reconfigure the
	 * interface mode.
708
	 */
709 710 711 712
	if (mode == MLO_AN_INBAND && p->interface != state->interface &&
	    chip->info->ops->port_set_link)
		chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN);

713
	err = mv88e6xxx_port_config_interface(chip, port, state->interface);
714 715 716 717 718 719 720 721 722 723 724
	if (err && err != -EOPNOTSUPP)
		goto err_unlock;

	err = mv88e6xxx_serdes_pcs_config(chip, port, mode, state->interface,
					  state->advertising);
	/* FIXME: we should restart negotiation if something changed - which
	 * is something we get if we convert to using phylinks PCS operations.
	 */
	if (err > 0)
		err = 0;

725 726 727 728 729 730 731 732 733
	/* Undo the forced down state above after completing configuration
	 * irrespective of its state on entry, which allows the link to come up.
	 */
	if (mode == MLO_AN_INBAND && p->interface != state->interface &&
	    chip->info->ops->port_set_link)
		chip->info->ops->port_set_link(chip, port, LINK_UNFORCED);

	p->interface = state->interface;

734
err_unlock:
735
	mv88e6xxx_reg_unlock(chip);
736 737

	if (err && err != -EOPNOTSUPP)
738
		dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port);
739 740
}

741 742 743
static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
				    unsigned int mode,
				    phy_interface_t interface)
744 745
{
	struct mv88e6xxx_chip *chip = ds->priv;
746 747
	const struct mv88e6xxx_ops *ops;
	int err = 0;
748

749
	ops = chip->info->ops;
750

751
	mv88e6xxx_reg_lock(chip);
752
	if ((!mv88e6xxx_port_ppu_updates(chip, port) ||
753 754
	     mode == MLO_AN_FIXED) && ops->port_sync_link)
		err = ops->port_sync_link(chip, port, mode, false);
755
	mv88e6xxx_reg_unlock(chip);
756

757 758 759
	if (err)
		dev_err(chip->dev,
			"p%d: failed to force MAC link down\n", port);
760 761 762 763
}

static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
				  unsigned int mode, phy_interface_t interface,
764 765 766
				  struct phy_device *phydev,
				  int speed, int duplex,
				  bool tx_pause, bool rx_pause)
767
{
768 769 770 771 772 773
	struct mv88e6xxx_chip *chip = ds->priv;
	const struct mv88e6xxx_ops *ops;
	int err = 0;

	ops = chip->info->ops;

774
	mv88e6xxx_reg_lock(chip);
775
	if (!mv88e6xxx_port_ppu_updates(chip, port) || mode == MLO_AN_FIXED) {
776 777 778
		/* FIXME: for an automedia port, should we force the link
		 * down here - what if the link comes up due to "other" media
		 * while we're bringing the port up, how is the exclusivity
779
		 * handled in the Marvell hardware? E.g. port 2 on 88E6390
780 781
		 * shared between internal PHY and Serdes.
		 */
782 783 784 785 786
		err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed,
						   duplex);
		if (err)
			goto error;

787 788 789
		if (ops->port_set_speed_duplex) {
			err = ops->port_set_speed_duplex(chip, port,
							 speed, duplex);
790 791 792 793
			if (err && err != -EOPNOTSUPP)
				goto error;
		}

794 795
		if (ops->port_sync_link)
			err = ops->port_sync_link(chip, port, mode, true);
796
	}
797
error:
798
	mv88e6xxx_reg_unlock(chip);
799

800 801 802
	if (err && err != -EOPNOTSUPP)
		dev_err(ds->dev,
			"p%d: failed to configure MAC link up\n", port);
803 804
}

805
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
806
{
807 808
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
809

810
	return chip->info->ops->stats_snapshot(chip, port);
811 812
}

813
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
873 874
};

875
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
876
					    struct mv88e6xxx_hw_stat *s,
877 878
					    int port, u16 bank1_select,
					    u16 histogram)
879 880 881
{
	u32 low;
	u32 high = 0;
882
	u16 reg = 0;
883
	int err;
884 885
	u64 value;

886
	switch (s->type) {
887
	case STATS_TYPE_PORT:
888 889
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
890
			return U64_MAX;
891

892
		low = reg;
893
		if (s->size == 4) {
894 895
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
896
				return U64_MAX;
897
			low |= ((u32)reg) << 16;
898
		}
899
		break;
900
	case STATS_TYPE_BANK1:
901
		reg = bank1_select;
902
		fallthrough;
903
	case STATS_TYPE_BANK0:
904
		reg |= s->reg | histogram;
905
		mv88e6xxx_g1_stats_read(chip, reg, &low);
906
		if (s->size == 8)
907
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
908 909
		break;
	default:
910
		return U64_MAX;
911
	}
912
	value = (((u64)high) << 32) | low;
913 914 915
	return value;
}

916 917
static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data, int types)
918
{
919 920
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
921

922 923
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
924
		if (stat->type & types) {
925 926 927 928
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
929
	}
930 931

	return j;
932 933
}

934 935
static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
936
{
937 938
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_PORT);
939 940
}

941 942 943 944 945 946
static int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
{
	return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0);
}

947 948
static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
949
{
950 951
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
952 953
}

954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
	"atu_member_violation",
	"atu_miss_violation",
	"atu_full_violation",
	"vtu_member_violation",
	"vtu_miss_violation",
};

static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
{
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
		strlcpy(data + i * ETH_GSTRING_LEN,
			mv88e6xxx_atu_vtu_stats_strings[i],
			ETH_GSTRING_LEN);
}

972
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
973
				  u32 stringset, uint8_t *data)
974
{
V
Vivien Didelot 已提交
975
	struct mv88e6xxx_chip *chip = ds->priv;
976
	int count = 0;
977

978 979 980
	if (stringset != ETH_SS_STATS)
		return;

981
	mv88e6xxx_reg_lock(chip);
982

983
	if (chip->info->ops->stats_get_strings)
984 985 986 987
		count = chip->info->ops->stats_get_strings(chip, data);

	if (chip->info->ops->serdes_get_strings) {
		data += count * ETH_GSTRING_LEN;
988
		count = chip->info->ops->serdes_get_strings(chip, port, data);
989
	}
990

991 992 993
	data += count * ETH_GSTRING_LEN;
	mv88e6xxx_atu_vtu_get_strings(data);

994
	mv88e6xxx_reg_unlock(chip);
995 996 997 998 999
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
1000 1001 1002 1003 1004
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
1005
		if (stat->type & types)
1006 1007 1008
			j++;
	}
	return j;
1009 1010
}

1011 1012 1013 1014 1015 1016
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

1017 1018 1019 1020 1021
static int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0);
}

1022 1023 1024 1025 1026 1027
static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

1028
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
1029 1030
{
	struct mv88e6xxx_chip *chip = ds->priv;
1031 1032
	int serdes_count = 0;
	int count = 0;
1033

1034 1035 1036
	if (sset != ETH_SS_STATS)
		return 0;

1037
	mv88e6xxx_reg_lock(chip);
1038
	if (chip->info->ops->stats_get_sset_count)
1039 1040 1041 1042 1043 1044 1045
		count = chip->info->ops->stats_get_sset_count(chip);
	if (count < 0)
		goto out;

	if (chip->info->ops->serdes_get_sset_count)
		serdes_count = chip->info->ops->serdes_get_sset_count(chip,
								      port);
1046
	if (serdes_count < 0) {
1047
		count = serdes_count;
1048 1049 1050 1051 1052
		goto out;
	}
	count += serdes_count;
	count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);

1053
out:
1054
	mv88e6xxx_reg_unlock(chip);
1055

1056
	return count;
1057 1058
}

1059 1060 1061
static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data, int types,
				     u16 bank1_select, u16 histogram)
1062 1063 1064 1065 1066 1067 1068
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
1069
			mv88e6xxx_reg_lock(chip);
1070 1071 1072
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
1073
			mv88e6xxx_reg_unlock(chip);
1074

1075 1076 1077
			j++;
		}
	}
1078
	return j;
1079 1080
}

1081 1082
static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1083 1084
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1085
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
1086
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1087 1088
}

1089 1090 1091 1092 1093 1094 1095
static int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0,
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
}

1096 1097
static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1098 1099
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1100
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1101 1102
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1103 1104
}

1105 1106
static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1107 1108 1109
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1110 1111
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
1112 1113
}

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
					uint64_t *data)
{
	*data++ = chip->ports[port].atu_member_violation;
	*data++ = chip->ports[port].atu_miss_violation;
	*data++ = chip->ports[port].atu_full_violation;
	*data++ = chip->ports[port].vtu_member_violation;
	*data++ = chip->ports[port].vtu_miss_violation;
}

1124 1125 1126
static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
1127 1128
	int count = 0;

1129
	if (chip->info->ops->stats_get_stats)
1130 1131
		count = chip->info->ops->stats_get_stats(chip, port, data);

1132
	mv88e6xxx_reg_lock(chip);
1133 1134
	if (chip->info->ops->serdes_get_stats) {
		data += count;
1135
		count = chip->info->ops->serdes_get_stats(chip, port, data);
1136
	}
1137 1138
	data += count;
	mv88e6xxx_atu_vtu_get_stats(chip, port, data);
1139
	mv88e6xxx_reg_unlock(chip);
1140 1141
}

1142 1143
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1144
{
V
Vivien Didelot 已提交
1145
	struct mv88e6xxx_chip *chip = ds->priv;
1146 1147
	int ret;

1148
	mv88e6xxx_reg_lock(chip);
1149

1150
	ret = mv88e6xxx_stats_snapshot(chip, port);
1151
	mv88e6xxx_reg_unlock(chip);
1152 1153

	if (ret < 0)
1154
		return;
1155 1156

	mv88e6xxx_get_stats(chip, port, data);
1157

1158 1159
}

1160
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1161
{
1162 1163 1164 1165 1166 1167 1168 1169
	struct mv88e6xxx_chip *chip = ds->priv;
	int len;

	len = 32 * sizeof(u16);
	if (chip->info->ops->serdes_get_regs_len)
		len += chip->info->ops->serdes_get_regs_len(chip, port);

	return len;
1170 1171
}

1172 1173
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1174
{
V
Vivien Didelot 已提交
1175
	struct mv88e6xxx_chip *chip = ds->priv;
1176 1177
	int err;
	u16 reg;
1178 1179 1180
	u16 *p = _p;
	int i;

1181
	regs->version = chip->info->prod_num;
1182 1183 1184

	memset(p, 0xff, 32 * sizeof(u16));

1185
	mv88e6xxx_reg_lock(chip);
1186

1187 1188
	for (i = 0; i < 32; i++) {

1189 1190 1191
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1192
	}
1193

1194 1195 1196
	if (chip->info->ops->serdes_get_regs)
		chip->info->ops->serdes_get_regs(chip, port, &p[i]);

1197
	mv88e6xxx_reg_unlock(chip);
1198 1199
}

V
Vivien Didelot 已提交
1200 1201
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1202
{
1203 1204
	/* Nothing to do on the port's MAC */
	return 0;
1205 1206
}

V
Vivien Didelot 已提交
1207 1208
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1209
{
1210 1211
	/* Nothing to do on the port's MAC */
	return 0;
1212 1213
}

1214
/* Mask of the local ports allowed to receive frames from a given fabric port */
1215
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1216
{
1217 1218
	struct dsa_switch *ds = chip->ds;
	struct dsa_switch_tree *dst = ds->dst;
1219
	struct net_device *br;
1220 1221
	struct dsa_port *dp;
	bool found = false;
1222
	u16 pvlan;
1223

1224 1225 1226 1227 1228 1229
	list_for_each_entry(dp, &dst->ports, list) {
		if (dp->ds->index == dev && dp->index == port) {
			found = true;
			break;
		}
	}
1230 1231

	/* Prevent frames from unknown switch or port */
1232
	if (!found)
1233 1234 1235
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
1236
	if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA)
1237 1238
		return mv88e6xxx_port_mask(chip);

1239
	br = dp->bridge_dev;
1240 1241 1242 1243 1244
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
1245 1246 1247 1248 1249 1250
	list_for_each_entry(dp, &dst->ports, list)
		if (dp->ds == ds &&
		    (dp->type == DSA_PORT_TYPE_CPU ||
		     dp->type == DSA_PORT_TYPE_DSA ||
		     (br && dp->bridge_dev == br)))
			pvlan |= BIT(dp->index);
1251 1252 1253 1254

	return pvlan;
}

1255
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1256 1257
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1258 1259 1260

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1261

1262
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1263 1264
}

1265 1266
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1267
{
V
Vivien Didelot 已提交
1268
	struct mv88e6xxx_chip *chip = ds->priv;
1269
	int err;
1270

1271
	mv88e6xxx_reg_lock(chip);
1272
	err = mv88e6xxx_port_set_state(chip, port, state);
1273
	mv88e6xxx_reg_unlock(chip);
1274 1275

	if (err)
1276
		dev_err(ds->dev, "p%d: failed to update state\n", port);
1277 1278
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	if (chip->info->ops->ieee_pri_map) {
		err = chip->info->ops->ieee_pri_map(chip);
		if (err)
			return err;
	}

	if (chip->info->ops->ip_pri_map) {
		err = chip->info->ops->ip_pri_map(chip);
		if (err)
			return err;
	}

	return 0;
}

1298 1299
static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
{
1300
	struct dsa_switch *ds = chip->ds;
1301 1302 1303 1304 1305 1306 1307 1308
	int target, port;
	int err;

	if (!chip->info->global2_addr)
		return 0;

	/* Initialize the routing port to the 32 possible target devices */
	for (target = 0; target < 32; target++) {
1309 1310 1311
		port = dsa_routing_port(ds, target);
		if (port == ds->num_ports)
			port = 0x1f;
1312 1313 1314 1315 1316 1317

		err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
		if (err)
			return err;
	}

1318 1319 1320 1321 1322 1323 1324
	if (chip->info->ops->set_cascade_port) {
		port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
		err = chip->info->ops->set_cascade_port(chip, port);
		if (err)
			return err;
	}

1325 1326 1327 1328
	err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
	if (err)
		return err;

1329 1330 1331
	return 0;
}

1332 1333 1334 1335 1336 1337 1338 1339 1340
static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
{
	/* Clear all trunk masks and mapping */
	if (chip->info->global2_addr)
		return mv88e6xxx_g2_trunk_clear(chip);

	return 0;
}

1341 1342 1343 1344 1345 1346 1347 1348
static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->rmu_disable)
		return chip->info->ops->rmu_disable(chip);

	return 0;
}

1349 1350 1351 1352 1353 1354 1355 1356
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

1357 1358 1359 1360 1361 1362 1363 1364
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

1365 1366
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1367 1368
	int err;

1369 1370 1371 1372
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	/* The chips that have a "learn2all" bit in Global1, ATU
	 * Control are precisely those whose port registers have a
	 * Message Port bit in Port Control 1 and hence implement
	 * ->port_setup_message_port.
	 */
	if (chip->info->ops->port_setup_message_port) {
		err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
		if (err)
			return err;
	}
1383

1384 1385 1386
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->set_switch_mac) {
		u8 addr[ETH_ALEN];

		eth_random_addr(addr);

		return chip->info->ops->set_switch_mac(chip, addr);
	}

	return 0;
}

1420 1421
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
1422 1423 1424
	struct dsa_switch_tree *dst = chip->ds->dst;
	struct dsa_switch *ds;
	struct dsa_port *dp;
1425 1426 1427
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
1428
		return 0;
1429 1430

	/* Skip the local source device, which uses in-chip port VLAN */
1431
	if (dev != chip->ds->index) {
1432
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1433

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
		ds = dsa_switch_find(dst->index, dev);
		dp = ds ? dsa_to_port(ds, port) : NULL;
		if (dp && dp->lag_dev) {
			/* As the PVT is used to limit flooding of
			 * FORWARD frames, which use the LAG ID as the
			 * source port, we must translate dev/port to
			 * the special "LAG device" in the PVT, using
			 * the LAG ID as the port number.
			 */
			dev = MV88E6XXX_G2_PVT_ADRR_DEV_TRUNK;
			port = dsa_lag_id(dst, dp->lag_dev);
		}
	}

1448 1449 1450
	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1451 1452
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1453 1454 1455
	int dev, port;
	int err;

1456 1457 1458 1459 1460 1461
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1475 1476
}

1477 1478 1479 1480 1481
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

1482 1483 1484 1485 1486 1487 1488
	if (dsa_to_port(ds, port)->lag_dev)
		/* Hardware is incapable of fast-aging a LAG through a
		 * regular ATU move operation. Until we have something
		 * more fancy in place this is a no-op.
		 */
		return;

1489
	mv88e6xxx_reg_lock(chip);
1490
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1491
	mv88e6xxx_reg_unlock(chip);
1492 1493

	if (err)
1494
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1495 1496
}

1497 1498
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
1499
	if (!mv88e6xxx_max_vid(chip))
1500 1501 1502 1503 1504
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1505 1506
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry)
1507
{
1508 1509
	int err;

1510 1511 1512
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

1513 1514 1515 1516 1517 1518 1519 1520 1521
	entry->vid = vid ? vid - 1 : mv88e6xxx_max_vid(chip);
	entry->valid = false;

	err = chip->info->ops->vtu_getnext(chip, entry);

	if (entry->vid != vid)
		entry->valid = false;

	return err;
1522 1523
}

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
static int mv88e6xxx_vtu_walk(struct mv88e6xxx_chip *chip,
			      int (*cb)(struct mv88e6xxx_chip *chip,
					const struct mv88e6xxx_vtu_entry *entry,
					void *priv),
			      void *priv)
{
	struct mv88e6xxx_vtu_entry entry = {
		.vid = mv88e6xxx_max_vid(chip),
		.valid = false,
	};
	int err;

	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	do {
		err = chip->info->ops->vtu_getnext(chip, &entry);
		if (err)
			return err;

		if (!entry.valid)
			break;

		err = cb(chip, &entry, priv);
		if (err)
			return err;
	} while (entry.vid < mv88e6xxx_max_vid(chip));

	return 0;
}

1555 1556 1557 1558 1559 1560 1561 1562 1563
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
static int mv88e6xxx_fid_map_vlan(struct mv88e6xxx_chip *chip,
				  const struct mv88e6xxx_vtu_entry *entry,
				  void *_fid_bitmap)
{
	unsigned long *fid_bitmap = _fid_bitmap;

	set_bit(entry->fid, fid_bitmap);
	return 0;
}

1574
int mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap)
1575
{
1576
	int i, err;
1577
	u16 fid;
1578 1579 1580

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1581
	/* Set every FID bit used by the (un)bridged ports */
1582
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1583
		err = mv88e6xxx_port_get_fid(chip, i, &fid);
1584 1585 1586
		if (err)
			return err;

1587
		set_bit(fid, fid_bitmap);
1588 1589
	}

1590
	/* Set every FID bit used by the VLAN entries */
1591
	return mv88e6xxx_vtu_walk(chip, mv88e6xxx_fid_map_vlan, fid_bitmap);
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
}

static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
	int err;

	err = mv88e6xxx_fid_map(chip, fid_bitmap);
	if (err)
		return err;

1603 1604 1605 1606
	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1607
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1608 1609 1610
		return -ENOSPC;

	/* Clear the database */
1611
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1612 1613
}

1614
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1615
					u16 vid)
1616
{
V
Vivien Didelot 已提交
1617
	struct mv88e6xxx_chip *chip = ds->priv;
1618
	struct mv88e6xxx_vtu_entry vlan;
1619 1620
	int i, err;

1621 1622 1623
	if (!vid)
		return -EOPNOTSUPP;

1624 1625 1626 1627
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1628
	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
1629 1630
	if (err)
		return err;
1631

1632 1633
	if (!vlan.valid)
		return 0;
1634

1635 1636 1637
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
		if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
			continue;
1638

1639 1640
		if (!dsa_to_port(ds, i)->slave)
			continue;
1641

1642 1643 1644
		if (vlan.member[i] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;
1645

1646 1647 1648
		if (dsa_to_port(ds, i)->bridge_dev ==
		    dsa_to_port(ds, port)->bridge_dev)
			break; /* same bridge, check next VLAN */
1649

1650 1651
		if (!dsa_to_port(ds, i)->bridge_dev)
			continue;
1652

1653 1654 1655 1656 1657
		dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
			port, vlan.vid, i,
			netdev_name(dsa_to_port(ds, i)->bridge_dev));
		return -EOPNOTSUPP;
	}
1658

1659
	return 0;
1660 1661
}

1662
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1663 1664
					 bool vlan_filtering,
					 struct netlink_ext_ack *extack)
1665
{
V
Vivien Didelot 已提交
1666
	struct mv88e6xxx_chip *chip = ds->priv;
1667 1668
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1669
	int err;
1670

1671 1672
	if (!mv88e6xxx_max_vid(chip))
		return -EOPNOTSUPP;
1673

1674
	mv88e6xxx_reg_lock(chip);
1675
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1676
	mv88e6xxx_reg_unlock(chip);
1677

1678
	return err;
1679 1680
}

1681 1682
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1683
			    const struct switchdev_obj_port_vlan *vlan)
1684
{
V
Vivien Didelot 已提交
1685
	struct mv88e6xxx_chip *chip = ds->priv;
1686 1687
	int err;

1688
	if (!mv88e6xxx_max_vid(chip))
1689 1690
		return -EOPNOTSUPP;

1691 1692 1693
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
1694
	mv88e6xxx_reg_lock(chip);
1695
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid);
1696
	mv88e6xxx_reg_unlock(chip);
1697

1698
	return err;
1699 1700
}

1701 1702 1703 1704 1705
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
{
	struct mv88e6xxx_atu_entry entry;
1706 1707
	struct mv88e6xxx_vtu_entry vlan;
	u16 fid;
1708 1709 1710
	int err;

	/* Null VLAN ID corresponds to the port private database */
1711 1712 1713 1714 1715
	if (vid == 0) {
		err = mv88e6xxx_port_get_fid(chip, port, &fid);
		if (err)
			return err;
	} else {
1716
		err = mv88e6xxx_vtu_get(chip, vid, &vlan);
1717 1718 1719 1720
		if (err)
			return err;

		/* switchdev expects -EOPNOTSUPP to honor software VLANs */
1721
		if (!vlan.valid)
1722 1723 1724 1725
			return -EOPNOTSUPP;

		fid = vlan.fid;
	}
1726

1727
	entry.state = 0;
1728 1729 1730
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

1731
	err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry);
1732 1733 1734 1735
	if (err)
		return err;

	/* Initialize a fresh ATU entry if it isn't found */
1736
	if (!entry.state || !ether_addr_equal(entry.mac, addr)) {
1737 1738 1739 1740 1741
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

	/* Purge the ATU entry only if no port is using it anymore */
1742
	if (!state) {
1743 1744
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1745
			entry.state = 0;
1746
	} else {
1747 1748 1749 1750 1751
		if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
			entry.portvec = BIT(port);
		else
			entry.portvec |= BIT(port);

1752 1753 1754
		entry.state = state;
	}

1755
	return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry);
1756 1757
}

1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
static int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port,
				  const struct mv88e6xxx_policy *policy)
{
	enum mv88e6xxx_policy_mapping mapping = policy->mapping;
	enum mv88e6xxx_policy_action action = policy->action;
	const u8 *addr = policy->addr;
	u16 vid = policy->vid;
	u8 state;
	int err;
	int id;

	if (!chip->info->ops->port_set_policy)
		return -EOPNOTSUPP;

	switch (mapping) {
	case MV88E6XXX_POLICY_MAPPING_DA:
	case MV88E6XXX_POLICY_MAPPING_SA:
		if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
			state = 0; /* Dissociate the port and address */
		else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
			 is_multicast_ether_addr(addr))
			state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY;
		else if (action == MV88E6XXX_POLICY_ACTION_DISCARD &&
			 is_unicast_ether_addr(addr))
			state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY;
		else
			return -EOPNOTSUPP;

		err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
						   state);
		if (err)
			return err;
		break;
	default:
		return -EOPNOTSUPP;
	}

	/* Skip the port's policy clearing if the mapping is still in use */
	if (action == MV88E6XXX_POLICY_ACTION_NORMAL)
		idr_for_each_entry(&chip->policies, policy, id)
			if (policy->port == port &&
			    policy->mapping == mapping &&
			    policy->action != action)
				return 0;

	return chip->info->ops->port_set_policy(chip, port, mapping, action);
}

static int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port,
				   struct ethtool_rx_flow_spec *fs)
{
	struct ethhdr *mac_entry = &fs->h_u.ether_spec;
	struct ethhdr *mac_mask = &fs->m_u.ether_spec;
	enum mv88e6xxx_policy_mapping mapping;
	enum mv88e6xxx_policy_action action;
	struct mv88e6xxx_policy *policy;
	u16 vid = 0;
	u8 *addr;
	int err;
	int id;

	if (fs->location != RX_CLS_LOC_ANY)
		return -EINVAL;

	if (fs->ring_cookie == RX_CLS_FLOW_DISC)
		action = MV88E6XXX_POLICY_ACTION_DISCARD;
	else
		return -EOPNOTSUPP;

	switch (fs->flow_type & ~FLOW_EXT) {
	case ETHER_FLOW:
		if (!is_zero_ether_addr(mac_mask->h_dest) &&
		    is_zero_ether_addr(mac_mask->h_source)) {
			mapping = MV88E6XXX_POLICY_MAPPING_DA;
			addr = mac_entry->h_dest;
		} else if (is_zero_ether_addr(mac_mask->h_dest) &&
		    !is_zero_ether_addr(mac_mask->h_source)) {
			mapping = MV88E6XXX_POLICY_MAPPING_SA;
			addr = mac_entry->h_source;
		} else {
			/* Cannot support DA and SA mapping in the same rule */
			return -EOPNOTSUPP;
		}
		break;
	default:
		return -EOPNOTSUPP;
	}

	if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) {
1847
		if (fs->m_ext.vlan_tci != htons(0xffff))
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
			return -EOPNOTSUPP;
		vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK;
	}

	idr_for_each_entry(&chip->policies, policy, id) {
		if (policy->port == port && policy->mapping == mapping &&
		    policy->action == action && policy->vid == vid &&
		    ether_addr_equal(policy->addr, addr))
			return -EEXIST;
	}

	policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL);
	if (!policy)
		return -ENOMEM;

	fs->location = 0;
	err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff,
			    GFP_KERNEL);
	if (err) {
		devm_kfree(chip->dev, policy);
		return err;
	}

	memcpy(&policy->fs, fs, sizeof(*fs));
	ether_addr_copy(policy->addr, addr);
	policy->mapping = mapping;
	policy->action = action;
	policy->port = port;
	policy->vid = vid;

	err = mv88e6xxx_policy_apply(chip, port, policy);
	if (err) {
		idr_remove(&chip->policies, fs->location);
		devm_kfree(chip->dev, policy);
		return err;
	}

	return 0;
}

static int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port,
			       struct ethtool_rxnfc *rxnfc, u32 *rule_locs)
{
	struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
	struct mv88e6xxx_chip *chip = ds->priv;
	struct mv88e6xxx_policy *policy;
	int err;
	int id;

	mv88e6xxx_reg_lock(chip);

	switch (rxnfc->cmd) {
	case ETHTOOL_GRXCLSRLCNT:
		rxnfc->data = 0;
		rxnfc->data |= RX_CLS_LOC_SPECIAL;
		rxnfc->rule_cnt = 0;
		idr_for_each_entry(&chip->policies, policy, id)
			if (policy->port == port)
				rxnfc->rule_cnt++;
		err = 0;
		break;
	case ETHTOOL_GRXCLSRULE:
		err = -ENOENT;
		policy = idr_find(&chip->policies, fs->location);
		if (policy) {
			memcpy(fs, &policy->fs, sizeof(*fs));
			err = 0;
		}
		break;
	case ETHTOOL_GRXCLSRLALL:
		rxnfc->data = 0;
		rxnfc->rule_cnt = 0;
		idr_for_each_entry(&chip->policies, policy, id)
			if (policy->port == port)
				rule_locs[rxnfc->rule_cnt++] = id;
		err = 0;
		break;
	default:
		err = -EOPNOTSUPP;
		break;
	}

	mv88e6xxx_reg_unlock(chip);

	return err;
}

static int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port,
			       struct ethtool_rxnfc *rxnfc)
{
	struct ethtool_rx_flow_spec *fs = &rxnfc->fs;
	struct mv88e6xxx_chip *chip = ds->priv;
	struct mv88e6xxx_policy *policy;
	int err;

	mv88e6xxx_reg_lock(chip);

	switch (rxnfc->cmd) {
	case ETHTOOL_SRXCLSRLINS:
		err = mv88e6xxx_policy_insert(chip, port, fs);
		break;
	case ETHTOOL_SRXCLSRLDEL:
		err = -ENOENT;
		policy = idr_remove(&chip->policies, fs->location);
		if (policy) {
			policy->action = MV88E6XXX_POLICY_ACTION_NORMAL;
			err = mv88e6xxx_policy_apply(chip, port, policy);
			devm_kfree(chip->dev, policy);
		}
		break;
	default:
		err = -EOPNOTSUPP;
		break;
	}

	mv88e6xxx_reg_unlock(chip);

	return err;
}

1968 1969 1970 1971
static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
					u16 vid)
{
	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1972 1973 1974
	u8 broadcast[ETH_ALEN];

	eth_broadcast_addr(broadcast);
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992

	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
}

static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
{
	int port;
	int err;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
		if (err)
			return err;
	}

	return 0;
}

1993
static int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port,
1994
				    u16 vid, u8 member, bool warn)
1995
{
1996
	const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1997
	struct mv88e6xxx_vtu_entry vlan;
1998
	int i, err;
1999

2000
	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
2001 2002 2003
	if (err)
		return err;

2004
	if (!vlan.valid) {
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
		memset(&vlan, 0, sizeof(vlan));

		err = mv88e6xxx_atu_new(chip, &vlan.fid);
		if (err)
			return err;

		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
			if (i == port)
				vlan.member[i] = member;
			else
				vlan.member[i] = non_member;

		vlan.vid = vid;
		vlan.valid = true;

		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
		if (err)
			return err;

		err = mv88e6xxx_broadcast_setup(chip, vlan.vid);
		if (err)
			return err;
	} else if (vlan.member[port] != member) {
		vlan.member[port] = member;

		err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
		if (err)
			return err;
2033
	} else if (warn) {
2034 2035 2036 2037 2038
		dev_info(chip->dev, "p%d: already a member of VLAN %d\n",
			 port, vid);
	}

	return 0;
2039 2040
}

2041
static int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
2042 2043
				   const struct switchdev_obj_port_vlan *vlan,
				   struct netlink_ext_ack *extack)
2044
{
V
Vivien Didelot 已提交
2045
	struct mv88e6xxx_chip *chip = ds->priv;
2046 2047
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
2048
	bool warn;
2049
	u8 member;
2050
	int err;
2051

2052 2053 2054
	err = mv88e6xxx_port_vlan_prepare(ds, port, vlan);
	if (err)
		return err;
2055

2056
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
2057
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
2058
	else if (untagged)
2059
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
2060
	else
2061
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
2062

2063 2064 2065 2066 2067
	/* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port
	 * and then the CPU port. Do not warn for duplicates for the CPU port.
	 */
	warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port);

2068
	mv88e6xxx_reg_lock(chip);
2069

2070 2071
	err = mv88e6xxx_port_vlan_join(chip, port, vlan->vid, member, warn);
	if (err) {
2072 2073
		dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
			vlan->vid, untagged ? 'u' : 't');
2074 2075
		goto out;
	}
2076

2077 2078 2079 2080 2081 2082 2083 2084 2085
	if (pvid) {
		err = mv88e6xxx_port_set_pvid(chip, port, vlan->vid);
		if (err) {
			dev_err(ds->dev, "p%d: failed to set PVID %d\n",
				port, vlan->vid);
			goto out;
		}
	}
out:
2086
	mv88e6xxx_reg_unlock(chip);
2087 2088

	return err;
2089 2090
}

2091 2092
static int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip,
				     int port, u16 vid)
2093
{
2094
	struct mv88e6xxx_vtu_entry vlan;
2095 2096
	int i, err;

2097 2098 2099
	if (!vid)
		return -EOPNOTSUPP;

2100
	err = mv88e6xxx_vtu_get(chip, vid, &vlan);
2101
	if (err)
2102
		return err;
2103

2104 2105 2106
	/* If the VLAN doesn't exist in hardware or the port isn't a member,
	 * tell switchdev that this VLAN is likely handled in software.
	 */
2107
	if (!vlan.valid ||
2108
	    vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
2109
		return -EOPNOTSUPP;
2110

2111
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2112 2113

	/* keep the VLAN unless all ports are excluded */
2114
	vlan.valid = false;
2115
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2116 2117
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
2118
			vlan.valid = true;
2119 2120 2121 2122
			break;
		}
	}

2123
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
2124 2125 2126
	if (err)
		return err;

2127
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
2128 2129
}

2130 2131
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
2132
{
V
Vivien Didelot 已提交
2133
	struct mv88e6xxx_chip *chip = ds->priv;
2134
	int err = 0;
2135
	u16 pvid;
2136

2137
	if (!mv88e6xxx_max_vid(chip))
2138 2139
		return -EOPNOTSUPP;

2140
	mv88e6xxx_reg_lock(chip);
2141

2142
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
2143 2144 2145
	if (err)
		goto unlock;

2146 2147 2148 2149 2150 2151
	err = mv88e6xxx_port_vlan_leave(chip, port, vlan->vid);
	if (err)
		goto unlock;

	if (vlan->vid == pvid) {
		err = mv88e6xxx_port_set_pvid(chip, port, 0);
2152 2153 2154 2155
		if (err)
			goto unlock;
	}

2156
unlock:
2157
	mv88e6xxx_reg_unlock(chip);
2158 2159 2160 2161

	return err;
}

2162 2163
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
2164
{
V
Vivien Didelot 已提交
2165
	struct mv88e6xxx_chip *chip = ds->priv;
2166
	int err;
2167

2168
	mv88e6xxx_reg_lock(chip);
2169 2170
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
2171
	mv88e6xxx_reg_unlock(chip);
2172 2173

	return err;
2174 2175
}

2176
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2177
				  const unsigned char *addr, u16 vid)
2178
{
V
Vivien Didelot 已提交
2179
	struct mv88e6xxx_chip *chip = ds->priv;
2180
	int err;
2181

2182
	mv88e6xxx_reg_lock(chip);
2183
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0);
2184
	mv88e6xxx_reg_unlock(chip);
2185

2186
	return err;
2187 2188
}

2189 2190
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
2191
				      dsa_fdb_dump_cb_t *cb, void *data)
2192
{
2193
	struct mv88e6xxx_atu_entry addr;
2194
	bool is_static;
2195 2196
	int err;

2197
	addr.state = 0;
2198
	eth_broadcast_addr(addr.mac);
2199 2200

	do {
2201
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
2202
		if (err)
2203
			return err;
2204

2205
		if (!addr.state)
2206 2207
			break;

2208
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
2209 2210
			continue;

2211 2212
		if (!is_unicast_ether_addr(addr.mac))
			continue;
2213

2214 2215 2216
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
2217 2218
		if (err)
			return err;
2219 2220 2221 2222 2223
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
struct mv88e6xxx_port_db_dump_vlan_ctx {
	int port;
	dsa_fdb_dump_cb_t *cb;
	void *data;
};

static int mv88e6xxx_port_db_dump_vlan(struct mv88e6xxx_chip *chip,
				       const struct mv88e6xxx_vtu_entry *entry,
				       void *_data)
{
	struct mv88e6xxx_port_db_dump_vlan_ctx *ctx = _data;

	return mv88e6xxx_port_db_dump_fid(chip, entry->fid, entry->vid,
					  ctx->port, ctx->cb, ctx->data);
}

2240
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2241
				  dsa_fdb_dump_cb_t *cb, void *data)
2242
{
2243 2244 2245 2246 2247
	struct mv88e6xxx_port_db_dump_vlan_ctx ctx = {
		.port = port,
		.cb = cb,
		.data = data,
	};
2248
	u16 fid;
2249 2250
	int err;

2251
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2252
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2253
	if (err)
2254
		return err;
2255

2256
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
2257
	if (err)
2258
		return err;
2259

2260
	return mv88e6xxx_vtu_walk(chip, mv88e6xxx_port_db_dump_vlan, &ctx);
2261 2262 2263
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2264
				   dsa_fdb_dump_cb_t *cb, void *data)
2265
{
V
Vivien Didelot 已提交
2266
	struct mv88e6xxx_chip *chip = ds->priv;
2267 2268
	int err;

2269
	mv88e6xxx_reg_lock(chip);
2270
	err = mv88e6xxx_port_db_dump(chip, port, cb, data);
2271
	mv88e6xxx_reg_unlock(chip);
2272

2273
	return err;
2274 2275
}

2276 2277
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
2278
{
2279 2280 2281
	struct dsa_switch *ds = chip->ds;
	struct dsa_switch_tree *dst = ds->dst;
	struct dsa_port *dp;
2282
	int err;
2283

2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
	list_for_each_entry(dp, &dst->ports, list) {
		if (dp->bridge_dev == br) {
			if (dp->ds == ds) {
				/* This is a local bridge group member,
				 * remap its Port VLAN Map.
				 */
				err = mv88e6xxx_port_vlan_map(chip, dp->index);
				if (err)
					return err;
			} else {
				/* This is an external bridge group member,
				 * remap its cross-chip Port VLAN Table entry.
				 */
				err = mv88e6xxx_pvt_map(chip, dp->ds->index,
							dp->index);
2299 2300 2301 2302 2303 2304
				if (err)
					return err;
			}
		}
	}

2305 2306 2307 2308 2309 2310 2311 2312 2313
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

2314
	mv88e6xxx_reg_lock(chip);
2315
	err = mv88e6xxx_bridge_map(chip, br);
2316
	mv88e6xxx_reg_unlock(chip);
2317

2318
	return err;
2319 2320
}

2321 2322
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
2323
{
V
Vivien Didelot 已提交
2324
	struct mv88e6xxx_chip *chip = ds->priv;
2325

2326
	mv88e6xxx_reg_lock(chip);
2327 2328 2329
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
2330
	mv88e6xxx_reg_unlock(chip);
2331 2332
}

2333 2334
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds,
					   int tree_index, int sw_index,
2335 2336 2337 2338 2339
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

2340 2341 2342
	if (tree_index != ds->dst->index)
		return 0;

2343
	mv88e6xxx_reg_lock(chip);
2344
	err = mv88e6xxx_pvt_map(chip, sw_index, port);
2345
	mv88e6xxx_reg_unlock(chip);
2346 2347 2348 2349

	return err;
}

2350 2351
static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds,
					     int tree_index, int sw_index,
2352 2353 2354 2355
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

2356 2357 2358
	if (tree_index != ds->dst->index)
		return;

2359
	mv88e6xxx_reg_lock(chip);
2360
	if (mv88e6xxx_pvt_map(chip, sw_index, port))
2361
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2362
	mv88e6xxx_reg_unlock(chip);
2363 2364
}

2365 2366 2367 2368 2369 2370 2371 2372
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
2383 2384

		mv88e6xxx_g1_wait_eeprom_done(chip);
2385 2386 2387
	}
}

2388
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2389
{
2390
	int i, err;
2391

2392
	/* Set all ports to the Disabled state */
2393
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2394
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
2395 2396
		if (err)
			return err;
2397 2398
	}

2399 2400 2401
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2402 2403
	usleep_range(2000, 4000);

2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2415
	mv88e6xxx_hardware_reset(chip);
2416

2417
	return mv88e6xxx_software_reset(chip);
2418 2419
}

2420
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2421 2422
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
2423 2424 2425
{
	int err;

2426 2427 2428 2429
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2430 2431 2432
	if (err)
		return err;

2433 2434 2435 2436 2437 2438 2439 2440
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
2441 2442
}

2443
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2444
{
2445
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2446
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2447
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2448
}
2449

2450 2451 2452
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2453
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2454
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2455
}
2456

2457 2458 2459 2460
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
2461 2462
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
2463
}
2464

2465 2466 2467 2468
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2469

2470
	if (dsa_is_user_port(chip->ds, port))
2471
		return mv88e6xxx_set_port_mode_normal(chip, port);
2472

2473 2474 2475
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2476

2477 2478
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2479

2480
	return -EINVAL;
2481 2482
}

2483
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2484
{
2485
	bool message = dsa_is_dsa_port(chip->ds, port);
2486

2487
	return mv88e6xxx_port_set_message_port(chip, port, message);
2488
}
2489

2490
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2491
{
2492
	int err;
2493

2494
	if (chip->info->ops->port_set_ucast_flood) {
2495
		err = chip->info->ops->port_set_ucast_flood(chip, port, true);
2496 2497 2498 2499
		if (err)
			return err;
	}
	if (chip->info->ops->port_set_mcast_flood) {
2500
		err = chip->info->ops->port_set_mcast_flood(chip, port, true);
2501 2502 2503
		if (err)
			return err;
	}
2504

2505
	return 0;
2506 2507
}

2508 2509 2510 2511 2512 2513
static irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_port *mvp = dev_id;
	struct mv88e6xxx_chip *chip = mvp->chip;
	irqreturn_t ret = IRQ_NONE;
	int port = mvp->port;
2514
	int lane;
2515 2516 2517

	mv88e6xxx_reg_lock(chip);
	lane = mv88e6xxx_serdes_get_lane(chip, port);
2518
	if (lane >= 0)
2519 2520 2521 2522 2523 2524 2525
		ret = mv88e6xxx_serdes_irq_status(chip, port, lane);
	mv88e6xxx_reg_unlock(chip);

	return ret;
}

static int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port,
2526
					int lane)
2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
{
	struct mv88e6xxx_port *dev_id = &chip->ports[port];
	unsigned int irq;
	int err;

	/* Nothing to request if this SERDES port has no IRQ */
	irq = mv88e6xxx_serdes_irq_mapping(chip, port);
	if (!irq)
		return 0;

2537 2538 2539
	snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name),
		 "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port);

2540 2541 2542
	/* Requesting the IRQ will trigger IRQ callbacks, so release the lock */
	mv88e6xxx_reg_unlock(chip);
	err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn,
2543 2544
				   IRQF_ONESHOT, dev_id->serdes_irq_name,
				   dev_id);
2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
	mv88e6xxx_reg_lock(chip);
	if (err)
		return err;

	dev_id->serdes_irq = irq;

	return mv88e6xxx_serdes_irq_enable(chip, port, lane);
}

static int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port,
2555
				     int lane)
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
{
	struct mv88e6xxx_port *dev_id = &chip->ports[port];
	unsigned int irq = dev_id->serdes_irq;
	int err;

	/* Nothing to free if no IRQ has been requested */
	if (!irq)
		return 0;

	err = mv88e6xxx_serdes_irq_disable(chip, port, lane);

	/* Freeing the IRQ will trigger IRQ callbacks, so release the lock */
	mv88e6xxx_reg_unlock(chip);
	free_irq(irq, dev_id);
	mv88e6xxx_reg_lock(chip);

	dev_id->serdes_irq = 0;

	return err;
}

2577 2578 2579
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
2580
	int lane;
2581
	int err;
2582

2583
	lane = mv88e6xxx_serdes_get_lane(chip, port);
2584
	if (lane < 0)
2585 2586 2587
		return 0;

	if (on) {
2588
		err = mv88e6xxx_serdes_power_up(chip, port, lane);
2589 2590 2591
		if (err)
			return err;

2592
		err = mv88e6xxx_serdes_irq_request(chip, port, lane);
2593
	} else {
2594 2595 2596
		err = mv88e6xxx_serdes_irq_free(chip, port, lane);
		if (err)
			return err;
2597

2598
		err = mv88e6xxx_serdes_power_down(chip, port, lane);
2599 2600 2601
	}

	return err;
2602 2603
}

2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
static int mv88e6xxx_set_egress_port(struct mv88e6xxx_chip *chip,
				     enum mv88e6xxx_egress_direction direction,
				     int port)
{
	int err;

	if (!chip->info->ops->set_egress_port)
		return -EOPNOTSUPP;

	err = chip->info->ops->set_egress_port(chip, direction, port);
	if (err)
		return err;

	if (direction == MV88E6XXX_EGRESS_DIR_INGRESS)
		chip->ingress_dest_port = port;
	else
		chip->egress_dest_port = port;

	return 0;
}

2625 2626 2627 2628 2629 2630
static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
{
	struct dsa_switch *ds = chip->ds;
	int upstream_port;
	int err;

2631
	upstream_port = dsa_upstream_port(ds, port);
2632 2633 2634 2635 2636 2637 2638
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(chip, port,
							      upstream_port);
		if (err)
			return err;
	}

2639 2640 2641 2642 2643 2644 2645 2646
	if (port == upstream_port) {
		if (chip->info->ops->set_cpu_port) {
			err = chip->info->ops->set_cpu_port(chip,
							    upstream_port);
			if (err)
				return err;
		}

2647
		err = mv88e6xxx_set_egress_port(chip,
2648 2649
						MV88E6XXX_EGRESS_DIR_INGRESS,
						upstream_port);
2650 2651
		if (err && err != -EOPNOTSUPP)
			return err;
2652

2653
		err = mv88e6xxx_set_egress_port(chip,
2654 2655
						MV88E6XXX_EGRESS_DIR_EGRESS,
						upstream_port);
2656 2657
		if (err && err != -EOPNOTSUPP)
			return err;
2658 2659
	}

2660 2661 2662
	return 0;
}

2663
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2664
{
2665
	struct dsa_switch *ds = chip->ds;
2666
	int err;
2667
	u16 reg;
2668

2669 2670 2671
	chip->ports[port].chip = chip;
	chip->ports[port].port = port;

2672 2673 2674 2675 2676 2677 2678
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
2679
					       PAUSE_OFF,
2680 2681 2682 2683
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
2684
					       PAUSE_ON,
2685 2686 2687
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2703 2704 2705 2706
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
2707 2708
	if (err)
		return err;
2709

2710
	err = mv88e6xxx_setup_port_mode(chip, port);
2711 2712
	if (err)
		return err;
2713

2714
	err = mv88e6xxx_setup_egress_floods(chip, port);
2715 2716 2717
	if (err)
		return err;

2718
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2719
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2720 2721 2722
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2723
	 */
2724 2725 2726
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2727

2728 2729 2730
	err = mv88e6xxx_setup_upstream_port(chip, port);
	if (err)
		return err;
2731

2732
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
2733
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
2734 2735 2736
	if (err)
		return err;

2737 2738
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
2739 2740 2741 2742
		if (err)
			return err;
	}

2743 2744 2745 2746 2747
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2748
	reg = 1 << port;
2749 2750
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2751
		reg = 0;
2752

2753 2754
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
2755 2756
	if (err)
		return err;
2757 2758

	/* Egress rate control 2: disable egress rate control. */
2759 2760
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
2761 2762
	if (err)
		return err;
2763

2764 2765
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
2766 2767
		if (err)
			return err;
2768
	}
2769

2770 2771 2772 2773 2774 2775
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2776 2777
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2778 2779
		if (err)
			return err;
2780
	}
2781

2782 2783
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2784 2785
		if (err)
			return err;
2786 2787
	}

2788 2789
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2790 2791
		if (err)
			return err;
2792 2793
	}

2794 2795 2796 2797 2798
	if (chip->info->ops->port_setup_message_port) {
		err = chip->info->ops->port_setup_message_port(chip, port);
		if (err)
			return err;
	}
2799

2800
	/* Port based VLAN map: give each port the same default address
2801 2802
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2803
	 */
2804
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2805 2806
	if (err)
		return err;
2807

2808
	err = mv88e6xxx_port_vlan_map(chip, port);
2809 2810
	if (err)
		return err;
2811 2812 2813 2814

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2815
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
2816 2817
}

2818 2819 2820 2821 2822 2823
static int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->port_set_jumbo_size)
		return 10240;
2824 2825
	else if (chip->info->ops->set_max_frame_size)
		return 1632;
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836
	return 1522;
}

static int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int ret = 0;

	mv88e6xxx_reg_lock(chip);
	if (chip->info->ops->port_set_jumbo_size)
		ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu);
2837 2838
	else if (chip->info->ops->set_max_frame_size)
		ret = chip->info->ops->set_max_frame_size(chip, new_mtu);
2839 2840 2841 2842 2843 2844 2845 2846
	else
		if (new_mtu > 1522)
			ret = -EINVAL;
	mv88e6xxx_reg_unlock(chip);

	return ret;
}

2847 2848 2849 2850
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
2851
	int err;
2852

2853
	mv88e6xxx_reg_lock(chip);
2854
	err = mv88e6xxx_serdes_power(chip, port, true);
2855
	mv88e6xxx_reg_unlock(chip);
2856 2857 2858 2859

	return err;
}

2860
static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port)
2861 2862 2863
{
	struct mv88e6xxx_chip *chip = ds->priv;

2864
	mv88e6xxx_reg_lock(chip);
2865 2866
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2867
	mv88e6xxx_reg_unlock(chip);
2868 2869
}

2870 2871 2872
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2873
	struct mv88e6xxx_chip *chip = ds->priv;
2874 2875
	int err;

2876
	mv88e6xxx_reg_lock(chip);
2877
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2878
	mv88e6xxx_reg_unlock(chip);
2879 2880 2881 2882

	return err;
}

2883
static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
2884
{
2885
	int err;
2886

2887
	/* Initialize the statistics unit */
2888 2889 2890 2891 2892
	if (chip->info->ops->stats_set_histogram) {
		err = chip->info->ops->stats_set_histogram(chip);
		if (err)
			return err;
	}
2893

2894
	return mv88e6xxx_g1_stats_clear(chip);
2895 2896
}

2897 2898 2899 2900 2901 2902 2903 2904
/* Check if the errata has already been applied. */
static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;
	u16 val;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2905
		err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val);
2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
		if (err) {
			dev_err(chip->dev,
				"Error reading hidden register: %d\n", err);
			return false;
		}
		if (val != 0x01c0)
			return false;
	}

	return true;
}

/* The 6390 copper ports have an errata which require poking magic
 * values into undocumented hidden registers and then performing a
 * software reset.
 */
static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (mv88e6390_setup_errata_applied(chip))
		return 0;

	/* Set the ports into blocking mode */
	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
		if (err)
			return err;
	}

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
2938
		err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0);
2939 2940 2941 2942 2943 2944 2945
		if (err)
			return err;
	}

	return mv88e6xxx_software_reset(chip);
}

2946 2947 2948
static void mv88e6xxx_teardown(struct dsa_switch *ds)
{
	mv88e6xxx_teardown_devlink_params(ds);
2949
	dsa_devlink_resources_unregister(ds);
2950
	mv88e6xxx_teardown_devlink_regions(ds);
2951 2952
}

2953
static int mv88e6xxx_setup(struct dsa_switch *ds)
2954
{
V
Vivien Didelot 已提交
2955
	struct mv88e6xxx_chip *chip = ds->priv;
2956
	u8 cmode;
2957
	int err;
2958 2959
	int i;

2960
	chip->ds = ds;
2961
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2962

2963
	mv88e6xxx_reg_lock(chip);
2964

2965 2966 2967 2968 2969 2970
	if (chip->info->ops->setup_errata) {
		err = chip->info->ops->setup_errata(chip);
		if (err)
			goto unlock;
	}

2971 2972 2973 2974 2975
	/* Cache the cmode of each port. */
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
		if (chip->info->ops->port_get_cmode) {
			err = chip->info->ops->port_get_cmode(chip, i, &cmode);
			if (err)
2976
				goto unlock;
2977 2978 2979 2980 2981

			chip->ports[i].cmode = cmode;
		}
	}

2982
	/* Setup Switch Port Registers */
2983
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2984 2985 2986
		if (dsa_is_unused_port(ds, i))
			continue;

2987
		/* Prevent the use of an invalid port. */
2988
		if (mv88e6xxx_is_invalid_port(chip, i)) {
2989 2990 2991 2992 2993
			dev_err(chip->dev, "port %d is invalid\n", i);
			err = -EINVAL;
			goto unlock;
		}

2994 2995 2996 2997 2998
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

2999 3000 3001 3002
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

3003 3004 3005 3006
	err = mv88e6xxx_mac_setup(chip);
	if (err)
		goto unlock;

3007 3008 3009 3010
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

3011 3012 3013 3014
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

3015 3016 3017 3018
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

3019 3020 3021 3022
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

3023 3024 3025 3026
	err = mv88e6xxx_broadcast_setup(chip, 0);
	if (err)
		goto unlock;

3027 3028 3029 3030
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

3031 3032 3033 3034
	err = mv88e6xxx_rmu_setup(chip);
	if (err)
		goto unlock;

3035 3036 3037
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
3038

3039 3040 3041 3042
	err = mv88e6xxx_trunk_setup(chip);
	if (err)
		goto unlock;

3043 3044 3045 3046
	err = mv88e6xxx_devmap_setup(chip);
	if (err)
		goto unlock;

3047 3048 3049 3050
	err = mv88e6xxx_pri_setup(chip);
	if (err)
		goto unlock;

3051
	/* Setup PTP Hardware Clock and timestamping */
3052 3053 3054 3055
	if (chip->info->ptp_support) {
		err = mv88e6xxx_ptp_setup(chip);
		if (err)
			goto unlock;
3056 3057 3058 3059

		err = mv88e6xxx_hwtstamp_setup(chip);
		if (err)
			goto unlock;
3060 3061
	}

3062 3063 3064 3065
	err = mv88e6xxx_stats_setup(chip);
	if (err)
		goto unlock;

3066
unlock:
3067
	mv88e6xxx_reg_unlock(chip);
3068

3069 3070 3071 3072 3073 3074 3075
	if (err)
		return err;

	/* Have to be called without holding the register lock, since
	 * they take the devlink lock, and we later take the locks in
	 * the reverse order when getting/setting parameters or
	 * resource occupancy.
3076
	 */
3077 3078 3079 3080 3081 3082
	err = mv88e6xxx_setup_devlink_resources(ds);
	if (err)
		return err;

	err = mv88e6xxx_setup_devlink_params(ds);
	if (err)
3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094
		goto out_resources;

	err = mv88e6xxx_setup_devlink_regions(ds);
	if (err)
		goto out_params;

	return 0;

out_params:
	mv88e6xxx_teardown_devlink_params(ds);
out_resources:
	dsa_devlink_resources_unregister(ds);
3095 3096

	return err;
3097 3098
}

3099
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
3100
{
3101 3102
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
3103 3104
	u16 val;
	int err;
3105

3106 3107 3108
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

3109
	mv88e6xxx_reg_lock(chip);
3110
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
3111
	mv88e6xxx_reg_unlock(chip);
3112

3113
	if (reg == MII_PHYSID2) {
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129
		/* Some internal PHYs don't have a model number. */
		if (chip->info->family != MV88E6XXX_FAMILY_6165)
			/* Then there is the 6165 family. It gets is
			 * PHYs correct. But it can also have two
			 * SERDES interfaces in the PHY address
			 * space. And these don't have a model
			 * number. But they are not PHYs, so we don't
			 * want to give them something a PHY driver
			 * will recognise.
			 *
			 * Use the mv88e6390 family model number
			 * instead, for anything which really could be
			 * a PHY,
			 */
			if (!(val & 0x3f0))
				val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
3130 3131
	}

3132
	return err ? err : val;
3133 3134
}

3135
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
3136
{
3137 3138
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
3139
	int err;
3140

3141 3142 3143
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

3144
	mv88e6xxx_reg_lock(chip);
3145
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
3146
	mv88e6xxx_reg_unlock(chip);
3147 3148

	return err;
3149 3150
}

3151
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
3152 3153
				   struct device_node *np,
				   bool external)
3154 3155
{
	static int index;
3156
	struct mv88e6xxx_mdio_bus *mdio_bus;
3157 3158 3159
	struct mii_bus *bus;
	int err;

3160
	if (external) {
3161
		mv88e6xxx_reg_lock(chip);
3162
		err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
3163
		mv88e6xxx_reg_unlock(chip);
3164 3165 3166 3167 3168

		if (err)
			return err;
	}

3169
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
3170 3171 3172
	if (!bus)
		return -ENOMEM;

3173
	mdio_bus = bus->priv;
3174
	mdio_bus->bus = bus;
3175
	mdio_bus->chip = chip;
3176 3177
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
3178

3179 3180
	if (np) {
		bus->name = np->full_name;
3181
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
3182 3183 3184 3185 3186 3187 3188
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
3189
	bus->parent = chip->dev;
3190

3191 3192 3193 3194 3195 3196
	if (!external) {
		err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
		if (err)
			return err;
	}

3197
	err = of_mdiobus_register(bus, np);
3198
	if (err) {
3199
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
3200
		mv88e6xxx_g2_irq_mdio_free(chip, bus);
3201
		return err;
3202
	}
3203 3204 3205 3206 3207

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
3208 3209

	return 0;
3210
}
3211

3212 3213 3214 3215 3216 3217 3218 3219 3220
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)

{
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;

	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;

3221 3222 3223
		if (!mdio_bus->external)
			mv88e6xxx_g2_irq_mdio_free(chip, bus);

3224 3225 3226 3227
		mdiobus_unregister(bus);
	}
}

3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
3248 3249
		if (of_device_is_compatible(
			    child, "marvell,mv88e6xxx-mdio-external")) {
3250
			err = mv88e6xxx_mdio_register(chip, child, true);
3251 3252
			if (err) {
				mv88e6xxx_mdios_unregister(chip);
3253
				of_node_put(child);
3254
				return err;
3255
			}
3256 3257 3258 3259
		}
	}

	return 0;
3260 3261
}

3262 3263
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3264
	struct mv88e6xxx_chip *chip = ds->priv;
3265 3266 3267 3268 3269 3270 3271

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3272
	struct mv88e6xxx_chip *chip = ds->priv;
3273 3274
	int err;

3275 3276
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3277

3278
	mv88e6xxx_reg_lock(chip);
3279
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3280
	mv88e6xxx_reg_unlock(chip);
3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3293
	struct mv88e6xxx_chip *chip = ds->priv;
3294 3295
	int err;

3296 3297 3298
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3299 3300 3301
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

3302
	mv88e6xxx_reg_lock(chip);
3303
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3304
	mv88e6xxx_reg_unlock(chip);
3305 3306 3307 3308

	return err;
}

3309
static const struct mv88e6xxx_ops mv88e6085_ops = {
3310
	/* MV88E6XXX_FAMILY_6097 */
3311 3312
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3313
	.irl_init_all = mv88e6352_g2_irl_init_all,
3314
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3315 3316
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3317
	.port_set_link = mv88e6xxx_port_set_link,
3318
	.port_sync_link = mv88e6xxx_port_sync_link,
3319
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3320
	.port_tag_remap = mv88e6095_port_tag_remap,
3321
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3322 3323
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3324
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3325
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3326
	.port_pause_limit = mv88e6097_port_pause_limit,
3327
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3328
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3329
	.port_get_cmode = mv88e6185_port_get_cmode,
3330
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3331
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3332
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3333 3334
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3335
	.stats_get_stats = mv88e6095_stats_get_stats,
3336 3337
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3338
	.watchdog_ops = &mv88e6097_watchdog_ops,
3339
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3340
	.pot_clear = mv88e6xxx_g2_pot_clear,
3341 3342
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3343
	.reset = mv88e6185_g1_reset,
3344
	.rmu_disable = mv88e6085_g1_rmu_disable,
3345
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3346
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3347
	.phylink_validate = mv88e6185_phylink_validate,
3348
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3349 3350 3351
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3352
	/* MV88E6XXX_FAMILY_6095 */
3353 3354
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3355
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3356 3357
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3358
	.port_set_link = mv88e6xxx_port_set_link,
3359
	.port_sync_link = mv88e6185_port_sync_link,
3360
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3361
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3362 3363
	.port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
	.port_set_mcast_flood = mv88e6185_port_set_default_forward,
3364
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3365
	.port_get_cmode = mv88e6185_port_get_cmode,
3366
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3367
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3368
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3369 3370
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3371
	.stats_get_stats = mv88e6095_stats_get_stats,
3372
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3373 3374 3375
	.serdes_power = mv88e6185_serdes_power,
	.serdes_get_lane = mv88e6185_serdes_get_lane,
	.serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
3376 3377
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3378
	.reset = mv88e6185_g1_reset,
3379
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3380
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3381
	.phylink_validate = mv88e6185_phylink_validate,
3382
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3383 3384
};

3385
static const struct mv88e6xxx_ops mv88e6097_ops = {
3386
	/* MV88E6XXX_FAMILY_6097 */
3387 3388
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3389
	.irl_init_all = mv88e6352_g2_irl_init_all,
3390 3391 3392 3393
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
3394
	.port_sync_link = mv88e6185_port_sync_link,
3395
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3396
	.port_tag_remap = mv88e6095_port_tag_remap,
3397
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3398 3399
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3400
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3401
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3402
	.port_pause_limit = mv88e6097_port_pause_limit,
3403
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3404
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3405
	.port_get_cmode = mv88e6185_port_get_cmode,
3406
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3407
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3408
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3409 3410 3411
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3412 3413
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3414
	.watchdog_ops = &mv88e6097_watchdog_ops,
3415
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3416 3417 3418
	.serdes_power = mv88e6185_serdes_power,
	.serdes_get_lane = mv88e6185_serdes_get_lane,
	.serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
3419 3420 3421
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
	.serdes_irq_enable = mv88e6097_serdes_irq_enable,
	.serdes_irq_status = mv88e6097_serdes_irq_status,
3422
	.pot_clear = mv88e6xxx_g2_pot_clear,
3423
	.reset = mv88e6352_g1_reset,
3424
	.rmu_disable = mv88e6085_g1_rmu_disable,
3425
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3426
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3427
	.phylink_validate = mv88e6185_phylink_validate,
3428
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3429 3430
};

3431
static const struct mv88e6xxx_ops mv88e6123_ops = {
3432
	/* MV88E6XXX_FAMILY_6165 */
3433 3434
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3435
	.irl_init_all = mv88e6352_g2_irl_init_all,
3436
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3437 3438
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3439
	.port_set_link = mv88e6xxx_port_set_link,
3440
	.port_sync_link = mv88e6xxx_port_sync_link,
3441
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3442
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3443 3444
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3445
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3446
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3447
	.port_get_cmode = mv88e6185_port_get_cmode,
3448
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3449
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3450
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3451 3452
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3453
	.stats_get_stats = mv88e6095_stats_get_stats,
3454 3455
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3456
	.watchdog_ops = &mv88e6097_watchdog_ops,
3457
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3458
	.pot_clear = mv88e6xxx_g2_pot_clear,
3459
	.reset = mv88e6352_g1_reset,
3460 3461
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3462
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3463
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3464
	.phylink_validate = mv88e6185_phylink_validate,
3465
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3466 3467 3468
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3469
	/* MV88E6XXX_FAMILY_6185 */
3470 3471
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3472
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3473 3474
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3475
	.port_set_link = mv88e6xxx_port_set_link,
3476
	.port_sync_link = mv88e6xxx_port_sync_link,
3477
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3478
	.port_tag_remap = mv88e6095_port_tag_remap,
3479
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3480 3481
	.port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
	.port_set_mcast_flood = mv88e6185_port_set_default_forward,
3482
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3483
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3484
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3485
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3486
	.port_pause_limit = mv88e6097_port_pause_limit,
3487
	.port_set_pause = mv88e6185_port_set_pause,
3488
	.port_get_cmode = mv88e6185_port_get_cmode,
3489
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3490
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3491
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3492 3493
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3494
	.stats_get_stats = mv88e6095_stats_get_stats,
3495 3496
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3497
	.watchdog_ops = &mv88e6097_watchdog_ops,
3498
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3499
	.ppu_enable = mv88e6185_g1_ppu_enable,
3500
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3501
	.ppu_disable = mv88e6185_g1_ppu_disable,
3502
	.reset = mv88e6185_g1_reset,
3503
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3504
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3505
	.phylink_validate = mv88e6185_phylink_validate,
3506 3507
};

3508 3509
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3510 3511
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3512
	.irl_init_all = mv88e6352_g2_irl_init_all,
3513 3514 3515 3516 3517 3518
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
3519
	.port_sync_link = mv88e6xxx_port_sync_link,
3520
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3521
	.port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
3522
	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
3523 3524
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3525 3526
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3527
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3528
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3529
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3530
	.port_pause_limit = mv88e6097_port_pause_limit,
3531 3532
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3533
	.port_get_cmode = mv88e6352_port_get_cmode,
3534
	.port_set_cmode = mv88e6341_port_set_cmode,
3535
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3536
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3537
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3538 3539 3540
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3541 3542
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3543 3544
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3545
	.pot_clear = mv88e6xxx_g2_pot_clear,
3546
	.reset = mv88e6352_g1_reset,
3547
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3548
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3549 3550
	.serdes_power = mv88e6390_serdes_power,
	.serdes_get_lane = mv88e6341_serdes_get_lane,
3551 3552 3553 3554 3555
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
3556
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3557
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3558
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3559
	.gpio_ops = &mv88e6352_gpio_ops,
3560
	.phylink_validate = mv88e6341_phylink_validate,
3561 3562
};

3563
static const struct mv88e6xxx_ops mv88e6161_ops = {
3564
	/* MV88E6XXX_FAMILY_6165 */
3565 3566
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3567
	.irl_init_all = mv88e6352_g2_irl_init_all,
3568
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3569 3570
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3571
	.port_set_link = mv88e6xxx_port_set_link,
3572
	.port_sync_link = mv88e6xxx_port_sync_link,
3573
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3574
	.port_tag_remap = mv88e6095_port_tag_remap,
3575
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3576 3577
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3578
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3579
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3580
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3581
	.port_pause_limit = mv88e6097_port_pause_limit,
3582
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3583
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3584
	.port_get_cmode = mv88e6185_port_get_cmode,
3585
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3586
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3587
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3588 3589
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3590
	.stats_get_stats = mv88e6095_stats_get_stats,
3591 3592
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3593
	.watchdog_ops = &mv88e6097_watchdog_ops,
3594
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3595
	.pot_clear = mv88e6xxx_g2_pot_clear,
3596
	.reset = mv88e6352_g1_reset,
3597 3598
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3599
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3600
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3601
	.avb_ops = &mv88e6165_avb_ops,
3602
	.ptp_ops = &mv88e6165_ptp_ops,
3603
	.phylink_validate = mv88e6185_phylink_validate,
3604 3605 3606
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3607
	/* MV88E6XXX_FAMILY_6165 */
3608 3609
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3610
	.irl_init_all = mv88e6352_g2_irl_init_all,
3611
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3612 3613
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3614
	.port_set_link = mv88e6xxx_port_set_link,
3615
	.port_sync_link = mv88e6xxx_port_sync_link,
3616
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3617
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3618
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3619
	.port_get_cmode = mv88e6185_port_get_cmode,
3620
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3621
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3622
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3623 3624
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3625
	.stats_get_stats = mv88e6095_stats_get_stats,
3626 3627
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3628
	.watchdog_ops = &mv88e6097_watchdog_ops,
3629
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3630
	.pot_clear = mv88e6xxx_g2_pot_clear,
3631
	.reset = mv88e6352_g1_reset,
3632 3633
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3634
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3635
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3636
	.avb_ops = &mv88e6165_avb_ops,
3637
	.ptp_ops = &mv88e6165_ptp_ops,
3638
	.phylink_validate = mv88e6185_phylink_validate,
3639 3640 3641
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3642
	/* MV88E6XXX_FAMILY_6351 */
3643 3644
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3645
	.irl_init_all = mv88e6352_g2_irl_init_all,
3646
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3647 3648
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3649
	.port_set_link = mv88e6xxx_port_set_link,
3650
	.port_sync_link = mv88e6xxx_port_sync_link,
3651
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3652
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3653
	.port_tag_remap = mv88e6095_port_tag_remap,
3654
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3655 3656
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3657
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3658
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3659
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3660
	.port_pause_limit = mv88e6097_port_pause_limit,
3661
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3662
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3663
	.port_get_cmode = mv88e6352_port_get_cmode,
3664
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3665
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3666
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3667 3668
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3669
	.stats_get_stats = mv88e6095_stats_get_stats,
3670 3671
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3672
	.watchdog_ops = &mv88e6097_watchdog_ops,
3673
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3674
	.pot_clear = mv88e6xxx_g2_pot_clear,
3675
	.reset = mv88e6352_g1_reset,
3676 3677
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3678
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3679
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3680
	.phylink_validate = mv88e6185_phylink_validate,
3681 3682 3683
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3684
	/* MV88E6XXX_FAMILY_6352 */
3685 3686
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3687
	.irl_init_all = mv88e6352_g2_irl_init_all,
3688 3689
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3690
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3691 3692
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3693
	.port_set_link = mv88e6xxx_port_set_link,
3694
	.port_sync_link = mv88e6xxx_port_sync_link,
3695
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3696
	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
3697
	.port_tag_remap = mv88e6095_port_tag_remap,
3698
	.port_set_policy = mv88e6352_port_set_policy,
3699
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3700 3701
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3702
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3703
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3704
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3705
	.port_pause_limit = mv88e6097_port_pause_limit,
3706
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3707
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3708
	.port_get_cmode = mv88e6352_port_get_cmode,
3709
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3710
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3711
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3712 3713
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3714
	.stats_get_stats = mv88e6095_stats_get_stats,
3715 3716
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3717
	.watchdog_ops = &mv88e6097_watchdog_ops,
3718
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3719
	.pot_clear = mv88e6xxx_g2_pot_clear,
3720
	.reset = mv88e6352_g1_reset,
3721
	.rmu_disable = mv88e6352_g1_rmu_disable,
3722 3723
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3724
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3725
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3726
	.serdes_get_lane = mv88e6352_serdes_get_lane,
3727 3728 3729 3730
	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
3731
	.serdes_power = mv88e6352_serdes_power,
3732 3733
	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
	.serdes_get_regs = mv88e6352_serdes_get_regs,
3734
	.gpio_ops = &mv88e6352_gpio_ops,
3735
	.phylink_validate = mv88e6352_phylink_validate,
3736 3737 3738
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3739
	/* MV88E6XXX_FAMILY_6351 */
3740 3741
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3742
	.irl_init_all = mv88e6352_g2_irl_init_all,
3743
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3744 3745
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3746
	.port_set_link = mv88e6xxx_port_set_link,
3747
	.port_sync_link = mv88e6xxx_port_sync_link,
3748
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3749
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3750
	.port_tag_remap = mv88e6095_port_tag_remap,
3751
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3752 3753
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3754
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3755
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3756
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3757
	.port_pause_limit = mv88e6097_port_pause_limit,
3758
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3759
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3760
	.port_get_cmode = mv88e6352_port_get_cmode,
3761
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3762
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3763
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3764 3765
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3766
	.stats_get_stats = mv88e6095_stats_get_stats,
3767 3768
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3769
	.watchdog_ops = &mv88e6097_watchdog_ops,
3770
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3771
	.pot_clear = mv88e6xxx_g2_pot_clear,
3772
	.reset = mv88e6352_g1_reset,
3773 3774
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3775
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3776
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3777
	.phylink_validate = mv88e6185_phylink_validate,
3778 3779 3780
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3781
	/* MV88E6XXX_FAMILY_6352 */
3782 3783
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3784
	.irl_init_all = mv88e6352_g2_irl_init_all,
3785 3786
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3787
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3788 3789
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3790
	.port_set_link = mv88e6xxx_port_set_link,
3791
	.port_sync_link = mv88e6xxx_port_sync_link,
3792
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3793
	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
3794
	.port_tag_remap = mv88e6095_port_tag_remap,
3795
	.port_set_policy = mv88e6352_port_set_policy,
3796
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3797 3798
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3799
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3800
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3801
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3802
	.port_pause_limit = mv88e6097_port_pause_limit,
3803
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3804
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3805
	.port_get_cmode = mv88e6352_port_get_cmode,
3806
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3807
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3808
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3809 3810
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3811
	.stats_get_stats = mv88e6095_stats_get_stats,
3812 3813
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3814
	.watchdog_ops = &mv88e6097_watchdog_ops,
3815
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3816
	.pot_clear = mv88e6xxx_g2_pot_clear,
3817
	.reset = mv88e6352_g1_reset,
3818
	.rmu_disable = mv88e6352_g1_rmu_disable,
3819 3820
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3821
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3822
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3823
	.serdes_get_lane = mv88e6352_serdes_get_lane,
3824 3825 3826 3827
	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
3828
	.serdes_power = mv88e6352_serdes_power,
3829
	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
3830
	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
3831
	.serdes_irq_status = mv88e6352_serdes_irq_status,
3832 3833
	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
	.serdes_get_regs = mv88e6352_serdes_get_regs,
3834
	.gpio_ops = &mv88e6352_gpio_ops,
3835
	.phylink_validate = mv88e6352_phylink_validate,
3836 3837 3838
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3839
	/* MV88E6XXX_FAMILY_6185 */
3840 3841
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3842
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3843 3844
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3845
	.port_set_link = mv88e6xxx_port_set_link,
3846
	.port_sync_link = mv88e6185_port_sync_link,
3847
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
3848
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3849 3850
	.port_set_ucast_flood = mv88e6185_port_set_forward_unknown,
	.port_set_mcast_flood = mv88e6185_port_set_default_forward,
3851
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3852
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3853
	.port_set_pause = mv88e6185_port_set_pause,
3854
	.port_get_cmode = mv88e6185_port_get_cmode,
3855
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3856
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3857
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3858 3859
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3860
	.stats_get_stats = mv88e6095_stats_get_stats,
3861 3862
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3863
	.watchdog_ops = &mv88e6097_watchdog_ops,
3864
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3865 3866 3867
	.serdes_power = mv88e6185_serdes_power,
	.serdes_get_lane = mv88e6185_serdes_get_lane,
	.serdes_pcs_get_state = mv88e6185_serdes_pcs_get_state,
3868
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3869 3870
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3871
	.reset = mv88e6185_g1_reset,
3872
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3873
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3874
	.phylink_validate = mv88e6185_phylink_validate,
3875
	.set_max_frame_size = mv88e6185_g1_set_max_frame_size,
3876 3877
};

3878
static const struct mv88e6xxx_ops mv88e6190_ops = {
3879
	/* MV88E6XXX_FAMILY_6390 */
3880
	.setup_errata = mv88e6390_setup_errata,
3881
	.irl_init_all = mv88e6390_g2_irl_init_all,
3882 3883
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3884 3885 3886 3887
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
3888
	.port_sync_link = mv88e6xxx_port_sync_link,
3889
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3890
	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
3891
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
3892
	.port_tag_remap = mv88e6390_port_tag_remap,
3893
	.port_set_policy = mv88e6352_port_set_policy,
3894
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3895 3896
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3897
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3898
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3899
	.port_pause_limit = mv88e6390_port_pause_limit,
3900
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3901
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3902
	.port_get_cmode = mv88e6352_port_get_cmode,
3903
	.port_set_cmode = mv88e6390_port_set_cmode,
3904
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3905
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3906
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3907 3908
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3909
	.stats_get_stats = mv88e6390_stats_get_stats,
3910 3911
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3912
	.watchdog_ops = &mv88e6390_watchdog_ops,
3913
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3914
	.pot_clear = mv88e6xxx_g2_pot_clear,
3915
	.reset = mv88e6352_g1_reset,
3916
	.rmu_disable = mv88e6390_g1_rmu_disable,
3917 3918
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3919 3920
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3921
	.serdes_power = mv88e6390_serdes_power,
3922
	.serdes_get_lane = mv88e6390_serdes_get_lane,
3923 3924 3925 3926 3927
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
3928
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3929
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3930
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3931 3932
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
3933 3934
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
3935
	.gpio_ops = &mv88e6352_gpio_ops,
3936
	.phylink_validate = mv88e6390_phylink_validate,
3937 3938 3939
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3940
	/* MV88E6XXX_FAMILY_6390 */
3941
	.setup_errata = mv88e6390_setup_errata,
3942
	.irl_init_all = mv88e6390_g2_irl_init_all,
3943 3944
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3945 3946 3947 3948
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
3949
	.port_sync_link = mv88e6xxx_port_sync_link,
3950
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3951
	.port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
3952
	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
3953
	.port_tag_remap = mv88e6390_port_tag_remap,
3954
	.port_set_policy = mv88e6352_port_set_policy,
3955
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3956 3957
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
3958
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3959
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3960
	.port_pause_limit = mv88e6390_port_pause_limit,
3961
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3962
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3963
	.port_get_cmode = mv88e6352_port_get_cmode,
3964
	.port_set_cmode = mv88e6390x_port_set_cmode,
3965
	.port_setup_message_port = mv88e6xxx_setup_message_port,
3966
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3967
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3968 3969
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3970
	.stats_get_stats = mv88e6390_stats_get_stats,
3971 3972
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3973
	.watchdog_ops = &mv88e6390_watchdog_ops,
3974
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3975
	.pot_clear = mv88e6xxx_g2_pot_clear,
3976
	.reset = mv88e6352_g1_reset,
3977
	.rmu_disable = mv88e6390_g1_rmu_disable,
3978 3979
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
3980 3981
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3982
	.serdes_power = mv88e6390_serdes_power,
3983
	.serdes_get_lane = mv88e6390x_serdes_get_lane,
3984 3985 3986 3987 3988
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
3989
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
3990
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
3991
	.serdes_irq_status = mv88e6390_serdes_irq_status,
3992 3993
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
3994 3995
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
3996
	.gpio_ops = &mv88e6352_gpio_ops,
3997
	.phylink_validate = mv88e6390x_phylink_validate,
3998 3999 4000
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
4001
	/* MV88E6XXX_FAMILY_6390 */
4002
	.setup_errata = mv88e6390_setup_errata,
4003
	.irl_init_all = mv88e6390_g2_irl_init_all,
4004 4005
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4006 4007 4008 4009
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4010
	.port_sync_link = mv88e6xxx_port_sync_link,
4011
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4012
	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
4013
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4014
	.port_tag_remap = mv88e6390_port_tag_remap,
4015
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4016 4017
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4018
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4019
	.port_pause_limit = mv88e6390_port_pause_limit,
4020
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4021
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4022
	.port_get_cmode = mv88e6352_port_get_cmode,
4023
	.port_set_cmode = mv88e6390_port_set_cmode,
4024
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4025
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4026
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4027 4028
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4029
	.stats_get_stats = mv88e6390_stats_get_stats,
4030 4031
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4032
	.watchdog_ops = &mv88e6390_watchdog_ops,
4033
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4034
	.pot_clear = mv88e6xxx_g2_pot_clear,
4035
	.reset = mv88e6352_g1_reset,
4036
	.rmu_disable = mv88e6390_g1_rmu_disable,
4037 4038
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4039 4040
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4041
	.serdes_power = mv88e6390_serdes_power,
4042
	.serdes_get_lane = mv88e6390_serdes_get_lane,
4043 4044 4045 4046 4047
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4048
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4049
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4050
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4051 4052
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4053 4054
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4055 4056
	.avb_ops = &mv88e6390_avb_ops,
	.ptp_ops = &mv88e6352_ptp_ops,
4057
	.phylink_validate = mv88e6390_phylink_validate,
4058 4059
};

4060
static const struct mv88e6xxx_ops mv88e6240_ops = {
4061
	/* MV88E6XXX_FAMILY_6352 */
4062 4063
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4064
	.irl_init_all = mv88e6352_g2_irl_init_all,
4065 4066
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4067
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4068 4069
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4070
	.port_set_link = mv88e6xxx_port_set_link,
4071
	.port_sync_link = mv88e6xxx_port_sync_link,
4072
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4073
	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
4074
	.port_tag_remap = mv88e6095_port_tag_remap,
4075
	.port_set_policy = mv88e6352_port_set_policy,
4076
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4077 4078
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4079
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4080
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4081
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4082
	.port_pause_limit = mv88e6097_port_pause_limit,
4083
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4084
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4085
	.port_get_cmode = mv88e6352_port_get_cmode,
4086
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4087
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4088
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4089 4090
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
4091
	.stats_get_stats = mv88e6095_stats_get_stats,
4092 4093
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4094
	.watchdog_ops = &mv88e6097_watchdog_ops,
4095
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4096
	.pot_clear = mv88e6xxx_g2_pot_clear,
4097
	.reset = mv88e6352_g1_reset,
4098
	.rmu_disable = mv88e6352_g1_rmu_disable,
4099 4100
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4101
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4102
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4103
	.serdes_get_lane = mv88e6352_serdes_get_lane,
4104 4105 4106 4107
	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
4108
	.serdes_power = mv88e6352_serdes_power,
4109
	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
4110
	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
4111
	.serdes_irq_status = mv88e6352_serdes_irq_status,
4112 4113
	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
	.serdes_get_regs = mv88e6352_serdes_get_regs,
4114
	.gpio_ops = &mv88e6352_gpio_ops,
4115
	.avb_ops = &mv88e6352_avb_ops,
4116
	.ptp_ops = &mv88e6352_ptp_ops,
4117
	.phylink_validate = mv88e6352_phylink_validate,
4118 4119
};

4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
static const struct mv88e6xxx_ops mv88e6250_ops = {
	/* MV88E6XXX_FAMILY_6250 */
	.ieee_pri_map = mv88e6250_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
	.irl_init_all = mv88e6352_g2_irl_init_all,
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4131
	.port_sync_link = mv88e6xxx_port_sync_link,
4132
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4133
	.port_set_speed_duplex = mv88e6250_port_set_speed_duplex,
4134 4135
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4136 4137
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_limit = mv88e6097_port_pause_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
	.stats_get_sset_count = mv88e6250_stats_get_sset_count,
	.stats_get_strings = mv88e6250_stats_get_strings,
	.stats_get_stats = mv88e6250_stats_get_stats,
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
	.watchdog_ops = &mv88e6250_watchdog_ops,
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
	.pot_clear = mv88e6xxx_g2_pot_clear,
	.reset = mv88e6250_g1_reset,
4153
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
4154
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4155 4156
	.avb_ops = &mv88e6352_avb_ops,
	.ptp_ops = &mv88e6250_ptp_ops,
4157 4158 4159
	.phylink_validate = mv88e6065_phylink_validate,
};

4160
static const struct mv88e6xxx_ops mv88e6290_ops = {
4161
	/* MV88E6XXX_FAMILY_6390 */
4162
	.setup_errata = mv88e6390_setup_errata,
4163
	.irl_init_all = mv88e6390_g2_irl_init_all,
4164 4165
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4166 4167 4168 4169
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4170
	.port_sync_link = mv88e6xxx_port_sync_link,
4171
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4172
	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
4173
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4174
	.port_tag_remap = mv88e6390_port_tag_remap,
4175
	.port_set_policy = mv88e6352_port_set_policy,
4176
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4177 4178
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4179
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4180
	.port_pause_limit = mv88e6390_port_pause_limit,
4181
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4182
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4183
	.port_get_cmode = mv88e6352_port_get_cmode,
4184
	.port_set_cmode = mv88e6390_port_set_cmode,
4185
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4186
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4187
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4188 4189
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4190
	.stats_get_stats = mv88e6390_stats_get_stats,
4191 4192
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4193
	.watchdog_ops = &mv88e6390_watchdog_ops,
4194
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4195
	.pot_clear = mv88e6xxx_g2_pot_clear,
4196
	.reset = mv88e6352_g1_reset,
4197
	.rmu_disable = mv88e6390_g1_rmu_disable,
4198 4199
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4200 4201
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4202
	.serdes_power = mv88e6390_serdes_power,
4203
	.serdes_get_lane = mv88e6390_serdes_get_lane,
4204 4205 4206 4207 4208
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4209
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4210
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4211
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4212 4213
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4214 4215
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4216
	.gpio_ops = &mv88e6352_gpio_ops,
4217
	.avb_ops = &mv88e6390_avb_ops,
4218
	.ptp_ops = &mv88e6352_ptp_ops,
4219
	.phylink_validate = mv88e6390_phylink_validate,
4220 4221
};

4222
static const struct mv88e6xxx_ops mv88e6320_ops = {
4223
	/* MV88E6XXX_FAMILY_6320 */
4224 4225
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4226
	.irl_init_all = mv88e6352_g2_irl_init_all,
4227 4228
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4229
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4230 4231
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4232
	.port_set_link = mv88e6xxx_port_set_link,
4233
	.port_sync_link = mv88e6xxx_port_sync_link,
4234
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4235
	.port_tag_remap = mv88e6095_port_tag_remap,
4236
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4237 4238
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4239
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4240
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4241
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4242
	.port_pause_limit = mv88e6097_port_pause_limit,
4243
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4244
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4245
	.port_get_cmode = mv88e6352_port_get_cmode,
4246
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4247
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4248
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4249 4250
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4251
	.stats_get_stats = mv88e6320_stats_get_stats,
4252 4253
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4254
	.watchdog_ops = &mv88e6390_watchdog_ops,
4255
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4256
	.pot_clear = mv88e6xxx_g2_pot_clear,
4257
	.reset = mv88e6352_g1_reset,
4258
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
4259
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4260
	.gpio_ops = &mv88e6352_gpio_ops,
4261
	.avb_ops = &mv88e6352_avb_ops,
4262
	.ptp_ops = &mv88e6352_ptp_ops,
4263
	.phylink_validate = mv88e6185_phylink_validate,
4264 4265 4266
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
4267
	/* MV88E6XXX_FAMILY_6320 */
4268 4269
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4270
	.irl_init_all = mv88e6352_g2_irl_init_all,
4271 4272
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4273
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4274 4275
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4276
	.port_set_link = mv88e6xxx_port_set_link,
4277
	.port_sync_link = mv88e6xxx_port_sync_link,
4278
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4279
	.port_tag_remap = mv88e6095_port_tag_remap,
4280
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4281 4282
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4283
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4284
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4285
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4286
	.port_pause_limit = mv88e6097_port_pause_limit,
4287
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4288
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4289
	.port_get_cmode = mv88e6352_port_get_cmode,
4290
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4291
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4292
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4293 4294
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4295
	.stats_get_stats = mv88e6320_stats_get_stats,
4296 4297
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4298
	.watchdog_ops = &mv88e6390_watchdog_ops,
4299
	.reset = mv88e6352_g1_reset,
4300
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
4301
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
4302
	.gpio_ops = &mv88e6352_gpio_ops,
4303
	.avb_ops = &mv88e6352_avb_ops,
4304
	.ptp_ops = &mv88e6352_ptp_ops,
4305
	.phylink_validate = mv88e6185_phylink_validate,
4306 4307
};

4308 4309
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
4310 4311
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4312
	.irl_init_all = mv88e6352_g2_irl_init_all,
4313 4314 4315 4316 4317 4318
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4319
	.port_sync_link = mv88e6xxx_port_sync_link,
4320
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4321
	.port_set_speed_duplex = mv88e6341_port_set_speed_duplex,
4322
	.port_max_speed_mode = mv88e6341_port_max_speed_mode,
4323 4324
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4325 4326
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4327
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4328
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4329
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4330
	.port_pause_limit = mv88e6097_port_pause_limit,
4331 4332
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4333
	.port_get_cmode = mv88e6352_port_get_cmode,
4334
	.port_set_cmode = mv88e6341_port_set_cmode,
4335
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4336
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4337
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4338 4339 4340
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
4341 4342
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4343 4344
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
4345
	.pot_clear = mv88e6xxx_g2_pot_clear,
4346
	.reset = mv88e6352_g1_reset,
4347
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4348
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4349 4350
	.serdes_power = mv88e6390_serdes_power,
	.serdes_get_lane = mv88e6341_serdes_get_lane,
4351 4352 4353 4354 4355
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4356
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4357
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4358
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4359
	.gpio_ops = &mv88e6352_gpio_ops,
4360
	.avb_ops = &mv88e6390_avb_ops,
4361
	.ptp_ops = &mv88e6352_ptp_ops,
4362
	.phylink_validate = mv88e6341_phylink_validate,
4363 4364
};

4365
static const struct mv88e6xxx_ops mv88e6350_ops = {
4366
	/* MV88E6XXX_FAMILY_6351 */
4367 4368
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4369
	.irl_init_all = mv88e6352_g2_irl_init_all,
4370
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4371 4372
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4373
	.port_set_link = mv88e6xxx_port_set_link,
4374
	.port_sync_link = mv88e6xxx_port_sync_link,
4375
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4376
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4377
	.port_tag_remap = mv88e6095_port_tag_remap,
4378
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4379 4380
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4381
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4382
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4383
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4384
	.port_pause_limit = mv88e6097_port_pause_limit,
4385
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4386
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4387
	.port_get_cmode = mv88e6352_port_get_cmode,
4388
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4389
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4390
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4391 4392
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
4393
	.stats_get_stats = mv88e6095_stats_get_stats,
4394 4395
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4396
	.watchdog_ops = &mv88e6097_watchdog_ops,
4397
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4398
	.pot_clear = mv88e6xxx_g2_pot_clear,
4399
	.reset = mv88e6352_g1_reset,
4400 4401
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4402
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4403
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4404
	.phylink_validate = mv88e6185_phylink_validate,
4405 4406 4407
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
4408
	/* MV88E6XXX_FAMILY_6351 */
4409 4410
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4411
	.irl_init_all = mv88e6352_g2_irl_init_all,
4412
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4413 4414
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4415
	.port_set_link = mv88e6xxx_port_set_link,
4416
	.port_sync_link = mv88e6xxx_port_sync_link,
4417
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4418
	.port_set_speed_duplex = mv88e6185_port_set_speed_duplex,
4419
	.port_tag_remap = mv88e6095_port_tag_remap,
4420
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4421 4422
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4423
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4424
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4425
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4426
	.port_pause_limit = mv88e6097_port_pause_limit,
4427
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4428
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4429
	.port_get_cmode = mv88e6352_port_get_cmode,
4430
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4431
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4432
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4433 4434
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
4435
	.stats_get_stats = mv88e6095_stats_get_stats,
4436 4437
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4438
	.watchdog_ops = &mv88e6097_watchdog_ops,
4439
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4440
	.pot_clear = mv88e6xxx_g2_pot_clear,
4441
	.reset = mv88e6352_g1_reset,
4442 4443
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4444
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4445
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4446
	.avb_ops = &mv88e6352_avb_ops,
4447
	.ptp_ops = &mv88e6352_ptp_ops,
4448
	.phylink_validate = mv88e6185_phylink_validate,
4449 4450 4451
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
4452
	/* MV88E6XXX_FAMILY_6352 */
4453 4454
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
4455
	.irl_init_all = mv88e6352_g2_irl_init_all,
4456 4457
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
4458
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
4459 4460
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
4461
	.port_set_link = mv88e6xxx_port_set_link,
4462
	.port_sync_link = mv88e6xxx_port_sync_link,
4463
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
4464
	.port_set_speed_duplex = mv88e6352_port_set_speed_duplex,
4465
	.port_tag_remap = mv88e6095_port_tag_remap,
4466
	.port_set_policy = mv88e6352_port_set_policy,
4467
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4468 4469
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4470
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4471
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4472
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4473
	.port_pause_limit = mv88e6097_port_pause_limit,
4474
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4475
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4476
	.port_get_cmode = mv88e6352_port_get_cmode,
4477
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4478
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
4479
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
4480 4481
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
4482
	.stats_get_stats = mv88e6095_stats_get_stats,
4483 4484
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
4485
	.watchdog_ops = &mv88e6097_watchdog_ops,
4486
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
4487
	.pot_clear = mv88e6xxx_g2_pot_clear,
4488
	.reset = mv88e6352_g1_reset,
4489
	.rmu_disable = mv88e6352_g1_rmu_disable,
4490 4491
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4492
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
4493
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
4494
	.serdes_get_lane = mv88e6352_serdes_get_lane,
4495 4496 4497 4498
	.serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6352_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up,
4499
	.serdes_power = mv88e6352_serdes_power,
4500
	.serdes_irq_mapping = mv88e6352_serdes_irq_mapping,
4501
	.serdes_irq_enable = mv88e6352_serdes_irq_enable,
4502
	.serdes_irq_status = mv88e6352_serdes_irq_status,
4503
	.gpio_ops = &mv88e6352_gpio_ops,
4504
	.avb_ops = &mv88e6352_avb_ops,
4505
	.ptp_ops = &mv88e6352_ptp_ops,
4506 4507 4508
	.serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
	.serdes_get_strings = mv88e6352_serdes_get_strings,
	.serdes_get_stats = mv88e6352_serdes_get_stats,
4509 4510
	.serdes_get_regs_len = mv88e6352_serdes_get_regs_len,
	.serdes_get_regs = mv88e6352_serdes_get_regs,
4511
	.phylink_validate = mv88e6352_phylink_validate,
4512 4513
};

4514
static const struct mv88e6xxx_ops mv88e6390_ops = {
4515
	/* MV88E6XXX_FAMILY_6390 */
4516
	.setup_errata = mv88e6390_setup_errata,
4517
	.irl_init_all = mv88e6390_g2_irl_init_all,
4518 4519
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4520 4521 4522 4523
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4524
	.port_sync_link = mv88e6xxx_port_sync_link,
4525
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4526
	.port_set_speed_duplex = mv88e6390_port_set_speed_duplex,
4527
	.port_max_speed_mode = mv88e6390_port_max_speed_mode,
4528
	.port_tag_remap = mv88e6390_port_tag_remap,
4529
	.port_set_policy = mv88e6352_port_set_policy,
4530
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4531 4532
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4533
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4534
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4535
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4536
	.port_pause_limit = mv88e6390_port_pause_limit,
4537
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4538
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4539
	.port_get_cmode = mv88e6352_port_get_cmode,
4540
	.port_set_cmode = mv88e6390_port_set_cmode,
4541
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4542
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4543
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4544 4545
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4546
	.stats_get_stats = mv88e6390_stats_get_stats,
4547 4548
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4549
	.watchdog_ops = &mv88e6390_watchdog_ops,
4550
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4551
	.pot_clear = mv88e6xxx_g2_pot_clear,
4552
	.reset = mv88e6352_g1_reset,
4553
	.rmu_disable = mv88e6390_g1_rmu_disable,
4554 4555
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4556 4557
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4558
	.serdes_power = mv88e6390_serdes_power,
4559
	.serdes_get_lane = mv88e6390_serdes_get_lane,
4560 4561 4562 4563 4564
	/* Check status register pause & lpa register */
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4565
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4566
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4567
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4568
	.gpio_ops = &mv88e6352_gpio_ops,
4569
	.avb_ops = &mv88e6390_avb_ops,
4570
	.ptp_ops = &mv88e6352_ptp_ops,
4571 4572 4573
	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4574 4575
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4576
	.phylink_validate = mv88e6390_phylink_validate,
4577 4578 4579
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
4580
	/* MV88E6XXX_FAMILY_6390 */
4581
	.setup_errata = mv88e6390_setup_errata,
4582
	.irl_init_all = mv88e6390_g2_irl_init_all,
4583 4584
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
4585 4586 4587 4588
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
4589
	.port_sync_link = mv88e6xxx_port_sync_link,
4590
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
4591
	.port_set_speed_duplex = mv88e6390x_port_set_speed_duplex,
4592
	.port_max_speed_mode = mv88e6390x_port_max_speed_mode,
4593
	.port_tag_remap = mv88e6390_port_tag_remap,
4594
	.port_set_policy = mv88e6352_port_set_policy,
4595
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
4596 4597
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
4598
	.port_set_ether_type = mv88e6351_port_set_ether_type,
4599
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
4600
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
4601
	.port_pause_limit = mv88e6390_port_pause_limit,
4602
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
4603
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
4604
	.port_get_cmode = mv88e6352_port_get_cmode,
4605
	.port_set_cmode = mv88e6390x_port_set_cmode,
4606
	.port_setup_message_port = mv88e6xxx_setup_message_port,
4607
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
4608
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
4609 4610
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
4611
	.stats_get_stats = mv88e6390_stats_get_stats,
4612 4613
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
4614
	.watchdog_ops = &mv88e6390_watchdog_ops,
4615
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
4616
	.pot_clear = mv88e6xxx_g2_pot_clear,
4617
	.reset = mv88e6352_g1_reset,
4618
	.rmu_disable = mv88e6390_g1_rmu_disable,
4619 4620
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
4621 4622
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
4623
	.serdes_power = mv88e6390_serdes_power,
4624
	.serdes_get_lane = mv88e6390x_serdes_get_lane,
4625 4626 4627 4628
	.serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
4629
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
4630
	.serdes_irq_enable = mv88e6390_serdes_irq_enable,
4631
	.serdes_irq_status = mv88e6390_serdes_irq_status,
4632 4633 4634
	.serdes_get_sset_count = mv88e6390_serdes_get_sset_count,
	.serdes_get_strings = mv88e6390_serdes_get_strings,
	.serdes_get_stats = mv88e6390_serdes_get_stats,
4635 4636
	.serdes_get_regs_len = mv88e6390_serdes_get_regs_len,
	.serdes_get_regs = mv88e6390_serdes_get_regs,
4637
	.gpio_ops = &mv88e6352_gpio_ops,
4638
	.avb_ops = &mv88e6390_avb_ops,
4639
	.ptp_ops = &mv88e6352_ptp_ops,
4640
	.phylink_validate = mv88e6390x_phylink_validate,
4641 4642
};

4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657
static const struct mv88e6xxx_ops mv88e6393x_ops = {
	/* MV88E6XXX_FAMILY_6393 */
	.setup_errata = mv88e6393x_serdes_setup_errata,
	.irl_init_all = mv88e6390_g2_irl_init_all,
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_sync_link = mv88e6xxx_port_sync_link,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed_duplex = mv88e6393x_port_set_speed_duplex,
	.port_max_speed_mode = mv88e6393x_port_max_speed_mode,
	.port_tag_remap = mv88e6390_port_tag_remap,
4658
	.port_set_policy = mv88e6393x_port_set_policy,
4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_ucast_flood = mv88e6352_port_set_ucast_flood,
	.port_set_mcast_flood = mv88e6352_port_set_mcast_flood,
	.port_set_ether_type = mv88e6393x_port_set_ether_type,
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_limit = mv88e6390_port_pause_limit,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.port_get_cmode = mv88e6352_port_get_cmode,
	.port_set_cmode = mv88e6393x_port_set_cmode,
	.port_setup_message_port = mv88e6xxx_setup_message_port,
	.port_set_upstream_port = mv88e6393x_port_set_upstream_port,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	/* .set_cpu_port is missing because this family does not support a global
	 * CPU port, only per port CPU port which is set via
	 * .port_set_upstream_port method.
	 */
	.set_egress_port = mv88e6393x_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu = mv88e6393x_port_mgmt_rsvd2cpu,
	.pot_clear = mv88e6xxx_g2_pot_clear,
	.reset = mv88e6352_g1_reset,
	.rmu_disable = mv88e6390_g1_rmu_disable,
	.atu_get_hash = mv88e6165_g1_atu_get_hash,
	.atu_set_hash = mv88e6165_g1_atu_set_hash,
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
	.serdes_power = mv88e6393x_serdes_power,
	.serdes_get_lane = mv88e6393x_serdes_get_lane,
	.serdes_pcs_get_state = mv88e6393x_serdes_pcs_get_state,
	.serdes_pcs_config = mv88e6390_serdes_pcs_config,
	.serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart,
	.serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up,
	.serdes_irq_mapping = mv88e6390_serdes_irq_mapping,
	.serdes_irq_enable = mv88e6393x_serdes_irq_enable,
	.serdes_irq_status = mv88e6393x_serdes_irq_status,
	/* TODO: serdes stats */
	.gpio_ops = &mv88e6352_gpio_ops,
	.avb_ops = &mv88e6390_avb_ops,
	.ptp_ops = &mv88e6352_ptp_ops,
	.phylink_validate = mv88e6393x_phylink_validate,
};

4707 4708
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
4709
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
4710 4711 4712
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
4713
		.num_macs = 8192,
4714
		.num_ports = 10,
4715
		.num_internal_phys = 5,
4716
		.max_vid = 4095,
4717
		.port_base_addr = 0x10,
4718
		.phy_base_addr = 0x0,
4719
		.global1_addr = 0x1b,
4720
		.global2_addr = 0x1c,
4721
		.age_time_coeff = 15000,
4722
		.g1_irqs = 8,
4723
		.g2_irqs = 10,
4724
		.atu_move_port_mask = 0xf,
4725
		.pvt = true,
4726
		.multi_chip = true,
4727
		.tag_protocol = DSA_TAG_PROTO_DSA,
4728
		.ops = &mv88e6085_ops,
4729 4730 4731
	},

	[MV88E6095] = {
4732
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
4733 4734 4735
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
4736
		.num_macs = 8192,
4737
		.num_ports = 11,
4738
		.num_internal_phys = 0,
4739
		.max_vid = 4095,
4740
		.port_base_addr = 0x10,
4741
		.phy_base_addr = 0x0,
4742
		.global1_addr = 0x1b,
4743
		.global2_addr = 0x1c,
4744
		.age_time_coeff = 15000,
4745
		.g1_irqs = 8,
4746
		.atu_move_port_mask = 0xf,
4747
		.multi_chip = true,
4748
		.tag_protocol = DSA_TAG_PROTO_DSA,
4749
		.ops = &mv88e6095_ops,
4750 4751
	},

4752
	[MV88E6097] = {
4753
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
4754 4755 4756
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
4757
		.num_macs = 8192,
4758
		.num_ports = 11,
4759
		.num_internal_phys = 8,
4760
		.max_vid = 4095,
4761
		.port_base_addr = 0x10,
4762
		.phy_base_addr = 0x0,
4763
		.global1_addr = 0x1b,
4764
		.global2_addr = 0x1c,
4765
		.age_time_coeff = 15000,
4766
		.g1_irqs = 8,
4767
		.g2_irqs = 10,
4768
		.atu_move_port_mask = 0xf,
4769
		.pvt = true,
4770
		.multi_chip = true,
4771
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4772 4773 4774
		.ops = &mv88e6097_ops,
	},

4775
	[MV88E6123] = {
4776
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
4777 4778 4779
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
4780
		.num_macs = 1024,
4781
		.num_ports = 3,
4782
		.num_internal_phys = 5,
4783
		.max_vid = 4095,
4784
		.port_base_addr = 0x10,
4785
		.phy_base_addr = 0x0,
4786
		.global1_addr = 0x1b,
4787
		.global2_addr = 0x1c,
4788
		.age_time_coeff = 15000,
4789
		.g1_irqs = 9,
4790
		.g2_irqs = 10,
4791
		.atu_move_port_mask = 0xf,
4792
		.pvt = true,
4793
		.multi_chip = true,
4794
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4795
		.ops = &mv88e6123_ops,
4796 4797 4798
	},

	[MV88E6131] = {
4799
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
4800 4801 4802
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
4803
		.num_macs = 8192,
4804
		.num_ports = 8,
4805
		.num_internal_phys = 0,
4806
		.max_vid = 4095,
4807
		.port_base_addr = 0x10,
4808
		.phy_base_addr = 0x0,
4809
		.global1_addr = 0x1b,
4810
		.global2_addr = 0x1c,
4811
		.age_time_coeff = 15000,
4812
		.g1_irqs = 9,
4813
		.atu_move_port_mask = 0xf,
4814
		.multi_chip = true,
4815
		.tag_protocol = DSA_TAG_PROTO_DSA,
4816
		.ops = &mv88e6131_ops,
4817 4818
	},

4819
	[MV88E6141] = {
4820
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
4821
		.family = MV88E6XXX_FAMILY_6341,
4822
		.name = "Marvell 88E6141",
4823
		.num_databases = 4096,
4824
		.num_macs = 2048,
4825
		.num_ports = 6,
4826
		.num_internal_phys = 5,
4827
		.num_gpio = 11,
4828
		.max_vid = 4095,
4829
		.port_base_addr = 0x10,
4830
		.phy_base_addr = 0x10,
4831
		.global1_addr = 0x1b,
4832
		.global2_addr = 0x1c,
4833 4834
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
4835
		.g1_irqs = 9,
4836
		.g2_irqs = 10,
4837
		.pvt = true,
4838
		.multi_chip = true,
4839 4840 4841 4842
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

4843
	[MV88E6161] = {
4844
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
4845 4846 4847
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
4848
		.num_macs = 1024,
4849
		.num_ports = 6,
4850
		.num_internal_phys = 5,
4851
		.max_vid = 4095,
4852
		.port_base_addr = 0x10,
4853
		.phy_base_addr = 0x0,
4854
		.global1_addr = 0x1b,
4855
		.global2_addr = 0x1c,
4856
		.age_time_coeff = 15000,
4857
		.g1_irqs = 9,
4858
		.g2_irqs = 10,
4859
		.atu_move_port_mask = 0xf,
4860
		.pvt = true,
4861
		.multi_chip = true,
4862
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4863
		.ptp_support = true,
4864
		.ops = &mv88e6161_ops,
4865 4866 4867
	},

	[MV88E6165] = {
4868
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
4869 4870 4871
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
4872
		.num_macs = 8192,
4873
		.num_ports = 6,
4874
		.num_internal_phys = 0,
4875
		.max_vid = 4095,
4876
		.port_base_addr = 0x10,
4877
		.phy_base_addr = 0x0,
4878
		.global1_addr = 0x1b,
4879
		.global2_addr = 0x1c,
4880
		.age_time_coeff = 15000,
4881
		.g1_irqs = 9,
4882
		.g2_irqs = 10,
4883
		.atu_move_port_mask = 0xf,
4884
		.pvt = true,
4885
		.multi_chip = true,
4886
		.tag_protocol = DSA_TAG_PROTO_DSA,
4887
		.ptp_support = true,
4888
		.ops = &mv88e6165_ops,
4889 4890 4891
	},

	[MV88E6171] = {
4892
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
4893 4894 4895
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
4896
		.num_macs = 8192,
4897
		.num_ports = 7,
4898
		.num_internal_phys = 5,
4899
		.max_vid = 4095,
4900
		.port_base_addr = 0x10,
4901
		.phy_base_addr = 0x0,
4902
		.global1_addr = 0x1b,
4903
		.global2_addr = 0x1c,
4904
		.age_time_coeff = 15000,
4905
		.g1_irqs = 9,
4906
		.g2_irqs = 10,
4907
		.atu_move_port_mask = 0xf,
4908
		.pvt = true,
4909
		.multi_chip = true,
4910
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4911
		.ops = &mv88e6171_ops,
4912 4913 4914
	},

	[MV88E6172] = {
4915
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
4916 4917 4918
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
4919
		.num_macs = 8192,
4920
		.num_ports = 7,
4921
		.num_internal_phys = 5,
4922
		.num_gpio = 15,
4923
		.max_vid = 4095,
4924
		.port_base_addr = 0x10,
4925
		.phy_base_addr = 0x0,
4926
		.global1_addr = 0x1b,
4927
		.global2_addr = 0x1c,
4928
		.age_time_coeff = 15000,
4929
		.g1_irqs = 9,
4930
		.g2_irqs = 10,
4931
		.atu_move_port_mask = 0xf,
4932
		.pvt = true,
4933
		.multi_chip = true,
4934
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4935
		.ops = &mv88e6172_ops,
4936 4937 4938
	},

	[MV88E6175] = {
4939
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
4940 4941 4942
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
4943
		.num_macs = 8192,
4944
		.num_ports = 7,
4945
		.num_internal_phys = 5,
4946
		.max_vid = 4095,
4947
		.port_base_addr = 0x10,
4948
		.phy_base_addr = 0x0,
4949
		.global1_addr = 0x1b,
4950
		.global2_addr = 0x1c,
4951
		.age_time_coeff = 15000,
4952
		.g1_irqs = 9,
4953
		.g2_irqs = 10,
4954
		.atu_move_port_mask = 0xf,
4955
		.pvt = true,
4956
		.multi_chip = true,
4957
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4958
		.ops = &mv88e6175_ops,
4959 4960 4961
	},

	[MV88E6176] = {
4962
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
4963 4964 4965
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
4966
		.num_macs = 8192,
4967
		.num_ports = 7,
4968
		.num_internal_phys = 5,
4969
		.num_gpio = 15,
4970
		.max_vid = 4095,
4971
		.port_base_addr = 0x10,
4972
		.phy_base_addr = 0x0,
4973
		.global1_addr = 0x1b,
4974
		.global2_addr = 0x1c,
4975
		.age_time_coeff = 15000,
4976
		.g1_irqs = 9,
4977
		.g2_irqs = 10,
4978
		.atu_move_port_mask = 0xf,
4979
		.pvt = true,
4980
		.multi_chip = true,
4981
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4982
		.ops = &mv88e6176_ops,
4983 4984 4985
	},

	[MV88E6185] = {
4986
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
4987 4988 4989
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
4990
		.num_macs = 8192,
4991
		.num_ports = 10,
4992
		.num_internal_phys = 0,
4993
		.max_vid = 4095,
4994
		.port_base_addr = 0x10,
4995
		.phy_base_addr = 0x0,
4996
		.global1_addr = 0x1b,
4997
		.global2_addr = 0x1c,
4998
		.age_time_coeff = 15000,
4999
		.g1_irqs = 8,
5000
		.atu_move_port_mask = 0xf,
5001
		.multi_chip = true,
5002
		.tag_protocol = DSA_TAG_PROTO_EDSA,
5003
		.ops = &mv88e6185_ops,
5004 5005
	},

5006
	[MV88E6190] = {
5007
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
5008 5009 5010
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
5011
		.num_macs = 16384,
5012
		.num_ports = 11,	/* 10 + Z80 */
5013
		.num_internal_phys = 9,
5014
		.num_gpio = 16,
5015
		.max_vid = 8191,
5016
		.port_base_addr = 0x0,
5017
		.phy_base_addr = 0x0,
5018
		.global1_addr = 0x1b,
5019
		.global2_addr = 0x1c,
5020
		.tag_protocol = DSA_TAG_PROTO_DSA,
5021
		.age_time_coeff = 3750,
5022
		.g1_irqs = 9,
5023
		.g2_irqs = 14,
5024
		.pvt = true,
5025
		.multi_chip = true,
5026
		.atu_move_port_mask = 0x1f,
5027 5028 5029 5030
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
5031
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
5032 5033 5034
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
5035
		.num_macs = 16384,
5036
		.num_ports = 11,	/* 10 + Z80 */
5037
		.num_internal_phys = 9,
5038
		.num_gpio = 16,
5039
		.max_vid = 8191,
5040
		.port_base_addr = 0x0,
5041
		.phy_base_addr = 0x0,
5042
		.global1_addr = 0x1b,
5043
		.global2_addr = 0x1c,
5044
		.age_time_coeff = 3750,
5045
		.g1_irqs = 9,
5046
		.g2_irqs = 14,
5047
		.atu_move_port_mask = 0x1f,
5048
		.pvt = true,
5049
		.multi_chip = true,
5050
		.tag_protocol = DSA_TAG_PROTO_DSA,
5051 5052 5053 5054
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
5055
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
5056 5057 5058
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
5059
		.num_macs = 16384,
5060
		.num_ports = 11,	/* 10 + Z80 */
5061
		.num_internal_phys = 9,
5062
		.max_vid = 8191,
5063
		.port_base_addr = 0x0,
5064
		.phy_base_addr = 0x0,
5065
		.global1_addr = 0x1b,
5066
		.global2_addr = 0x1c,
5067
		.age_time_coeff = 3750,
5068
		.g1_irqs = 9,
5069
		.g2_irqs = 14,
5070
		.atu_move_port_mask = 0x1f,
5071
		.pvt = true,
5072
		.multi_chip = true,
5073
		.tag_protocol = DSA_TAG_PROTO_DSA,
5074
		.ptp_support = true,
5075
		.ops = &mv88e6191_ops,
5076 5077
	},

5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123
	[MV88E6191X] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191X,
		.family = MV88E6XXX_FAMILY_6393,
		.name = "Marvell 88E6191X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.num_internal_phys = 9,
		.max_vid = 8191,
		.port_base_addr = 0x0,
		.phy_base_addr = 0x0,
		.global1_addr = 0x1b,
		.global2_addr = 0x1c,
		.age_time_coeff = 3750,
		.g1_irqs = 10,
		.g2_irqs = 14,
		.atu_move_port_mask = 0x1f,
		.pvt = true,
		.multi_chip = true,
		.tag_protocol = DSA_TAG_PROTO_DSA,
		.ptp_support = true,
		.ops = &mv88e6393x_ops,
	},

	[MV88E6193X] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6193X,
		.family = MV88E6XXX_FAMILY_6393,
		.name = "Marvell 88E6193X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.num_internal_phys = 9,
		.max_vid = 8191,
		.port_base_addr = 0x0,
		.phy_base_addr = 0x0,
		.global1_addr = 0x1b,
		.global2_addr = 0x1c,
		.age_time_coeff = 3750,
		.g1_irqs = 10,
		.g2_irqs = 14,
		.atu_move_port_mask = 0x1f,
		.pvt = true,
		.multi_chip = true,
		.tag_protocol = DSA_TAG_PROTO_DSA,
		.ptp_support = true,
		.ops = &mv88e6393x_ops,
	},

5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134
	[MV88E6220] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220,
		.family = MV88E6XXX_FAMILY_6250,
		.name = "Marvell 88E6220",
		.num_databases = 64,

		/* Ports 2-4 are not routed to pins
		 * => usable ports 0, 1, 5, 6
		 */
		.num_ports = 7,
		.num_internal_phys = 2,
5135
		.invalid_port_mask = BIT(2) | BIT(3) | BIT(4),
5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146
		.max_vid = 4095,
		.port_base_addr = 0x08,
		.phy_base_addr = 0x00,
		.global1_addr = 0x0f,
		.global2_addr = 0x07,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.g2_irqs = 10,
		.atu_move_port_mask = 0xf,
		.dual_chip = true,
		.tag_protocol = DSA_TAG_PROTO_DSA,
5147
		.ptp_support = true,
5148 5149 5150
		.ops = &mv88e6250_ops,
	},

5151
	[MV88E6240] = {
5152
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
5153 5154 5155
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
5156
		.num_macs = 8192,
5157
		.num_ports = 7,
5158
		.num_internal_phys = 5,
5159
		.num_gpio = 15,
5160
		.max_vid = 4095,
5161
		.port_base_addr = 0x10,
5162
		.phy_base_addr = 0x0,
5163
		.global1_addr = 0x1b,
5164
		.global2_addr = 0x1c,
5165
		.age_time_coeff = 15000,
5166
		.g1_irqs = 9,
5167
		.g2_irqs = 10,
5168
		.atu_move_port_mask = 0xf,
5169
		.pvt = true,
5170
		.multi_chip = true,
5171
		.tag_protocol = DSA_TAG_PROTO_EDSA,
5172
		.ptp_support = true,
5173
		.ops = &mv88e6240_ops,
5174 5175
	},

5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193
	[MV88E6250] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250,
		.family = MV88E6XXX_FAMILY_6250,
		.name = "Marvell 88E6250",
		.num_databases = 64,
		.num_ports = 7,
		.num_internal_phys = 5,
		.max_vid = 4095,
		.port_base_addr = 0x08,
		.phy_base_addr = 0x00,
		.global1_addr = 0x0f,
		.global2_addr = 0x07,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.g2_irqs = 10,
		.atu_move_port_mask = 0xf,
		.dual_chip = true,
		.tag_protocol = DSA_TAG_PROTO_DSA,
5194
		.ptp_support = true,
5195 5196 5197
		.ops = &mv88e6250_ops,
	},

5198
	[MV88E6290] = {
5199
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
5200 5201 5202 5203
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
5204
		.num_internal_phys = 9,
5205
		.num_gpio = 16,
5206
		.max_vid = 8191,
5207
		.port_base_addr = 0x0,
5208
		.phy_base_addr = 0x0,
5209
		.global1_addr = 0x1b,
5210
		.global2_addr = 0x1c,
5211
		.age_time_coeff = 3750,
5212
		.g1_irqs = 9,
5213
		.g2_irqs = 14,
5214
		.atu_move_port_mask = 0x1f,
5215
		.pvt = true,
5216
		.multi_chip = true,
5217
		.tag_protocol = DSA_TAG_PROTO_DSA,
5218
		.ptp_support = true,
5219 5220 5221
		.ops = &mv88e6290_ops,
	},

5222
	[MV88E6320] = {
5223
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
5224 5225 5226
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
5227
		.num_macs = 8192,
5228
		.num_ports = 7,
5229
		.num_internal_phys = 5,
5230
		.num_gpio = 15,
5231
		.max_vid = 4095,
5232
		.port_base_addr = 0x10,
5233
		.phy_base_addr = 0x0,
5234
		.global1_addr = 0x1b,
5235
		.global2_addr = 0x1c,
5236
		.age_time_coeff = 15000,
5237
		.g1_irqs = 8,
5238
		.g2_irqs = 10,
5239
		.atu_move_port_mask = 0xf,
5240
		.pvt = true,
5241
		.multi_chip = true,
5242
		.tag_protocol = DSA_TAG_PROTO_EDSA,
5243
		.ptp_support = true,
5244
		.ops = &mv88e6320_ops,
5245 5246 5247
	},

	[MV88E6321] = {
5248
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
5249 5250 5251
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
5252
		.num_macs = 8192,
5253
		.num_ports = 7,
5254
		.num_internal_phys = 5,
5255
		.num_gpio = 15,
5256
		.max_vid = 4095,
5257
		.port_base_addr = 0x10,
5258
		.phy_base_addr = 0x0,
5259
		.global1_addr = 0x1b,
5260
		.global2_addr = 0x1c,
5261
		.age_time_coeff = 15000,
5262
		.g1_irqs = 8,
5263
		.g2_irqs = 10,
5264
		.atu_move_port_mask = 0xf,
5265
		.multi_chip = true,
5266
		.tag_protocol = DSA_TAG_PROTO_EDSA,
5267
		.ptp_support = true,
5268
		.ops = &mv88e6321_ops,
5269 5270
	},

5271
	[MV88E6341] = {
5272
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
5273 5274 5275
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
5276
		.num_macs = 2048,
5277
		.num_internal_phys = 5,
5278
		.num_ports = 6,
5279
		.num_gpio = 11,
5280
		.max_vid = 4095,
5281
		.port_base_addr = 0x10,
5282
		.phy_base_addr = 0x10,
5283
		.global1_addr = 0x1b,
5284
		.global2_addr = 0x1c,
5285
		.age_time_coeff = 3750,
5286
		.atu_move_port_mask = 0x1f,
5287
		.g1_irqs = 9,
5288
		.g2_irqs = 10,
5289
		.pvt = true,
5290
		.multi_chip = true,
5291
		.tag_protocol = DSA_TAG_PROTO_EDSA,
5292
		.ptp_support = true,
5293 5294 5295
		.ops = &mv88e6341_ops,
	},

5296
	[MV88E6350] = {
5297
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
5298 5299 5300
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
5301
		.num_macs = 8192,
5302
		.num_ports = 7,
5303
		.num_internal_phys = 5,
5304
		.max_vid = 4095,
5305
		.port_base_addr = 0x10,
5306
		.phy_base_addr = 0x0,
5307
		.global1_addr = 0x1b,
5308
		.global2_addr = 0x1c,
5309
		.age_time_coeff = 15000,
5310
		.g1_irqs = 9,
5311
		.g2_irqs = 10,
5312
		.atu_move_port_mask = 0xf,
5313
		.pvt = true,
5314
		.multi_chip = true,
5315
		.tag_protocol = DSA_TAG_PROTO_EDSA,
5316
		.ops = &mv88e6350_ops,
5317 5318 5319
	},

	[MV88E6351] = {
5320
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
5321 5322 5323
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
5324
		.num_macs = 8192,
5325
		.num_ports = 7,
5326
		.num_internal_phys = 5,
5327
		.max_vid = 4095,
5328
		.port_base_addr = 0x10,
5329
		.phy_base_addr = 0x0,
5330
		.global1_addr = 0x1b,
5331
		.global2_addr = 0x1c,
5332
		.age_time_coeff = 15000,
5333
		.g1_irqs = 9,
5334
		.g2_irqs = 10,
5335
		.atu_move_port_mask = 0xf,
5336
		.pvt = true,
5337
		.multi_chip = true,
5338
		.tag_protocol = DSA_TAG_PROTO_EDSA,
5339
		.ops = &mv88e6351_ops,
5340 5341 5342
	},

	[MV88E6352] = {
5343
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
5344 5345 5346
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
5347
		.num_macs = 8192,
5348
		.num_ports = 7,
5349
		.num_internal_phys = 5,
5350
		.num_gpio = 15,
5351
		.max_vid = 4095,
5352
		.port_base_addr = 0x10,
5353
		.phy_base_addr = 0x0,
5354
		.global1_addr = 0x1b,
5355
		.global2_addr = 0x1c,
5356
		.age_time_coeff = 15000,
5357
		.g1_irqs = 9,
5358
		.g2_irqs = 10,
5359
		.atu_move_port_mask = 0xf,
5360
		.pvt = true,
5361
		.multi_chip = true,
5362
		.tag_protocol = DSA_TAG_PROTO_EDSA,
5363
		.ptp_support = true,
5364
		.ops = &mv88e6352_ops,
5365
	},
5366
	[MV88E6390] = {
5367
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
5368 5369 5370
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
5371
		.num_macs = 16384,
5372
		.num_ports = 11,	/* 10 + Z80 */
5373
		.num_internal_phys = 9,
5374
		.num_gpio = 16,
5375
		.max_vid = 8191,
5376
		.port_base_addr = 0x0,
5377
		.phy_base_addr = 0x0,
5378
		.global1_addr = 0x1b,
5379
		.global2_addr = 0x1c,
5380
		.age_time_coeff = 3750,
5381
		.g1_irqs = 9,
5382
		.g2_irqs = 14,
5383
		.atu_move_port_mask = 0x1f,
5384
		.pvt = true,
5385
		.multi_chip = true,
5386
		.tag_protocol = DSA_TAG_PROTO_DSA,
5387
		.ptp_support = true,
5388 5389 5390
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
5391
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
5392 5393 5394
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
5395
		.num_macs = 16384,
5396
		.num_ports = 11,	/* 10 + Z80 */
5397
		.num_internal_phys = 9,
5398
		.num_gpio = 16,
5399
		.max_vid = 8191,
5400
		.port_base_addr = 0x0,
5401
		.phy_base_addr = 0x0,
5402
		.global1_addr = 0x1b,
5403
		.global2_addr = 0x1c,
5404
		.age_time_coeff = 3750,
5405
		.g1_irqs = 9,
5406
		.g2_irqs = 14,
5407
		.atu_move_port_mask = 0x1f,
5408
		.pvt = true,
5409
		.multi_chip = true,
5410
		.tag_protocol = DSA_TAG_PROTO_DSA,
5411
		.ptp_support = true,
5412 5413
		.ops = &mv88e6390x_ops,
	},
5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436

	[MV88E6393X] = {
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6393X,
		.family = MV88E6XXX_FAMILY_6393,
		.name = "Marvell 88E6393X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.num_internal_phys = 9,
		.max_vid = 8191,
		.port_base_addr = 0x0,
		.phy_base_addr = 0x0,
		.global1_addr = 0x1b,
		.global2_addr = 0x1c,
		.age_time_coeff = 3750,
		.g1_irqs = 10,
		.g2_irqs = 14,
		.atu_move_port_mask = 0x1f,
		.pvt = true,
		.multi_chip = true,
		.tag_protocol = DSA_TAG_PROTO_DSA,
		.ptp_support = true,
		.ops = &mv88e6393x_ops,
	},
5437 5438
};

5439
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
5440
{
5441
	int i;
5442

5443 5444 5445
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
5446 5447 5448 5449

	return NULL;
}

5450
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
5451 5452
{
	const struct mv88e6xxx_info *info;
5453 5454 5455
	unsigned int prod_num, rev;
	u16 id;
	int err;
5456

5457
	mv88e6xxx_reg_lock(chip);
5458
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
5459
	mv88e6xxx_reg_unlock(chip);
5460 5461
	if (err)
		return err;
5462

5463 5464
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
5465 5466 5467 5468 5469

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

5470
	/* Update the compatible info with the probed one */
5471
	chip->info = info;
5472

5473 5474
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
5475 5476 5477 5478

	return 0;
}

5479
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
5480
{
5481
	struct mv88e6xxx_chip *chip;
5482

5483 5484
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
5485 5486
		return NULL;

5487
	chip->dev = dev;
5488

5489
	mutex_init(&chip->reg_lock);
5490
	INIT_LIST_HEAD(&chip->mdios);
5491
	idr_init(&chip->policies);
5492

5493
	return chip;
5494 5495
}

5496
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
5497 5498
							int port,
							enum dsa_tag_protocol m)
5499
{
V
Vivien Didelot 已提交
5500
	struct mv88e6xxx_chip *chip = ds->priv;
5501

5502
	return chip->info->tag_protocol;
5503 5504
}

5505 5506
static int mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
5507
{
V
Vivien Didelot 已提交
5508
	struct mv88e6xxx_chip *chip = ds->priv;
5509
	int err;
5510

5511
	mv88e6xxx_reg_lock(chip);
5512 5513
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC);
5514
	mv88e6xxx_reg_unlock(chip);
5515 5516

	return err;
5517 5518 5519 5520 5521
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
5522
	struct mv88e6xxx_chip *chip = ds->priv;
5523 5524
	int err;

5525
	mv88e6xxx_reg_lock(chip);
5526
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0);
5527
	mv88e6xxx_reg_unlock(chip);
5528 5529 5530 5531

	return err;
}

5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557
static int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port,
				     struct dsa_mall_mirror_tc_entry *mirror,
				     bool ingress)
{
	enum mv88e6xxx_egress_direction direction = ingress ?
						MV88E6XXX_EGRESS_DIR_INGRESS :
						MV88E6XXX_EGRESS_DIR_EGRESS;
	struct mv88e6xxx_chip *chip = ds->priv;
	bool other_mirrors = false;
	int i;
	int err;

	mutex_lock(&chip->reg_lock);
	if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) !=
	    mirror->to_local_port) {
		for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
			other_mirrors |= ingress ?
					 chip->ports[i].mirror_ingress :
					 chip->ports[i].mirror_egress;

		/* Can't change egress port when other mirror is active */
		if (other_mirrors) {
			err = -EBUSY;
			goto out;
		}

5558 5559
		err = mv88e6xxx_set_egress_port(chip, direction,
						mirror->to_local_port);
5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591
		if (err)
			goto out;
	}

	err = mv88e6xxx_port_set_mirror(chip, port, direction, true);
out:
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port,
				      struct dsa_mall_mirror_tc_entry *mirror)
{
	enum mv88e6xxx_egress_direction direction = mirror->ingress ?
						MV88E6XXX_EGRESS_DIR_INGRESS :
						MV88E6XXX_EGRESS_DIR_EGRESS;
	struct mv88e6xxx_chip *chip = ds->priv;
	bool other_mirrors = false;
	int i;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_set_mirror(chip, port, direction, false))
		dev_err(ds->dev, "p%d: failed to disable mirroring\n", port);

	for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
		other_mirrors |= mirror->ingress ?
				 chip->ports[i].mirror_ingress :
				 chip->ports[i].mirror_egress;

	/* Reset egress port when no other mirror is active */
	if (!other_mirrors) {
5592 5593
		if (mv88e6xxx_set_egress_port(chip, direction,
					      dsa_upstream_port(ds, port)))
5594 5595 5596 5597 5598 5599
			dev_err(ds->dev, "failed to set egress port\n");
	}

	mutex_unlock(&chip->reg_lock);
}

5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623
static int mv88e6xxx_port_pre_bridge_flags(struct dsa_switch *ds, int port,
					   struct switchdev_brport_flags flags,
					   struct netlink_ext_ack *extack)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	const struct mv88e6xxx_ops *ops;

	if (flags.mask & ~(BR_FLOOD | BR_MCAST_FLOOD))
		return -EINVAL;

	ops = chip->info->ops;

	if ((flags.mask & BR_FLOOD) && !ops->port_set_ucast_flood)
		return -EINVAL;

	if ((flags.mask & BR_MCAST_FLOOD) && !ops->port_set_mcast_flood)
		return -EINVAL;

	return 0;
}

static int mv88e6xxx_port_bridge_flags(struct dsa_switch *ds, int port,
				       struct switchdev_brport_flags flags,
				       struct netlink_ext_ack *extack)
5624 5625 5626 5627
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err = -EOPNOTSUPP;

5628
	mv88e6xxx_reg_lock(chip);
5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665

	if (flags.mask & BR_FLOOD) {
		bool unicast = !!(flags.val & BR_FLOOD);

		err = chip->info->ops->port_set_ucast_flood(chip, port,
							    unicast);
		if (err)
			goto out;
	}

	if (flags.mask & BR_MCAST_FLOOD) {
		bool multicast = !!(flags.val & BR_MCAST_FLOOD);

		err = chip->info->ops->port_set_mcast_flood(chip, port,
							    multicast);
		if (err)
			goto out;
	}

out:
	mv88e6xxx_reg_unlock(chip);

	return err;
}

static int mv88e6xxx_port_set_mrouter(struct dsa_switch *ds, int port,
				      bool mrouter,
				      struct netlink_ext_ack *extack)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!chip->info->ops->port_set_mcast_flood)
		return -EOPNOTSUPP;

	mv88e6xxx_reg_lock(chip);
	err = chip->info->ops->port_set_mcast_flood(chip, port, mrouter);
5666
	mv88e6xxx_reg_unlock(chip);
5667 5668 5669 5670

	return err;
}

5671 5672 5673 5674
static bool mv88e6xxx_lag_can_offload(struct dsa_switch *ds,
				      struct net_device *lag,
				      struct netdev_lag_upper_info *info)
{
5675
	struct mv88e6xxx_chip *chip = ds->priv;
5676 5677 5678
	struct dsa_port *dp;
	int id, members = 0;

5679 5680 5681
	if (!mv88e6xxx_has_lag(chip))
		return false;

5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939
	id = dsa_lag_id(ds->dst, lag);
	if (id < 0 || id >= ds->num_lag_ids)
		return false;

	dsa_lag_foreach_port(dp, ds->dst, lag)
		/* Includes the port joining the LAG */
		members++;

	if (members > 8)
		return false;

	/* We could potentially relax this to include active
	 * backup in the future.
	 */
	if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
		return false;

	/* Ideally we would also validate that the hash type matches
	 * the hardware. Alas, this is always set to unknown on team
	 * interfaces.
	 */
	return true;
}

static int mv88e6xxx_lag_sync_map(struct dsa_switch *ds, struct net_device *lag)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	struct dsa_port *dp;
	u16 map = 0;
	int id;

	id = dsa_lag_id(ds->dst, lag);

	/* Build the map of all ports to distribute flows destined for
	 * this LAG. This can be either a local user port, or a DSA
	 * port if the LAG port is on a remote chip.
	 */
	dsa_lag_foreach_port(dp, ds->dst, lag)
		map |= BIT(dsa_towards_port(ds, dp->ds->index, dp->index));

	return mv88e6xxx_g2_trunk_mapping_write(chip, id, map);
}

static const u8 mv88e6xxx_lag_mask_table[8][8] = {
	/* Row number corresponds to the number of active members in a
	 * LAG. Each column states which of the eight hash buckets are
	 * mapped to the column:th port in the LAG.
	 *
	 * Example: In a LAG with three active ports, the second port
	 * ([2][1]) would be selected for traffic mapped to buckets
	 * 3,4,5 (0x38).
	 */
	{ 0xff,    0,    0,    0,    0,    0,    0,    0 },
	{ 0x0f, 0xf0,    0,    0,    0,    0,    0,    0 },
	{ 0x07, 0x38, 0xc0,    0,    0,    0,    0,    0 },
	{ 0x03, 0x0c, 0x30, 0xc0,    0,    0,    0,    0 },
	{ 0x03, 0x0c, 0x30, 0x40, 0x80,    0,    0,    0 },
	{ 0x03, 0x0c, 0x10, 0x20, 0x40, 0x80,    0,    0 },
	{ 0x03, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80,    0 },
	{ 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80 },
};

static void mv88e6xxx_lag_set_port_mask(u16 *mask, int port,
					int num_tx, int nth)
{
	u8 active = 0;
	int i;

	num_tx = num_tx <= 8 ? num_tx : 8;
	if (nth < num_tx)
		active = mv88e6xxx_lag_mask_table[num_tx - 1][nth];

	for (i = 0; i < 8; i++) {
		if (BIT(i) & active)
			mask[i] |= BIT(port);
	}
}

static int mv88e6xxx_lag_sync_masks(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	unsigned int id, num_tx;
	struct net_device *lag;
	struct dsa_port *dp;
	int i, err, nth;
	u16 mask[8];
	u16 ivec;

	/* Assume no port is a member of any LAG. */
	ivec = BIT(mv88e6xxx_num_ports(chip)) - 1;

	/* Disable all masks for ports that _are_ members of a LAG. */
	list_for_each_entry(dp, &ds->dst->ports, list) {
		if (!dp->lag_dev || dp->ds != ds)
			continue;

		ivec &= ~BIT(dp->index);
	}

	for (i = 0; i < 8; i++)
		mask[i] = ivec;

	/* Enable the correct subset of masks for all LAG ports that
	 * are in the Tx set.
	 */
	dsa_lags_foreach_id(id, ds->dst) {
		lag = dsa_lag_dev(ds->dst, id);
		if (!lag)
			continue;

		num_tx = 0;
		dsa_lag_foreach_port(dp, ds->dst, lag) {
			if (dp->lag_tx_enabled)
				num_tx++;
		}

		if (!num_tx)
			continue;

		nth = 0;
		dsa_lag_foreach_port(dp, ds->dst, lag) {
			if (!dp->lag_tx_enabled)
				continue;

			if (dp->ds == ds)
				mv88e6xxx_lag_set_port_mask(mask, dp->index,
							    num_tx, nth);

			nth++;
		}
	}

	for (i = 0; i < 8; i++) {
		err = mv88e6xxx_g2_trunk_mask_write(chip, i, true, mask[i]);
		if (err)
			return err;
	}

	return 0;
}

static int mv88e6xxx_lag_sync_masks_map(struct dsa_switch *ds,
					struct net_device *lag)
{
	int err;

	err = mv88e6xxx_lag_sync_masks(ds);

	if (!err)
		err = mv88e6xxx_lag_sync_map(ds, lag);

	return err;
}

static int mv88e6xxx_port_lag_change(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mv88e6xxx_reg_lock(chip);
	err = mv88e6xxx_lag_sync_masks(ds);
	mv88e6xxx_reg_unlock(chip);
	return err;
}

static int mv88e6xxx_port_lag_join(struct dsa_switch *ds, int port,
				   struct net_device *lag,
				   struct netdev_lag_upper_info *info)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err, id;

	if (!mv88e6xxx_lag_can_offload(ds, lag, info))
		return -EOPNOTSUPP;

	id = dsa_lag_id(ds->dst, lag);

	mv88e6xxx_reg_lock(chip);

	err = mv88e6xxx_port_set_trunk(chip, port, true, id);
	if (err)
		goto err_unlock;

	err = mv88e6xxx_lag_sync_masks_map(ds, lag);
	if (err)
		goto err_clear_trunk;

	mv88e6xxx_reg_unlock(chip);
	return 0;

err_clear_trunk:
	mv88e6xxx_port_set_trunk(chip, port, false, 0);
err_unlock:
	mv88e6xxx_reg_unlock(chip);
	return err;
}

static int mv88e6xxx_port_lag_leave(struct dsa_switch *ds, int port,
				    struct net_device *lag)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err_sync, err_trunk;

	mv88e6xxx_reg_lock(chip);
	err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
	err_trunk = mv88e6xxx_port_set_trunk(chip, port, false, 0);
	mv88e6xxx_reg_unlock(chip);
	return err_sync ? : err_trunk;
}

static int mv88e6xxx_crosschip_lag_change(struct dsa_switch *ds, int sw_index,
					  int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mv88e6xxx_reg_lock(chip);
	err = mv88e6xxx_lag_sync_masks(ds);
	mv88e6xxx_reg_unlock(chip);
	return err;
}

static int mv88e6xxx_crosschip_lag_join(struct dsa_switch *ds, int sw_index,
					int port, struct net_device *lag,
					struct netdev_lag_upper_info *info)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_lag_can_offload(ds, lag, info))
		return -EOPNOTSUPP;

	mv88e6xxx_reg_lock(chip);

	err = mv88e6xxx_lag_sync_masks_map(ds, lag);
	if (err)
		goto unlock;

	err = mv88e6xxx_pvt_map(chip, sw_index, port);

unlock:
	mv88e6xxx_reg_unlock(chip);
	return err;
}

static int mv88e6xxx_crosschip_lag_leave(struct dsa_switch *ds, int sw_index,
					 int port, struct net_device *lag)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err_sync, err_pvt;

	mv88e6xxx_reg_lock(chip);
	err_sync = mv88e6xxx_lag_sync_masks_map(ds, lag);
	err_pvt = mv88e6xxx_pvt_map(chip, sw_index, port);
	mv88e6xxx_reg_unlock(chip);
	return err_sync ? : err_pvt;
}

5940
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
5941
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
5942
	.setup			= mv88e6xxx_setup,
5943
	.teardown		= mv88e6xxx_teardown,
5944
	.phylink_validate	= mv88e6xxx_validate,
5945
	.phylink_mac_link_state	= mv88e6xxx_serdes_pcs_get_state,
5946
	.phylink_mac_config	= mv88e6xxx_mac_config,
5947
	.phylink_mac_an_restart	= mv88e6xxx_serdes_pcs_an_restart,
5948 5949
	.phylink_mac_link_down	= mv88e6xxx_mac_link_down,
	.phylink_mac_link_up	= mv88e6xxx_mac_link_up,
5950 5951 5952
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
5953 5954
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
5955 5956
	.port_max_mtu		= mv88e6xxx_get_max_mtu,
	.port_change_mtu	= mv88e6xxx_change_mtu,
V
Vivien Didelot 已提交
5957 5958
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
5959
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
5960 5961 5962 5963
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
5964 5965
	.get_rxnfc		= mv88e6xxx_get_rxnfc,
	.set_rxnfc		= mv88e6xxx_set_rxnfc,
5966
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
5967 5968
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
5969 5970 5971
	.port_pre_bridge_flags	= mv88e6xxx_port_pre_bridge_flags,
	.port_bridge_flags	= mv88e6xxx_port_bridge_flags,
	.port_set_mrouter	= mv88e6xxx_port_set_mrouter,
5972
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
5973
	.port_fast_age		= mv88e6xxx_port_fast_age,
5974 5975 5976 5977 5978 5979
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
5980 5981
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
5982 5983
	.port_mirror_add	= mv88e6xxx_port_mirror_add,
	.port_mirror_del	= mv88e6xxx_port_mirror_del,
5984 5985
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
5986 5987 5988 5989 5990
	.port_hwtstamp_set	= mv88e6xxx_port_hwtstamp_set,
	.port_hwtstamp_get	= mv88e6xxx_port_hwtstamp_get,
	.port_txtstamp		= mv88e6xxx_port_txtstamp,
	.port_rxtstamp		= mv88e6xxx_port_rxtstamp,
	.get_ts_info		= mv88e6xxx_get_ts_info,
5991 5992
	.devlink_param_get	= mv88e6xxx_devlink_param_get,
	.devlink_param_set	= mv88e6xxx_devlink_param_set,
5993
	.devlink_info_get	= mv88e6xxx_devlink_info_get,
5994 5995 5996 5997 5998 5999
	.port_lag_change	= mv88e6xxx_port_lag_change,
	.port_lag_join		= mv88e6xxx_port_lag_join,
	.port_lag_leave		= mv88e6xxx_port_lag_leave,
	.crosschip_lag_change	= mv88e6xxx_crosschip_lag_change,
	.crosschip_lag_join	= mv88e6xxx_crosschip_lag_join,
	.crosschip_lag_leave	= mv88e6xxx_crosschip_lag_leave,
6000 6001
};

6002
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
6003
{
6004
	struct device *dev = chip->dev;
6005 6006
	struct dsa_switch *ds;

6007
	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
6008 6009 6010
	if (!ds)
		return -ENOMEM;

6011 6012
	ds->dev = dev;
	ds->num_ports = mv88e6xxx_num_ports(chip);
6013
	ds->priv = chip;
6014
	ds->dev = dev;
6015
	ds->ops = &mv88e6xxx_switch_ops;
6016 6017
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
6018

6019 6020 6021 6022
	/* Some chips support up to 32, but that requires enabling the
	 * 5-bit port mode, which we do not support. 640k^W16 ought to
	 * be enough for anyone.
	 */
6023
	ds->num_lag_ids = mv88e6xxx_has_lag(chip) ? 16 : 0;
6024

6025 6026
	dev_set_drvdata(dev, ds);

6027
	return dsa_register_switch(ds);
6028 6029
}

6030
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
6031
{
6032
	dsa_unregister_switch(chip->ds);
6033 6034
}

6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047
static const void *pdata_device_get_match_data(struct device *dev)
{
	const struct of_device_id *matches = dev->driver->of_match_table;
	const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;

	for (; matches->name[0] || matches->type[0] || matches->compatible[0];
	     matches++) {
		if (!strcmp(pdata->compatible, matches->compatible))
			return matches->data;
	}
	return NULL;
}

6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062
/* There is no suspend to RAM support at DSA level yet, the switch configuration
 * would be lost after a power cycle so prevent it to be suspended.
 */
static int __maybe_unused mv88e6xxx_suspend(struct device *dev)
{
	return -EOPNOTSUPP;
}

static int __maybe_unused mv88e6xxx_resume(struct device *dev)
{
	return 0;
}

static SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume);

6063
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
6064
{
6065
	struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
6066
	const struct mv88e6xxx_info *compat_info = NULL;
6067
	struct device *dev = &mdiodev->dev;
6068
	struct device_node *np = dev->of_node;
6069
	struct mv88e6xxx_chip *chip;
6070
	int port;
6071
	int err;
6072

6073 6074 6075
	if (!np && !pdata)
		return -EINVAL;

6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094
	if (np)
		compat_info = of_device_get_match_data(dev);

	if (pdata) {
		compat_info = pdata_device_get_match_data(dev);

		if (!pdata->netdev)
			return -EINVAL;

		for (port = 0; port < DSA_MAX_PORTS; port++) {
			if (!(pdata->enabled_ports & (1 << port)))
				continue;
			if (strcmp(pdata->cd.port_names[port], "cpu"))
				continue;
			pdata->cd.netdev[port] = &pdata->netdev->dev;
			break;
		}
	}

6095 6096 6097
	if (!compat_info)
		return -EINVAL;

6098
	chip = mv88e6xxx_alloc_chip(dev);
6099 6100 6101 6102
	if (!chip) {
		err = -ENOMEM;
		goto out;
	}
6103

6104
	chip->info = compat_info;
6105

6106
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
6107
	if (err)
6108
		goto out;
6109

6110
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
6111 6112 6113 6114
	if (IS_ERR(chip->reset)) {
		err = PTR_ERR(chip->reset);
		goto out;
	}
6115 6116
	if (chip->reset)
		usleep_range(1000, 2000);
6117

6118
	err = mv88e6xxx_detect(chip);
6119
	if (err)
6120
		goto out;
6121

6122 6123
	mv88e6xxx_phy_init(chip);

6124 6125 6126 6127 6128 6129 6130
	if (chip->info->ops->get_eeprom) {
		if (np)
			of_property_read_u32(np, "eeprom-length",
					     &chip->eeprom_len);
		else
			chip->eeprom_len = pdata->eeprom_len;
	}
6131

6132
	mv88e6xxx_reg_lock(chip);
6133
	err = mv88e6xxx_switch_reset(chip);
6134
	mv88e6xxx_reg_unlock(chip);
6135 6136 6137
	if (err)
		goto out;

6138 6139 6140 6141 6142 6143
	if (np) {
		chip->irq = of_irq_get(np, 0);
		if (chip->irq == -EPROBE_DEFER) {
			err = chip->irq;
			goto out;
		}
6144 6145
	}

6146 6147 6148
	if (pdata)
		chip->irq = pdata->irq;

6149
	/* Has to be performed before the MDIO bus is created, because
6150
	 * the PHYs will link their interrupts to these interrupt
6151 6152
	 * controllers
	 */
6153
	mv88e6xxx_reg_lock(chip);
6154
	if (chip->irq > 0)
6155
		err = mv88e6xxx_g1_irq_setup(chip);
6156 6157
	else
		err = mv88e6xxx_irq_poll_setup(chip);
6158
	mv88e6xxx_reg_unlock(chip);
6159

6160 6161
	if (err)
		goto out;
6162

6163 6164
	if (chip->info->g2_irqs > 0) {
		err = mv88e6xxx_g2_irq_setup(chip);
6165
		if (err)
6166
			goto out_g1_irq;
6167 6168
	}

6169 6170 6171 6172 6173 6174 6175 6176
	err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
	if (err)
		goto out_g2_irq;

	err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
	if (err)
		goto out_g1_atu_prob_irq;

6177
	err = mv88e6xxx_mdios_register(chip, np);
6178
	if (err)
6179
		goto out_g1_vtu_prob_irq;
6180

6181
	err = mv88e6xxx_register_switch(chip);
6182 6183
	if (err)
		goto out_mdio;
6184

6185
	return 0;
6186 6187

out_mdio:
6188
	mv88e6xxx_mdios_unregister(chip);
6189
out_g1_vtu_prob_irq:
6190
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
6191
out_g1_atu_prob_irq:
6192
	mv88e6xxx_g1_atu_prob_irq_free(chip);
6193
out_g2_irq:
6194
	if (chip->info->g2_irqs > 0)
6195 6196
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
6197
	if (chip->irq > 0)
6198
		mv88e6xxx_g1_irq_free(chip);
6199 6200
	else
		mv88e6xxx_irq_poll_free(chip);
6201
out:
6202 6203 6204
	if (pdata)
		dev_put(pdata->netdev);

6205
	return err;
6206
}
6207 6208 6209 6210

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
6211
	struct mv88e6xxx_chip *chip = ds->priv;
6212

6213 6214
	if (chip->info->ptp_support) {
		mv88e6xxx_hwtstamp_free(chip);
6215
		mv88e6xxx_ptp_free(chip);
6216
	}
6217

6218
	mv88e6xxx_phy_destroy(chip);
6219
	mv88e6xxx_unregister_switch(chip);
6220
	mv88e6xxx_mdios_unregister(chip);
6221

6222 6223 6224 6225 6226 6227 6228
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
	mv88e6xxx_g1_atu_prob_irq_free(chip);

	if (chip->info->g2_irqs > 0)
		mv88e6xxx_g2_irq_free(chip);

	if (chip->irq > 0)
6229
		mv88e6xxx_g1_irq_free(chip);
6230 6231
	else
		mv88e6xxx_irq_poll_free(chip);
6232 6233 6234
}

static const struct of_device_id mv88e6xxx_of_match[] = {
6235 6236 6237 6238
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
6239 6240 6241 6242
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
6243 6244 6245 6246
	{
		.compatible = "marvell,mv88e6250",
		.data = &mv88e6xxx_table[MV88E6250],
	},
6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
6258
		.pm = &mv88e6xxx_pm_ops,
6259 6260 6261
	},
};

6262
mdio_module_driver(mv88e6xxx_driver);
6263 6264 6265 6266

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");