hw.c 81.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20
#include <linux/time.h>
21
#include <linux/bitops.h>
22
#include <linux/etherdevice.h>
M
Miaoqing Pan 已提交
23
#include <linux/gpio.h>
24 25
#include <asm/unaligned.h>

26
#include "hw.h"
27
#include "hw-ops.h"
28
#include "ar9003_mac.h"
29
#include "ar9003_mci.h"
30
#include "ar9003_phy.h"
31
#include "ath9k.h"
32

33
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
34

35 36 37 38 39
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

40
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
41
{
42
	struct ath_common *common = ath9k_hw_common(ah);
43
	struct ath9k_channel *chan = ah->curchan;
44
	unsigned int clockrate;
45

46 47 48
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
49
	else if (!chan) /* should really check for CCK instead */
50
		clockrate = ATH9K_CLOCK_RATE_CCK;
51
	else if (IS_CHAN_2GHZ(chan))
52 53 54
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
55
	else
56 57
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

58 59 60
	if (chan) {
		if (IS_CHAN_HT40(chan))
			clockrate *= 2;
61
		if (IS_CHAN_HALF_RATE(chan))
62
			clockrate /= 2;
63
		if (IS_CHAN_QUARTER_RATE(chan))
64 65 66
			clockrate /= 4;
	}

67
	common->clockrate = clockrate;
S
Sujith 已提交
68 69
}

70
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
71
{
72
	struct ath_common *common = ath9k_hw_common(ah);
73

74
	return usecs * common->clockrate;
S
Sujith 已提交
75
}
76

S
Sujith 已提交
77
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
78 79 80
{
	int i;

S
Sujith 已提交
81 82 83
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
84 85 86 87 88
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
89

90
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
91 92
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
93

S
Sujith 已提交
94
	return false;
95
}
96
EXPORT_SYMBOL(ath9k_hw_wait);
97

98 99 100
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
F
Felix Fietkau 已提交
101
	hw_delay /= 10;
102 103 104 105 106 107 108 109 110

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

111
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
112 113 114 115 116 117 118 119 120 121 122 123 124
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size)
{
	u32 *tmp_reg_list, *tmp_data;
	int i;

	tmp_reg_list = kmalloc(size * sizeof(u32), GFP_KERNEL);
	if (!tmp_reg_list) {
		dev_err(ah->dev, "%s: tmp_reg_list: alloc filed\n", __func__);
		return;
	}

	tmp_data = kmalloc(size * sizeof(u32), GFP_KERNEL);
	if (!tmp_data) {
		dev_err(ah->dev, "%s tmp_data: alloc filed\n", __func__);
		goto error_tmp_data;
	}

	for (i = 0; i < size; i++)
		tmp_reg_list[i] = array[i][0];

	REG_READ_MULTI(ah, tmp_reg_list, tmp_data, size);

	for (i = 0; i < size; i++)
		array[i][1] = tmp_data[i];

	kfree(tmp_data);
error_tmp_data:
	kfree(tmp_reg_list);
}

155 156 157 158 159 160 161 162 163 164 165 166
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

167
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
168
			   u8 phy, int kbps,
S
Sujith 已提交
169 170
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
171
{
S
Sujith 已提交
172
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
173

S
Sujith 已提交
174 175
	if (kbps == 0)
		return 0;
176

177
	switch (phy) {
S
Sujith 已提交
178
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
179
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
180
		if (shortPreamble)
S
Sujith 已提交
181 182 183 184
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
185
	case WLAN_RC_PHY_OFDM:
186
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
187 188 189 190 191 192
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
193 194
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
210 211
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
212 213 214
		txTime = 0;
		break;
	}
215

S
Sujith 已提交
216 217
	return txTime;
}
218
EXPORT_SYMBOL(ath9k_hw_computetxtime);
219

220
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
221 222
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
223
{
S
Sujith 已提交
224
	int8_t extoff;
225

S
Sujith 已提交
226 227 228 229
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
230 231
	}

232
	if (IS_CHAN_HT40PLUS(chan)) {
S
Sujith 已提交
233 234 235 236 237 238 239 240
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
241

S
Sujith 已提交
242 243
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
244
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
245
	centers->ext_center =
246
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
247 248
}

S
Sujith 已提交
249 250 251 252
/******************/
/* Chip Revisions */
/******************/

253
static void ath9k_hw_read_revisions(struct ath_hw *ah)
254
{
S
Sujith 已提交
255
	u32 val;
256

257 258 259
	if (ah->get_mac_revision)
		ah->hw_version.macRev = ah->get_mac_revision();

260 261 262 263
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
264 265
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
266
		if (!ah->get_mac_revision) {
267 268 269 270
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
271 272 273
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		return;
G
Gabor Juhos 已提交
274 275 276
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
277 278 279
	case AR9300_DEVID_AR953X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9531;
		return;
M
Miaoqing Pan 已提交
280 281
	case AR9300_DEVID_QCA956X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9561;
282
		return;
283 284
	}

S
Sujith 已提交
285
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
286

S
Sujith 已提交
287 288
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
289 290 291
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
292

293
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
294 295 296 297
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
298 299
	} else {
		if (!AR_SREV_9100(ah))
300
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
301

302
		ah->hw_version.macRev = val & AR_SREV_REVISION;
303

304
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
305
			ah->is_pciexpress = true;
S
Sujith 已提交
306
	}
307 308
}

S
Sujith 已提交
309 310 311 312
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

313
static void ath9k_hw_disablepcie(struct ath_hw *ah)
314
{
315
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
316
		return;
317

S
Sujith 已提交
318 319 320 321 322 323 324 325 326
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
327

S
Sujith 已提交
328
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
329 330
}

331
/* This should work for all families including legacy */
332
static bool ath9k_hw_chip_test(struct ath_hw *ah)
333
{
334
	struct ath_common *common = ath9k_hw_common(ah);
335
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
336
	u32 regHold[2];
J
Joe Perches 已提交
337 338 339
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
340
	int i, j, loop_max;
341

342 343 344 345 346 347 348
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
349 350
		u32 addr = regAddr[i];
		u32 wrData, rdData;
351

S
Sujith 已提交
352 353 354 355 356 357
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
358 359 360
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
361 362 363 364 365 366 367 368
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
369 370 371
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
372 373
				return false;
			}
374
		}
S
Sujith 已提交
375
		REG_WRITE(ah, regAddr[i], regHold[i]);
376
	}
S
Sujith 已提交
377
	udelay(100);
378

379 380 381
	return true;
}

382
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
383
{
384 385
	struct ath_common *common = ath9k_hw_common(ah);

386 387
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
388 389
	ah->config.cwm_ignore_extcca = 0;
	ah->config.analog_shiftreg = 1;
390

S
Sujith 已提交
391
	ah->config.rx_intr_mitigation = true;
392

393 394 395 396 397 398 399 400
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->config.rimt_last = 500;
		ah->config.rimt_first = 2000;
	} else {
		ah->config.rimt_last = 250;
		ah->config.rimt_first = 700;
	}

401 402 403
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
		ah->config.pll_pwrsave = 7;

404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
421
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439

	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
		     !ah->is_pciexpress)) {
			ah->config.serialize_regmode = SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode = SER_REG_MODE_OFF;
		}
	}

	ath_dbg(common, RESET, "serialize_regmode is %d\n",
		ah->config.serialize_regmode);

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
440 441
}

442
static void ath9k_hw_init_defaults(struct ath_hw *ah)
443
{
444 445 446 447 448
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

449 450
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
451

452 453
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
			       AR_STA_ID1_MCAST_KSRCH;
454 455
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
456

457
	ah->slottime = ATH9K_SLOT_TIME_9;
458
	ah->globaltxtimeout = (u32) -1;
459
	ah->power_mode = ATH9K_PM_UNDEFINED;
460
	ah->htc_reset_init = true;
461

462
	ah->tpc_enabled = false;
L
Lorenzo Bianconi 已提交
463

464 465 466 467 468 469 470 471
	ah->ani_function = ATH9K_ANI_ALL;
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
	else
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
472 473
}

474
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
475
{
476
	struct ath_common *common = ath9k_hw_common(ah);
477 478 479
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
480
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
481 482 483

	sum = 0;
	for (i = 0; i < 3; i++) {
484
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
485
		sum += eeval;
486 487
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
488
	}
489 490 491 492 493 494 495 496 497 498
	if (!is_valid_ether_addr(common->macaddr)) {
		ath_err(common,
			"eeprom contains invalid mac address: %pM\n",
			common->macaddr);

		random_ether_addr(common->macaddr);
		ath_err(common,
			"random mac address will be used: %pM\n",
			common->macaddr);
	}
499 500 501 502

	return 0;
}

503
static int ath9k_hw_post_init(struct ath_hw *ah)
504
{
S
Sujith Manoharan 已提交
505
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
506
	int ecode;
507

S
Sujith Manoharan 已提交
508
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
509 510 511
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
512

513 514 515 516 517
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
518

519
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
520 521
	if (ecode != 0)
		return ecode;
522

523
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
524 525
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
526

527
	ath9k_hw_ani_init(ah);
528

529 530 531 532
	/*
	 * EEPROM needs to be initialized before we do this.
	 * This is required for regulatory compliance.
	 */
533
	if (AR_SREV_9300_20_OR_LATER(ah)) {
534 535
		u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
		if ((regdmn & 0xF0) == CTL_FCC) {
536 537
			ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
			ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
538 539 540
		}
	}

541 542 543
	return 0;
}

544
static int ath9k_hw_attach_ops(struct ath_hw *ah)
545
{
546 547 548 549 550
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
551 552
}

553 554
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
555
{
556
	struct ath_common *common = ath9k_hw_common(ah);
557
	int r = 0;
558

559 560
	ath9k_hw_read_revisions(ah);

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9330:
	case AR_SREV_VERSION_9485:
	case AR_SREV_VERSION_9340:
	case AR_SREV_VERSION_9462:
	case AR_SREV_VERSION_9550:
	case AR_SREV_VERSION_9565:
577
	case AR_SREV_VERSION_9531:
M
Miaoqing Pan 已提交
578
	case AR_SREV_VERSION_9561:
579 580 581 582 583 584 585 586
		break;
	default:
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
		return -EOPNOTSUPP;
	}

587 588 589 590 591
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
592 593 594 595 596
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->WARegVal = REG_READ(ah, AR_WA);
		ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
				 AR_WA_ASPM_TIMER_BASED_DISABLE);
	}
597

598
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
599
		ath_err(common, "Couldn't reset chip\n");
600
		return -EIO;
601 602
	}

603 604 605 606 607
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

608 609 610
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

611 612 613
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
614

615
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
616
		ath_err(common, "Couldn't wakeup chip\n");
617
		return -EIO;
618 619
	}

620
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
621
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
622 623
		ah->is_pciexpress = false;

624 625 626
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

627
	if (!ah->is_pciexpress)
628 629
		ath9k_hw_disablepcie(ah);

630
	r = ath9k_hw_post_init(ah);
631
	if (r)
632
		return r;
633 634

	ath9k_hw_init_mode_gain_regs(ah);
635 636 637 638
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

639 640
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
641
		ath_err(common, "Failed to initialize MAC address\n");
642
		return r;
643 644
	}

645
	ath9k_hw_init_hang_checks(ah);
646

647 648
	common->state = ATH_HW_INITIALIZED;

649
	return 0;
650 651
}

652
int ath9k_hw_init(struct ath_hw *ah)
653
{
654 655
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
656

657
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
658 659 660 661 662 663 664 665
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
666 667
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
668
	case AR2427_DEVID_PCIE:
669
	case AR9300_DEVID_PCIE:
670
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
671
	case AR9300_DEVID_AR9330:
672
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
673
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
674
	case AR9300_DEVID_AR9580:
675
	case AR9300_DEVID_AR9462:
676
	case AR9485_DEVID_AR1111:
677
	case AR9300_DEVID_AR9565:
678
	case AR9300_DEVID_AR953X:
M
Miaoqing Pan 已提交
679
	case AR9300_DEVID_QCA956X:
680 681 682 683
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
684 685
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
686 687
		return -EOPNOTSUPP;
	}
688

689 690
	ret = __ath9k_hw_init(ah);
	if (ret) {
691 692 693
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
694 695
		return ret;
	}
696

697 698
	ath_dynack_init(ah);

699
	return 0;
700
}
701
EXPORT_SYMBOL(ath9k_hw_init);
702

703
static void ath9k_hw_init_qos(struct ath_hw *ah)
704
{
S
Sujith 已提交
705 706
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
707 708
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
709

S
Sujith 已提交
710 711 712 713 714 715 716 717 718 719
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
720 721

	REGWRITE_BUFFER_FLUSH(ah);
722 723
}

724
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
725
{
726 727 728
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

729 730 731
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
732

733 734
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

735
		udelay(100);
736

737 738 739 740 741 742 743 744
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

745
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
746 747 748
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

749
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
750
			      struct ath9k_channel *chan)
751
{
752 753
	u32 pll;

754 755
	pll = ath9k_hw_compute_pll_control(ah, chan);

756
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
757 758 759 760 761 762 763
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
764

765 766 767 768 769 770
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
771 772

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
773 774 775
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
776
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
777
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
778

779
		/* program BB PLL phase_shift to 0x6 */
780
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
781 782 783 784
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
785
		udelay(1000);
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

806 807
		REG_WRITE(ah, AR_RTC_PLL_CONTROL,
			  pll | AR_RTC_9300_PLL_BYPASS);
808 809 810 811 812 813 814 815 816 817 818 819
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
M
Miaoqing Pan 已提交
820 821
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
		   AR_SREV_9561(ah)) {
822 823
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

824 825
		REG_WRITE(ah, AR_RTC_PLL_CONTROL,
			  pll | AR_RTC_9300_SOC_PLL_BYPASS);
826 827 828 829 830 831
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
M
Miaoqing Pan 已提交
832
			if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
833 834 835 836 837 838 839 840
				pll2_divint = 0x1c;
				pll2_divfrac = 0xa3d2;
				refdiv = 1;
			} else {
				pll2_divint = 0x54;
				pll2_divfrac = 0x1eb85;
				refdiv = 3;
			}
841
		} else {
842 843 844 845 846 847
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
M
Miaoqing Pan 已提交
848 849 850
				pll2_divfrac = (AR_SREV_9531(ah) ||
						AR_SREV_9561(ah)) ?
						0x26665 : 0x26666;
851 852
				refdiv = 1;
			}
853 854 855
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
M
Miaoqing Pan 已提交
856
		if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
857 858 859
			regval |= (0x1 << 22);
		else
			regval |= (0x1 << 16);
860 861 862 863 864 865 866 867
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
868
		if (AR_SREV_9340(ah))
869 870 871 872 873
			regval = (regval & 0x80071fff) |
				(0x1 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x18 << 19);
M
Miaoqing Pan 已提交
874
		else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
875 876 877 878
			regval = (regval & 0x01c00fff) |
				(0x1 << 31) |
				(0x2 << 29) |
				(0xa << 25) |
M
Miaoqing Pan 已提交
879 880 881 882 883
				(0x1 << 19);

			if (AR_SREV_9531(ah))
				regval |= (0x6 << 12);
		} else
884 885 886 887 888
			regval = (regval & 0x80071fff) |
				(0x3 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x60 << 19);
889
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
890

M
Miaoqing Pan 已提交
891
		if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
892 893 894 895 896 897
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
		else
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);

898
		udelay(1000);
899
	}
900

901 902
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
903
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
904

905 906
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
907 908
		udelay(1000);

909 910
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
911 912
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
913 914
	}

S
Sujith 已提交
915 916 917
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
918 919
}

920
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
921
					  enum nl80211_iftype opmode)
922
{
923
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
924
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
925 926 927 928
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
929

M
Miaoqing Pan 已提交
930 931
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
	    AR_SREV_9561(ah))
932 933
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

934 935 936 937 938 939
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
940

941 942 943 944 945 946
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
947

948 949 950 951
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
952

S
Sujith 已提交
953 954
	ENABLE_REGWRITE_BUFFER(ah);

955
	REG_WRITE(ah, AR_IMR, imr_reg);
956 957
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
958

S
Sujith 已提交
959 960
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
961
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
962 963
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
964

S
Sujith 已提交
965 966
	REGWRITE_BUFFER_FLUSH(ah);

967 968 969 970 971 972
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
973 974
}

975 976 977 978 979 980 981
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

982
void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
983
{
984 985 986
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
987 988
}

989
void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
990
{
991 992 993 994 995
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

996
void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
997 998 999 1000
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1001
}
S
Sujith 已提交
1002

1003
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1004 1005
{
	if (tu > 0xFFFF) {
1006 1007
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
1008
		ah->globaltxtimeout = (u32) -1;
1009 1010 1011
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1012
		ah->globaltxtimeout = tu;
1013 1014 1015 1016
		return true;
	}
}

1017
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1018
{
1019 1020
	struct ath_common *common = ath9k_hw_common(ah);
	const struct ath9k_channel *chan = ah->curchan;
1021
	int acktimeout, ctstimeout, ack_offset = 0;
1022
	int slottime;
1023
	int sifstime;
1024 1025
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
1026

1027
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
1028
		ah->misc_mode);
1029

1030 1031 1032
	if (!chan)
		return;

1033
	if (ah->misc_mode != 0)
1034
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
1035

1036 1037 1038 1039
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
1040 1041
	tx_lat = 54;

1042 1043 1044 1045 1046
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1047 1048 1049 1050 1051 1052 1053
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1054
		sifstime = 32;
1055
		ack_offset = 16;
1056 1057 1058
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1059
		rx_lat = (rx_lat * 4) - 1;
1060 1061 1062 1063
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1064
		sifstime = 64;
1065
		ack_offset = 32;
1066 1067
		slottime = 21;
	} else {
1068 1069 1070 1071 1072 1073 1074 1075
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1076 1077 1078 1079 1080
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1081

1082
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1083 1084
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
1085
	ctstimeout = acktimeout;
1086 1087 1088

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1089
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1090 1091 1092 1093
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1094
	if (IS_CHAN_2GHZ(chan) &&
1095
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1096
		acktimeout += 64 - sifstime - ah->slottime;
1097 1098 1099
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1100 1101 1102 1103 1104 1105 1106 1107
	if (ah->dynack.enabled) {
		acktimeout = ah->dynack.ackto;
		ctstimeout = acktimeout;
		slottime = (acktimeout - 3) / 2;
	} else {
		ah->dynack.ackto = acktimeout;
	}

1108 1109
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1110
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1111
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1112 1113
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1114 1115 1116 1117 1118 1119 1120 1121

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1122
}
1123
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1124

S
Sujith 已提交
1125
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1126
{
1127 1128
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1129
	if (common->state < ATH_HW_INITIALIZED)
1130
		return;
1131

1132
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1133
}
S
Sujith 已提交
1134
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1135 1136 1137 1138 1139

/*******/
/* INI */
/*******/

1140
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1141 1142 1143
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

F
Felix Fietkau 已提交
1144
	if (IS_CHAN_2GHZ(chan))
1145 1146 1147 1148 1149 1150 1151
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1152 1153 1154 1155
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1156
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1157
{
1158
	struct ath_common *common = ath9k_hw_common(ah);
1159
	int txbuf_size;
S
Sujith 已提交
1160

S
Sujith 已提交
1161 1162
	ENABLE_REGWRITE_BUFFER(ah);

1163 1164 1165
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1166 1167
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1168

1169 1170 1171
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1172
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1173

S
Sujith 已提交
1174 1175
	REGWRITE_BUFFER_FLUSH(ah);

1176 1177 1178 1179 1180
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1181 1182
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1183

S
Sujith 已提交
1184
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1185

1186 1187 1188
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1189
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1190

1191 1192 1193
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1194 1195
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1196 1197 1198 1199 1200 1201 1202 1203
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1204 1205 1206 1207
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1208
	if (AR_SREV_9285(ah)) {
1209 1210 1211 1212
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1213 1214 1215 1216 1217 1218
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1219
	}
1220

1221 1222 1223
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1224 1225
	REGWRITE_BUFFER_FLUSH(ah);

1226 1227
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1228 1229
}

1230
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1231
{
1232 1233
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1234

1235
	ENABLE_REG_RMW_BUFFER(ah);
S
Sujith 已提交
1236
	switch (opmode) {
1237
	case NL80211_IFTYPE_ADHOC:
1238 1239 1240 1241 1242 1243
		if (!AR_SREV_9340_13(ah)) {
			set |= AR_STA_ID1_ADHOC;
			REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
			break;
		}
		/* fall through */
1244
	case NL80211_IFTYPE_MESH_POINT:
1245 1246 1247
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1248
	case NL80211_IFTYPE_STATION:
1249
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1250
		break;
1251
	default:
1252 1253
		if (!ah->is_monitoring)
			set = 0;
1254
		break;
S
Sujith 已提交
1255
	}
1256
	REG_RMW(ah, AR_STA_ID1, set, mask);
1257
	REG_RMW_BUFFER_FLUSH(ah);
S
Sujith 已提交
1258 1259
}

1260 1261
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
/* AR9330 WAR:
 * call external reset function to reset WMAC if:
 * - doing a cold reset
 * - we have pending frames in the TX queues.
 */
static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
{
	int i, npend = 0;

	for (i = 0; i < AR_NUM_QCU; i++) {
		npend = ath9k_hw_numtxpending(ah, i);
		if (npend)
			break;
	}

	if (ah->external_reset &&
	    (npend || type == ATH9K_RESET_COLD)) {
		int reset_err = 0;

		ath_dbg(ath9k_hw_common(ah), RESET,
			"reset MAC via external reset\n");

		reset_err = ah->external_reset();
		if (reset_err) {
			ath_err(ath9k_hw_common(ah),
				"External reset failed, err=%d\n",
				reset_err);
			return false;
		}

		REG_WRITE(ah, AR_RTC_RESET, 1);
	}

	return true;
}

1313
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1314 1315 1316 1317
{
	u32 rst_flags;
	u32 tmpReg;

1318
	if (AR_SREV_9100(ah)) {
1319 1320
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1321 1322 1323
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1324 1325
	ENABLE_REGWRITE_BUFFER(ah);

1326 1327 1328 1329 1330
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1331 1332 1333 1334 1335 1336 1337 1338
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1339 1340 1341 1342 1343 1344 1345
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1346
			u32 val;
S
Sujith 已提交
1347
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1348 1349 1350 1351 1352 1353 1354

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1355 1356 1357 1358 1359 1360 1361
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1362
	if (AR_SREV_9330(ah)) {
1363 1364
		if (!ath9k_hw_ar9330_reset_war(ah, type))
			return false;
1365 1366
	}

1367
	if (ath9k_hw_mci_is_enabled(ah))
1368
		ar9003_mci_check_gpm_offset(ah);
1369

1370
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1371 1372 1373

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith Manoharan 已提交
1374 1375 1376
	if (AR_SREV_9300_20_OR_LATER(ah))
		udelay(50);
	else if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
1377
		mdelay(10);
S
Sujith Manoharan 已提交
1378 1379
	else
		udelay(100);
S
Sujith 已提交
1380

1381
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1382
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1383
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1396
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1397
{
S
Sujith 已提交
1398 1399
	ENABLE_REGWRITE_BUFFER(ah);

1400 1401 1402 1403 1404
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1405 1406 1407
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1408
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1409 1410
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1411
	REG_WRITE(ah, AR_RTC_RESET, 0);
1412

S
Sujith 已提交
1413 1414
	REGWRITE_BUFFER_FLUSH(ah);

1415
	udelay(2);
1416 1417

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1418 1419
		REG_WRITE(ah, AR_RC, 0);

1420
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1421 1422 1423 1424

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1425 1426
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1427
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1428
		return false;
1429 1430
	}

S
Sujith 已提交
1431 1432 1433
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1434
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1435
{
1436
	bool ret = false;
1437

1438 1439 1440 1441 1442
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1443 1444 1445
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1446 1447 1448
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1449 1450
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1451
		ret = ath9k_hw_set_reset_power_on(ah);
1452
		if (ret)
1453
			ah->reset_power_on = true;
1454
		break;
S
Sujith 已提交
1455 1456
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1457 1458
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1459
	default:
1460
		break;
S
Sujith 已提交
1461
	}
1462 1463

	return ret;
1464 1465
}

1466
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1467
				struct ath9k_channel *chan)
1468
{
1469 1470 1471 1472 1473 1474 1475
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1476 1477 1478
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1479 1480

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1481
		return false;
1482

1483
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1484
		return false;
1485

1486
	ah->chip_fullsleep = false;
1487 1488 1489

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1490
	ath9k_hw_init_pll(ah, chan);
1491

S
Sujith 已提交
1492
	return true;
1493 1494
}

1495
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1496
				    struct ath9k_channel *chan)
1497
{
1498
	struct ath_common *common = ath9k_hw_common(ah);
1499 1500
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1501
	u8 ini_reloaded = 0;
1502
	u32 qnum;
1503
	int r;
1504

1505
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1506 1507 1508
		u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
		band_switch = !!(flags_diff & CHANNEL_5GHZ);
		mode_diff = !!(flags_diff & ~CHANNEL_HT);
1509
	}
1510 1511 1512

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1513
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1514
				"Transmit frames pending on queue %d\n", qnum);
1515 1516 1517 1518
			return false;
		}
	}

1519
	if (!ath9k_hw_rfbus_req(ah)) {
1520
		ath_err(common, "Could not kill baseband RX\n");
1521 1522 1523
		return false;
	}

1524
	if (band_switch || mode_diff) {
1525 1526 1527
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1528 1529
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1530 1531 1532 1533 1534 1535 1536

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1537
	ath9k_hw_set_channel_regs(ah, chan);
1538

1539
	r = ath9k_hw_rf_set_freq(ah, chan);
1540
	if (r) {
1541
		ath_err(common, "Failed to set channel\n");
1542
		return false;
1543
	}
1544
	ath9k_hw_set_clockrate(ah);
1545
	ath9k_hw_apply_txpower(ah, chan, false);
1546

F
Felix Fietkau 已提交
1547
	ath9k_hw_set_delta_slope(ah, chan);
1548
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1549

1550 1551
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1552

1553 1554
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1555

1556 1557 1558
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1559
		ah->ah_flags &= ~AH_FASTCC;
1560 1561
	}

S
Sujith 已提交
1562 1563 1564
	return true;
}

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
void ath9k_hw_check_nav(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);
	u32 val;

	val = REG_READ(ah, AR_NAV);
	if (val != 0xdeadbeef && val > 0x7fff) {
		ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
		REG_WRITE(ah, AR_NAV, 0);
	}
}
EXPORT_SYMBOL(ath9k_hw_check_nav);

1592
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1593
{
1594
	int count = 50;
1595
	u32 reg, last_val;
1596

1597 1598 1599
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1600
	if (AR_SREV_9285_12_OR_LATER(ah))
1601 1602
		return true;

1603
	last_val = REG_READ(ah, AR_OBS_BUS_1);
1604 1605
	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
1606 1607
		if (reg != last_val)
			return true;
J
Johannes Berg 已提交
1608

1609
		udelay(1);
1610
		last_val = reg;
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1623

1624
	return false;
J
Johannes Berg 已提交
1625
}
1626
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1627

1628 1629 1630 1631 1632 1633 1634 1635
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
1636 1637 1638 1639
		if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
			ah->sw_mgmt_crypto_tx = true;
		else
			ah->sw_mgmt_crypto_tx = false;
1640
		ah->sw_mgmt_crypto_rx = false;
1641 1642 1643 1644 1645 1646
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1647 1648
		ah->sw_mgmt_crypto_tx = true;
		ah->sw_mgmt_crypto_rx = true;
1649
	} else {
1650 1651
		ah->sw_mgmt_crypto_tx = true;
		ah->sw_mgmt_crypto_rx = true;
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1662
	REG_RMW(ah, AR_STA_ID1, macStaId1
1663
		  | AR_STA_ID1_RTS_USE_DEF
1664 1665
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
M
Miaoqing Pan 已提交
1722 1723
			 AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
			 AR_SREV_9561(ah))
1724 1725 1726 1727 1728 1729 1730
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1731 1732 1733 1734 1735 1736 1737
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1738
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1753 1754 1755 1756
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1757
	/*
F
Felix Fietkau 已提交
1758
	 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
1759
	 */
F
Felix Fietkau 已提交
1760
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1761
	    ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
F
Felix Fietkau 已提交
1762
		goto fail;
1763 1764 1765 1766 1767 1768 1769 1770

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1771
	if (AR_SREV_9462(ah) && (ah->caldata &&
1772 1773 1774
				 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
1775 1776 1777 1778 1779 1780 1781 1782 1783
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1784
	if (ath9k_hw_mci_is_enabled(ah))
1785
		ar9003_mci_2g5g_switch(ah, false);
1786

1787 1788 1789
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1790 1791 1792 1793 1794 1795 1796 1797
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
{
	struct timespec ts;
	s64 usec;

	if (!cur) {
		getrawmonotonic(&ts);
		cur = &ts;
	}

	usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
	usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;

	return (u32) usec;
}
EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);

1815
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1816
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1817
{
1818
	struct ath_common *common = ath9k_hw_common(ah);
1819 1820 1821
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1822
	u64 tsf = 0;
1823
	s64 usec = 0;
1824
	int r;
1825
	bool start_mci_reset = false;
1826 1827
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1828
	if (ath9k_hw_mci_is_enabled(ah)) {
1829 1830 1831
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1832 1833
	}

1834
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1835
		return -EIO;
1836

1837 1838
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1839

1840
	ah->caldata = caldata;
1841
	if (caldata && (chan->channel != caldata->channel ||
F
Felix Fietkau 已提交
1842
			chan->channelFlags != caldata->channelFlags)) {
1843 1844 1845
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1846
	} else if (caldata) {
1847
		clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
1848
	}
1849
	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
1850

1851 1852 1853 1854
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1855 1856
	}

S
Sujith Manoharan 已提交
1857
	if (ath9k_hw_mci_is_enabled(ah))
1858
		ar9003_mci_stop_bt(ah, save_fullsleep);
1859

1860 1861 1862 1863 1864 1865
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

1866 1867
	/* Save TSF before chip reset, a cold reset clears it */
	tsf = ath9k_hw_gettsf64(ah);
1868
	usec = ktime_to_us(ktime_get_raw());
S
Sujith 已提交
1869

1870 1871 1872 1873 1874 1875
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1876 1877
	ah->paprd_table_write_done = false;

1878
	/* Only required on the first reset */
1879 1880 1881 1882 1883 1884 1885
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1886
	if (!ath9k_hw_chip_reset(ah, chan)) {
1887
		ath_err(common, "Chip reset failed\n");
1888
		return -EINVAL;
1889 1890
	}

1891
	/* Only required on the first reset */
1892 1893 1894 1895 1896 1897 1898 1899
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1900
	/* Restore TSF */
1901
	usec = ktime_to_us(ktime_get_raw()) - usec;
1902
	ath9k_hw_settsf64(ah, tsf + usec);
S
Sujith 已提交
1903

1904
	if (AR_SREV_9280_20_OR_LATER(ah))
1905
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1906

S
Sujith 已提交
1907 1908 1909
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1910
	r = ath9k_hw_process_ini(ah, chan);
1911 1912
	if (r)
		return r;
1913

1914 1915
	ath9k_hw_set_rfmode(ah, chan);

S
Sujith Manoharan 已提交
1916
	if (ath9k_hw_mci_is_enabled(ah))
1917 1918
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1930
	ath9k_hw_init_mfp(ah);
1931

F
Felix Fietkau 已提交
1932
	ath9k_hw_set_delta_slope(ah, chan);
1933
	ath9k_hw_spur_mitigate_freq(ah, chan);
1934
	ah->eep_ops->set_board_values(ah, chan);
1935

1936
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1937

1938
	r = ath9k_hw_rf_set_freq(ah, chan);
1939 1940
	if (r)
		return r;
1941

1942 1943
	ath9k_hw_set_clockrate(ah);

1944
	ath9k_hw_init_queues(ah);
1945
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1946
	ath9k_hw_ani_cache_ini_regs(ah);
1947 1948
	ath9k_hw_init_qos(ah);

1949
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1950
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1951

1952
	ath9k_hw_init_global_settings(ah);
1953

1954 1955 1956 1957 1958 1959 1960
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1961 1962
	}

1963
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1964 1965 1966

	ath9k_hw_set_dma(ah);

1967 1968
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
1969

1970
	ENABLE_REG_RMW_BUFFER(ah);
S
Sujith 已提交
1971
	if (ah->config.rx_intr_mitigation) {
1972 1973
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
1974 1975
	}

1976 1977 1978 1979
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}
1980
	REG_RMW_BUFFER_FLUSH(ah);
1981

1982 1983
	ath9k_hw_init_bb(ah, chan);

1984
	if (caldata) {
1985 1986
		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
1987
	}
1988
	if (!ath9k_hw_init_cal(ah, chan))
1989
		return -EIO;
1990

S
Sujith Manoharan 已提交
1991
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
1992
		return -EIO;
1993

S
Sujith 已提交
1994
	ENABLE_REGWRITE_BUFFER(ah);
1995

1996
	ath9k_hw_restore_chainmask(ah);
1997 1998
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1999 2000
	REGWRITE_BUFFER_FLUSH(ah);

2001 2002
	ath9k_hw_gen_timer_start_tsf2(ah);

2003
	ath9k_hw_init_desc(ah);
2004

2005
	if (ath9k_hw_btcoex_is_enabled(ah))
2006 2007
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
2008
	if (ath9k_hw_mci_is_enabled(ah))
2009
		ar9003_mci_check_bt(ah);
2010

2011 2012 2013 2014
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, chan);
		ath9k_hw_start_nfcal(ah, true);
	}
2015

2016
	if (AR_SREV_9300_20_OR_LATER(ah))
2017
		ar9003_hw_bb_watchdog_config(ah);
2018 2019

	if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
2020 2021
		ar9003_hw_disable_phy_restart(ah);

2022 2023
	ath9k_hw_apply_gpio_override(ah);

2024
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
2025 2026
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

2027 2028
	if (ah->hw->conf.radar_enabled) {
		/* set HW specific DFS configuration */
2029
		ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
2030 2031 2032
		ath9k_hw_set_radar_params(ah);
	}

2033
	return 0;
2034
}
2035
EXPORT_SYMBOL(ath9k_hw_reset);
2036

S
Sujith 已提交
2037 2038 2039 2040
/******************************/
/* Power Management (Chipset) */
/******************************/

2041 2042 2043 2044
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2045
static void ath9k_set_power_sleep(struct ath_hw *ah)
2046
{
S
Sujith 已提交
2047
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2048

2049
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2050 2051 2052
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
2053 2054 2055 2056
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
2057

2058 2059 2060 2061 2062 2063
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

2064
	if (ath9k_hw_mci_is_enabled(ah))
2065
		udelay(100);
2066

2067 2068
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2069

2070 2071 2072 2073
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
2074
	}
2075 2076

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
2077 2078
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2079 2080
}

2081 2082 2083 2084 2085
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2086
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
2087
{
2088
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2089

S
Sujith 已提交
2090
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2091

2092 2093 2094 2095 2096
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2097

2098 2099 2100 2101 2102 2103 2104 2105 2106
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2107 2108 2109
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2110 2111 2112 2113
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2114
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2115

2116
		if (ath9k_hw_mci_is_enabled(ah))
2117
			udelay(30);
2118
	}
2119 2120 2121 2122

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2123 2124
}

2125
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2126
{
S
Sujith 已提交
2127 2128
	u32 val;
	int i;
2129

2130 2131 2132 2133 2134 2135
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2136 2137 2138 2139
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2140
		}
2141 2142 2143 2144 2145 2146 2147 2148 2149
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
2150
	if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
2151
		mdelay(10);
2152 2153
	else
		udelay(50);
2154

2155 2156 2157 2158 2159
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2160 2161
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2162 2163 2164 2165 2166 2167
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2168 2169
	}

2170 2171 2172
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2173
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2174

S
Sujith 已提交
2175
	return true;
2176 2177
}

2178
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2179
{
2180
	struct ath_common *common = ath9k_hw_common(ah);
2181
	int status = true;
S
Sujith 已提交
2182 2183 2184 2185 2186 2187 2188
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2189 2190 2191
	if (ah->power_mode == mode)
		return status;

2192
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2193
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2194 2195 2196

	switch (mode) {
	case ATH9K_PM_AWAKE:
2197
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2198 2199
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2200
		if (ath9k_hw_mci_is_enabled(ah))
2201
			ar9003_mci_set_full_sleep(ah);
2202

2203
		ath9k_set_power_sleep(ah);
2204
		ah->chip_fullsleep = true;
S
Sujith 已提交
2205 2206
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2207
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2208
		break;
2209
	default:
2210
		ath_err(common, "Unknown power mode %u\n", mode);
2211 2212
		return false;
	}
2213
	ah->power_mode = mode;
S
Sujith 已提交
2214

2215 2216 2217 2218 2219
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2220 2221 2222

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2223

S
Sujith 已提交
2224
	return status;
2225
}
2226
EXPORT_SYMBOL(ath9k_hw_setpower);
2227

S
Sujith 已提交
2228 2229 2230 2231
/*******************/
/* Beacon Handling */
/*******************/

2232
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2233 2234 2235
{
	int flags = 0;

S
Sujith 已提交
2236 2237
	ENABLE_REGWRITE_BUFFER(ah);

2238
	switch (ah->opmode) {
2239
	case NL80211_IFTYPE_ADHOC:
2240 2241
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2242
	case NL80211_IFTYPE_MESH_POINT:
2243
	case NL80211_IFTYPE_AP:
2244 2245 2246 2247 2248
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2249 2250 2251
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2252
	default:
2253 2254
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2255 2256
		return;
		break;
2257 2258
	}

2259 2260 2261
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2262

S
Sujith 已提交
2263 2264
	REGWRITE_BUFFER_FLUSH(ah);

2265 2266
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2267
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2268

2269
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2270
				    const struct ath9k_beacon_state *bs)
2271 2272
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2273
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2274
	struct ath_common *common = ath9k_hw_common(ah);
2275

S
Sujith 已提交
2276 2277
	ENABLE_REGWRITE_BUFFER(ah);

2278 2279 2280
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
	REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
2281

S
Sujith 已提交
2282 2283
	REGWRITE_BUFFER_FLUSH(ah);

2284 2285 2286
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2287
	beaconintval = bs->bs_intval;
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2301 2302 2303 2304
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2305

S
Sujith 已提交
2306 2307
	ENABLE_REGWRITE_BUFFER(ah);

2308 2309
	REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
	REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
2310

S
Sujith 已提交
2311 2312 2313
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2314

S
Sujith 已提交
2315 2316 2317 2318
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2319

S
Sujith 已提交
2320 2321
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2322

2323 2324
	REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
	REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
2325

S
Sujith 已提交
2326 2327
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2328 2329 2330
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2331

2332 2333
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2334
}
2335
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2336

S
Sujith 已提交
2337 2338 2339 2340
/*******************/
/* HW Capabilities */
/*******************/

2341 2342 2343 2344 2345 2346 2347 2348 2349
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2367 2368
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2369 2370
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2371
		return true;
Z
Zefir Kurtisi 已提交
2372 2373 2374 2375 2376
	default:
		return false;
	}
}

2377
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2378
{
2379
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2380
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2381
	struct ath_common *common = ath9k_hw_common(ah);
2382

2383
	u16 eeval;
2384
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2385

S
Sujith 已提交
2386
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2387
	regulatory->current_rd = eeval;
2388

2389
	if (ah->opmode != NL80211_IFTYPE_AP &&
2390
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2391 2392 2393 2394 2395
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2396 2397
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2398
	}
2399

S
Sujith 已提交
2400
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2401 2402 2403 2404 2405 2406

	if (eeval & AR5416_OPFLAGS_11A) {
		if (ah->disable_5ghz)
			ath_warn(common, "disabling 5GHz band\n");
		else
			pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2407 2408
	}

2409 2410 2411 2412 2413 2414
	if (eeval & AR5416_OPFLAGS_11G) {
		if (ah->disable_2ghz)
			ath_warn(common, "disabling 2GHz band\n");
		else
			pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
	}
2415

2416 2417 2418 2419
	if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
		ath_err(common, "both bands are disabled\n");
		return -EINVAL;
	}
S
Sujith 已提交
2420

2421 2422 2423 2424
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2425
		pCap->chip_chainmask = 1;
2426
	else if (!AR_SREV_9280_20_OR_LATER(ah))
2427 2428 2429 2430 2431 2432
		pCap->chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) ||
		 AR_SREV_9340(ah) ||
		 AR_SREV_9462(ah) ||
		 AR_SREV_9531(ah))
		pCap->chip_chainmask = 3;
2433
	else
2434
		pCap->chip_chainmask = 7;
2435

S
Sujith 已提交
2436
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2437 2438 2439 2440
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2441
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2442 2443 2444
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2445
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2446 2447
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2448
	else
2449
		/* Use rx_chainmask from EEPROM. */
2450
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2451

2452 2453
	pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
2454 2455
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2456

2457
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2458

2459 2460 2461 2462
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2463 2464
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2465
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2466 2467 2468
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2469

2470 2471
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2472 2473
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2474 2475 2476 2477
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2478
	else if (AR_SREV_9285_12_OR_LATER(ah))
2479
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2480
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2481 2482 2483
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2484

2485
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2486
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2487
	else
S
Sujith 已提交
2488
		pCap->rts_aggr_limit = (8 * 1024);
2489

J
Johannes Berg 已提交
2490
#ifdef CONFIG_ATH9K_RFKILL
2491 2492 2493 2494 2495 2496
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2497 2498

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2499
	}
S
Sujith 已提交
2500
#endif
2501
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2502 2503 2504
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2505

2506
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2507 2508 2509
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2510

2511
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2512
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
M
Miaoqing Pan 已提交
2513 2514
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
		    !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
2515 2516
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2517 2518 2519
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2520
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2521
		pCap->txs_len = sizeof(struct ar9003_txs);
2522 2523
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2524
		if (AR_SREV_9280_20(ah))
2525
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2526
	}
2527

2528 2529 2530
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

M
Miaoqing Pan 已提交
2531 2532 2533
	if (AR_SREV_9561(ah))
		ah->ent_mode = 0x3BDA000;
	else if (AR_SREV_9300_20_OR_LATER(ah))
2534 2535
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2536
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2537 2538
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2539
	if (AR_SREV_9285(ah)) {
2540 2541 2542
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2543
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2544
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2545 2546
				ath_info(common, "Enable LNA combining\n");
			}
2547
		}
2548 2549
	}

2550 2551 2552 2553 2554
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2555
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2556
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2557
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2558
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2559 2560
			ath_info(common, "Enable LNA combining\n");
		}
2561
	}
2562

Z
Zefir Kurtisi 已提交
2563 2564 2565
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2578
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2579 2580 2581
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2582
		if (AR_SREV_9462_20_OR_LATER(ah))
2583 2584 2585
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

S
Sujith Manoharan 已提交
2586 2587 2588 2589
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

2590 2591 2592 2593 2594 2595 2596
#ifdef CONFIG_ATH9K_WOW
	if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah))
		ah->wow.max_patterns = MAX_NUM_PATTERN;
	else
		ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY;
#endif

2597
	return 0;
2598 2599
}

S
Sujith 已提交
2600 2601 2602
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2603

2604
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2605 2606 2607 2608
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2609

S
Sujith 已提交
2610 2611 2612 2613 2614 2615
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2616

S
Sujith 已提交
2617
	gpio_shift = (gpio % 6) * 5;
2618

S
Sujith 已提交
2619 2620 2621 2622
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2623
	} else {
S
Sujith 已提交
2624 2625 2626 2627 2628
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2629 2630 2631
	}
}

2632
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2633
{
S
Sujith 已提交
2634
	u32 gpio_shift;
2635

2636
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2637

S
Sujith 已提交
2638 2639 2640 2641 2642 2643 2644
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2645

S
Sujith 已提交
2646
	gpio_shift = gpio << 1;
S
Sujith 已提交
2647 2648 2649 2650
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2651
}
2652
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2653

2654
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2655
{
2656 2657 2658
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2659
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2660
		return 0xffffffff;
2661

S
Sujith 已提交
2662 2663 2664 2665 2666
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2667 2668
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2669
	else if (AR_SREV_9271(ah))
2670
		return MS_REG_READ(AR9271, gpio) != 0;
2671
	else if (AR_SREV_9287_11_OR_LATER(ah))
2672
		return MS_REG_READ(AR9287, gpio) != 0;
2673
	else if (AR_SREV_9285_12_OR_LATER(ah))
2674
		return MS_REG_READ(AR9285, gpio) != 0;
2675
	else if (AR_SREV_9280_20_OR_LATER(ah))
2676 2677 2678
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2679
}
2680
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2681

2682
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2683
			 u32 ah_signal_type)
2684
{
S
Sujith 已提交
2685
	u32 gpio_shift;
2686

S
Sujith 已提交
2687 2688 2689 2690 2691 2692 2693
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2694

S
Sujith 已提交
2695
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2696 2697 2698 2699 2700
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2701
}
2702
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2703

2704
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2705
{
S
Sujith 已提交
2706 2707 2708 2709 2710 2711 2712
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2713 2714 2715
	if (AR_SREV_9271(ah))
		val = ~val;

M
Miaoqing Pan 已提交
2716 2717 2718 2719 2720
	if ((1 << gpio) & AR_GPIO_OE_OUT_MASK)
		REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
			AR_GPIO_BIT(gpio));
	else
		gpio_set_value(gpio, val & 1);
2721
}
2722
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2723

M
Miaoqing Pan 已提交
2724 2725 2726 2727 2728 2729 2730 2731 2732
void ath9k_hw_request_gpio(struct ath_hw *ah, u32 gpio, const char *label)
{
	if (gpio >= ah->caps.num_gpio_pins)
		return;

	gpio_request_one(gpio, GPIOF_DIR_OUT | GPIOF_INIT_LOW, label);
}
EXPORT_SYMBOL(ath9k_hw_request_gpio);

2733
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2734
{
S
Sujith 已提交
2735
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2736
}
2737
EXPORT_SYMBOL(ath9k_hw_setantenna);
2738

S
Sujith 已提交
2739 2740 2741 2742
/*********************/
/* General Operation */
/*********************/

2743
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2744
{
S
Sujith 已提交
2745 2746
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2747

S
Sujith 已提交
2748 2749 2750 2751
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2752

S
Sujith 已提交
2753
	return bits;
2754
}
2755
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2756

2757
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2758
{
S
Sujith 已提交
2759
	u32 phybits;
2760

S
Sujith 已提交
2761 2762
	ENABLE_REGWRITE_BUFFER(ah);

2763
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2764 2765
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2766 2767
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2768 2769 2770 2771 2772 2773
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2774

S
Sujith 已提交
2775
	if (phybits)
2776
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2777
	else
2778
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2779 2780

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2781
}
2782
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2783

2784
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2785
{
2786 2787 2788
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2789 2790 2791 2792
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2793
	ah->htc_reset_init = true;
2794
	return true;
S
Sujith 已提交
2795
}
2796
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2797

2798
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2799
{
2800
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2801
		return false;
2802

2803 2804 2805 2806 2807
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2808
}
2809
EXPORT_SYMBOL(ath9k_hw_disable);
2810

2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2823 2824
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2845
				 ant_reduction, new_pwr, test);
2846 2847
}

2848
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2849
{
2850
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2851
	struct ath9k_channel *chan = ah->curchan;
2852
	struct ieee80211_channel *channel = chan->chan;
2853

D
Dan Carpenter 已提交
2854
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2855
	if (test)
2856
		channel->max_power = MAX_RATE_POWER / 2;
2857

2858
	ath9k_hw_apply_txpower(ah, chan, test);
2859

2860 2861
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2862
}
2863
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2864

2865
void ath9k_hw_setopmode(struct ath_hw *ah)
2866
{
2867
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2868
}
2869
EXPORT_SYMBOL(ath9k_hw_setopmode);
2870

2871
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2872
{
S
Sujith 已提交
2873 2874
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2875
}
2876
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2877

2878
void ath9k_hw_write_associd(struct ath_hw *ah)
2879
{
2880 2881 2882 2883 2884
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2885
}
2886
EXPORT_SYMBOL(ath9k_hw_write_associd);
2887

2888 2889
#define ATH9K_MAX_TSF_READ 10

2890
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2891
{
2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2903

2904
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2905

2906
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2907
}
2908
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2909

2910
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2911 2912
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2913
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2914
}
2915
EXPORT_SYMBOL(ath9k_hw_settsf64);
2916

2917
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2918
{
2919 2920
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2921
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2922
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2923

S
Sujith 已提交
2924 2925
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2926
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2927

2928
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2929
{
2930
	if (set)
2931
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2932
	else
2933
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2934
}
2935
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2936

2937
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
2938 2939 2940
{
	u32 macmode;

2941
	if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2942 2943 2944
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2945

S
Sujith 已提交
2946
	REG_WRITE(ah, AR_2040_MODE, macmode);
2947
}
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

2980
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2981 2982 2983
{
	return REG_READ(ah, AR_TSF_L32);
}
2984
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2985

2986 2987 2988 2989 2990 2991 2992 2993 2994 2995
void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if (timer_table->tsf2_enabled) {
		REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
		REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
	}
}

2996 2997 2998 2999 3000 3001 3002 3003 3004
struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

3005
	if ((timer_index < AR_FIRST_NDP_TIMER) ||
3006 3007 3008 3009 3010
	    (timer_index >= ATH_MAX_GEN_TIMER))
		return NULL;

	if ((timer_index > AR_FIRST_NDP_TIMER) &&
	    !AR_SREV_9300_20_OR_LATER(ah))
3011 3012
		return NULL;

3013
	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
3014
	if (timer == NULL)
3015 3016 3017 3018 3019 3020 3021 3022 3023
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

3024 3025 3026 3027 3028
	if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
		timer_table->tsf2_enabled = true;
		ath9k_hw_gen_timer_start_tsf2(ah);
	}

3029 3030
	return timer;
}
3031
EXPORT_SYMBOL(ath_gen_timer_alloc);
3032

3033 3034
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
3035
			      u32 timer_next,
3036
			      u32 timer_period)
3037 3038
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3039
	u32 mask = 0;
3040

3041
	timer_table->timer_mask |= BIT(timer->index);
3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

3053
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3054
		/*
3055
		 * Starting from AR9462, each generic timer can select which tsf
3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079
	if (timer->trigger)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_TRIG);
	if (timer->overflow)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_THRESH);

	REG_SET_BIT(ah, AR_IMR_S5, mask);

	if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
		ah->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3080
}
3081
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3082

3083
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3084 3085 3086 3087 3088 3089 3090
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

3101 3102 3103 3104 3105
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

3106 3107 3108 3109 3110 3111
	timer_table->timer_mask &= ~BIT(timer->index);

	if (timer_table->timer_mask == 0) {
		ah->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3112
}
3113
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3114 3115 3116 3117 3118 3119 3120 3121 3122

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3123
EXPORT_SYMBOL(ath_gen_timer_free);
3124 3125 3126 3127 3128 3129 3130 3131

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3132 3133
	unsigned long trigger_mask, thresh_mask;
	unsigned int index;
3134 3135 3136 3137

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
3138 3139
	trigger_mask &= timer_table->timer_mask;
	thresh_mask &= timer_table->timer_mask;
3140

3141
	for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
3142
		timer = timer_table->timers[index];
3143 3144 3145 3146
		if (!timer)
		    continue;
		if (!timer->overflow)
		    continue;
3147 3148

		trigger_mask &= ~BIT(index);
3149 3150 3151
		timer->overflow(timer->arg);
	}

3152
	for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
3153
		timer = timer_table->timers[index];
3154 3155 3156 3157
		if (!timer)
		    continue;
		if (!timer->trigger)
		    continue;
3158 3159 3160
		timer->trigger(timer->arg);
	}
}
3161
EXPORT_SYMBOL(ath_gen_timer_isr);
3162

3163 3164 3165 3166
/********/
/* HTC  */
/********/

3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3179 3180
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3181
	{ AR_SREV_VERSION_9300,         "9300" },
3182
	{ AR_SREV_VERSION_9330,         "9330" },
3183
	{ AR_SREV_VERSION_9340,		"9340" },
3184
	{ AR_SREV_VERSION_9485,         "9485" },
3185
	{ AR_SREV_VERSION_9462,         "9462" },
3186
	{ AR_SREV_VERSION_9550,         "9550" },
3187
	{ AR_SREV_VERSION_9565,         "9565" },
3188
	{ AR_SREV_VERSION_9531,         "9531" },
3189
	{ AR_SREV_VERSION_9561,         "9561" },
3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3207
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3224
static const char *ath9k_hw_rf_name(u16 rf_version)
3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3236 3237 3238 3239 3240 3241

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3242
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3243 3244 3245 3246
		used = scnprintf(hw_name, len,
				 "Atheros AR%s Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev);
3247 3248
	}
	else {
3249 3250 3251 3252 3253 3254 3255
		used = scnprintf(hw_name, len,
				 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev,
				 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
						  & AR_RADIO_SREV_MAJOR)),
				 ah->hw_version.phyRev);
3256 3257 3258 3259 3260
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);