hw.c 73.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23
#include "ar9003_mac.h"
24

25 26 27
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
28
#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
29

30
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
31

32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

68 69 70 71 72 73
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

74 75 76 77 78 79 80 81
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

S
Sujith 已提交
82 83 84
/********************/
/* Helper Functions */
/********************/
85

86
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
87
{
88
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
94 95 96 97 98

	if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		return usecs * ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
	else
		return usecs * ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
99 100
}

101
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
102
{
103
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
104

105
	if (conf_is_ht40(conf))
S
Sujith 已提交
106 107 108 109
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
110

S
Sujith 已提交
111
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
112 113 114
{
	int i;

S
Sujith 已提交
115 116 117
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
118 119 120 121 122
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
123

124 125 126
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
127

S
Sujith 已提交
128
	return false;
129
}
130
EXPORT_SYMBOL(ath9k_hw_wait);
131 132 133 134 135 136 137 138 139 140 141 142 143

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

144
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
145 146
			     u16 flags, u16 *low,
			     u16 *high)
147
{
148
	struct ath9k_hw_capabilities *pCap = &ah->caps;
149

S
Sujith 已提交
150 151 152 153
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
154
	}
S
Sujith 已提交
155 156 157 158 159 160
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
161 162
}

163
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
164
			   u8 phy, int kbps,
S
Sujith 已提交
165 166
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
167
{
S
Sujith 已提交
168
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
169

S
Sujith 已提交
170 171
	if (kbps == 0)
		return 0;
172

173
	switch (phy) {
S
Sujith 已提交
174
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
175
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
176
		if (shortPreamble)
S
Sujith 已提交
177 178 179 180
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
181
	case WLAN_RC_PHY_OFDM:
182
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
183 184 185 186 187 188
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
189 190
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
206
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
207
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
208 209 210
		txTime = 0;
		break;
	}
211

S
Sujith 已提交
212 213
	return txTime;
}
214
EXPORT_SYMBOL(ath9k_hw_computetxtime);
215

216
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
217 218
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
219
{
S
Sujith 已提交
220
	int8_t extoff;
221

S
Sujith 已提交
222 223 224 225
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
226 227
	}

S
Sujith 已提交
228 229 230 231 232 233 234 235 236 237
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
238

S
Sujith 已提交
239 240
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
241
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
242
	centers->ext_center =
243
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
244 245
}

S
Sujith 已提交
246 247 248 249
/******************/
/* Chip Revisions */
/******************/

250
static void ath9k_hw_read_revisions(struct ath_hw *ah)
251
{
S
Sujith 已提交
252
	u32 val;
253

S
Sujith 已提交
254
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
255

S
Sujith 已提交
256 257
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
258 259 260
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
261
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
262 263
	} else {
		if (!AR_SREV_9100(ah))
264
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
265

266
		ah->hw_version.macRev = val & AR_SREV_REVISION;
267

268
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
269
			ah->is_pciexpress = true;
S
Sujith 已提交
270
	}
271 272
}

S
Sujith 已提交
273 274 275 276
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

277
static void ath9k_hw_disablepcie(struct ath_hw *ah)
278
{
279
	if (AR_SREV_9100(ah))
S
Sujith 已提交
280
		return;
281

S
Sujith 已提交
282 283
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
284 285 286 287 288 289 290 291 292
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
293

S
Sujith 已提交
294
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
295 296 297

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
298 299
}

300
/* This should work for all families including legacy */
301
static bool ath9k_hw_chip_test(struct ath_hw *ah)
302
{
303
	struct ath_common *common = ath9k_hw_common(ah);
304
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
305 306 307 308 309
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
310
	int i, j, loop_max;
311

312 313 314 315 316 317 318
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
319 320
		u32 addr = regAddr[i];
		u32 wrData, rdData;
321

S
Sujith 已提交
322 323 324 325 326 327
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
328 329 330 331 332
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
333 334 335 336 337 338 339 340
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
341 342 343 344 345
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
346 347
				return false;
			}
348
		}
S
Sujith 已提交
349
		REG_WRITE(ah, regAddr[i], regHold[i]);
350
	}
S
Sujith 已提交
351
	udelay(100);
352

353 354 355
	return true;
}

356
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
357 358
{
	int i;
359

360 361 362 363 364 365 366 367 368 369 370 371 372
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
373 374 375 376 377 378 379

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
380

S
Sujith 已提交
381
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
382 383
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
384 385
	}

386 387 388 389 390
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
391
	ah->config.rx_intr_mitigation = true;
392

393 394 395 396 397 398
	/*
	 * Tx IQ Calibration (ah->config.tx_iq_calibration) is only
	 * used by AR9003, but it is showing reliability issues.
	 * It will take a while to fix so this is currently disabled.
	 */

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
416
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
417 418
}

419
static void ath9k_hw_init_defaults(struct ath_hw *ah)
420
{
421 422 423 424 425 426
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

427 428
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
429 430 431 432 433

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

434 435 436 437 438 439
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
440
	ah->power_mode = ATH9K_PM_UNDEFINED;
441 442
}

443
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
444
{
445
	struct ath_common *common = ath9k_hw_common(ah);
446 447 448
	u32 sum;
	int i;
	u16 eeval;
449
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
450 451 452

	sum = 0;
	for (i = 0; i < 3; i++) {
453
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
454
		sum += eeval;
455 456
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
457
	}
S
Sujith 已提交
458
	if (sum == 0 || sum == 0xffff * 3)
459 460 461 462 463
		return -EADDRNOTAVAIL;

	return 0;
}

464
static int ath9k_hw_post_init(struct ath_hw *ah)
465
{
S
Sujith 已提交
466
	int ecode;
467

S
Sujith 已提交
468 469 470 471
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
472

473 474 475 476 477
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
478

479
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
480 481
	if (ecode != 0)
		return ecode;
482

483 484 485 486
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
487

488 489 490 491 492 493
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
494
	}
495

S
Sujith 已提交
496 497
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
498
		ath9k_hw_ani_init(ah);
499 500 501 502 503
	}

	return 0;
}

504 505 506 507 508 509 510 511
static void ath9k_hw_attach_ops(struct ath_hw *ah)
{
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
}

512 513
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
514
{
515
	struct ath_common *common = ath9k_hw_common(ah);
516
	int r = 0;
517

518 519
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
520 521

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
522 523
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
524
		return -EIO;
525 526
	}

527 528 529
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

530
	ath9k_hw_attach_ops(ah);
531

532
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
533
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
534
		return -EIO;
535 536 537 538 539 540 541 542 543 544 545 546 547
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

548
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
549 550
		ah->config.serialize_regmode);

551 552 553 554 555
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

556
	if (!ath9k_hw_macversion_supported(ah)) {
557 558 559 560
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
561
		return -EOPNOTSUPP;
562 563
	}

564
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
565 566
		ah->is_pciexpress = false;

567 568 569 570
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
571
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
572 573 574 575 576
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
577
		ath9k_hw_configpcipowersave(ah, 0, 0);
578 579 580
	else
		ath9k_hw_disablepcie(ah);

581 582
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
583

584
	r = ath9k_hw_post_init(ah);
585
	if (r)
586
		return r;
587 588

	ath9k_hw_init_mode_gain_regs(ah);
589 590 591 592
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

593 594
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
595 596
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
597
		return r;
598 599
	}

600
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
601
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
602
	else
603
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
604

605 606 607
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
608
	ath9k_init_nfcal_hist_buffer(ah);
609

610 611
	common->state = ATH_HW_INITIALIZED;

612
	return 0;
613 614
}

615 616 617 618 619 620 621 622 623 624 625 626 627 628
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
629 630
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
631
	case AR2427_DEVID_PCIE:
632
	case AR9300_DEVID_PCIE:
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

655
static void ath9k_hw_init_qos(struct ath_hw *ah)
656
{
S
Sujith 已提交
657 658
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
659 660
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
661

S
Sujith 已提交
662 663 664 665 666 667 668 669 670 671
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
672 673 674

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
675 676
}

677
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
678
			      struct ath9k_channel *chan)
679
{
680
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
681

682
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
683

684 685
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
686 687
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
688 689
	}

S
Sujith 已提交
690 691 692
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
693 694
}

695
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
696
					  enum nl80211_iftype opmode)
697
{
698
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
699 700 701 702
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
703

704 705 706 707 708 709
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
710

711 712 713 714 715 716 717 718 719 720 721
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}

	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
722

723
	if (opmode == NL80211_IFTYPE_AP)
724
		imr_reg |= AR_IMR_MIB;
725

S
Sujith 已提交
726 727
	ENABLE_REGWRITE_BUFFER(ah);

728
	REG_WRITE(ah, AR_IMR, imr_reg);
729 730
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
731

S
Sujith 已提交
732 733 734 735 736
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
737

S
Sujith 已提交
738 739 740
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

741 742 743 744 745 746
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
747 748
}

749
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
750
{
751 752 753
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
754 755
}

756
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
757
{
758 759 760 761 762 763 764 765 766 767
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
768
}
S
Sujith 已提交
769

770
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
771 772
{
	if (tu > 0xFFFF) {
773 774
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
775
		ah->globaltxtimeout = (u32) -1;
776 777 778
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
779
		ah->globaltxtimeout = tu;
780 781 782 783
		return true;
	}
}

784
void ath9k_hw_init_global_settings(struct ath_hw *ah)
785
{
786 787
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
788
	int slottime;
789 790
	int sifstime;

791 792
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
793

794
	if (ah->misc_mode != 0)
S
Sujith 已提交
795
		REG_WRITE(ah, AR_PCU_MISC,
796
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
797 798 799 800 801 802

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

803 804 805
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
806 807 808 809 810 811 812 813 814 815 816

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

817
	ath9k_hw_setslottime(ah, slottime);
818 819
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
820 821
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
822
}
823
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
824

S
Sujith 已提交
825
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
826
{
827 828
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
829
	if (common->state < ATH_HW_INITIALIZED)
830 831
		goto free_hw;

832
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
833 834

free_hw:
835
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
836
}
S
Sujith 已提交
837
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
838 839 840 841 842

/*******/
/* INI */
/*******/

843
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
844 845 846 847 848 849 850 851 852 853 854 855 856
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
857 858 859 860
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

861
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
862
{
863
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
864 865
	u32 regval;

S
Sujith 已提交
866 867
	ENABLE_REGWRITE_BUFFER(ah);

868 869 870
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
871 872 873 874
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
875

876 877 878
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
879 880 881
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
882 883 884
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

885 886 887 888 889
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
890 891
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
892

S
Sujith 已提交
893 894
	ENABLE_REGWRITE_BUFFER(ah);

895 896 897
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
898 899 900
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

901 902 903
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
904 905
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

906 907 908 909 910 911 912 913
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

914 915 916 917
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
918
	if (AR_SREV_9285(ah)) {
919 920 921 922
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
923 924
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
925
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
926 927 928
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
929

S
Sujith 已提交
930 931 932
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

933 934
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
935 936
}

937
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
938 939 940 941 942 943
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
944
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
945 946 947
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
948
		break;
949
	case NL80211_IFTYPE_ADHOC:
950
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
951 952 953
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
954
		break;
955 956
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
957
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
958
		break;
S
Sujith 已提交
959 960 961
	}
}

962 963
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

979
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
980 981 982 983
{
	u32 rst_flags;
	u32 tmpReg;

984 985 986 987 988 989 990 991
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
992 993
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
994 995 996 997 998 999 1000 1001 1002 1003 1004
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1005
			u32 val;
S
Sujith 已提交
1006
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1007 1008 1009 1010 1011 1012 1013

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1014 1015 1016 1017 1018 1019 1020
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1021
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1022 1023 1024 1025

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1026 1027
	udelay(50);

1028
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1029
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1030 1031
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1044
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1045
{
S
Sujith 已提交
1046 1047
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1048 1049 1050
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1051
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1052 1053
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1054
	REG_WRITE(ah, AR_RTC_RESET, 0);
1055

S
Sujith 已提交
1056 1057 1058
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1059 1060 1061 1062
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1063 1064
		REG_WRITE(ah, AR_RC, 0);

1065
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1066 1067 1068 1069

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1070 1071
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1072 1073
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1074
		return false;
1075 1076
	}

S
Sujith 已提交
1077 1078 1079 1080 1081
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1082
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1096 1097
}

1098
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1099
				struct ath9k_channel *chan)
1100
{
1101
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1102 1103 1104
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1105
		return false;
1106

1107
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1108
		return false;
1109

1110
	ah->chip_fullsleep = false;
S
Sujith 已提交
1111 1112
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1113

S
Sujith 已提交
1114
	return true;
1115 1116
}

1117
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1118
				    struct ath9k_channel *chan)
1119
{
1120
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1121
	struct ath_common *common = ath9k_hw_common(ah);
1122
	struct ieee80211_channel *channel = chan->chan;
1123
	u32 qnum;
1124
	int r;
1125 1126 1127

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1128 1129 1130
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1131 1132 1133 1134
			return false;
		}
	}

1135
	if (!ath9k_hw_rfbus_req(ah)) {
1136 1137
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1138 1139 1140
		return false;
	}

1141
	ath9k_hw_set_channel_regs(ah, chan);
1142

1143
	r = ath9k_hw_rf_set_freq(ah, chan);
1144 1145 1146 1147
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1148 1149
	}

1150
	ah->eep_ops->set_txpower(ah, chan,
1151
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1152 1153 1154
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1155
			     (u32) regulatory->power_limit));
1156

1157
	ath9k_hw_rfbus_done(ah);
1158

S
Sujith 已提交
1159 1160 1161
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1162
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1163 1164 1165 1166 1167 1168 1169

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
bool ath9k_hw_check_alive(struct ath_hw *ah)
{
	int count = 50;
	u32 reg;

	if (AR_SREV_9285_10_OR_LATER(ah))
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);

		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);

	return false;
}
EXPORT_SYMBOL(ath9k_hw_check_alive);

1198
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1199
		    bool bChannelChange)
1200
{
1201
	struct ath_common *common = ath9k_hw_common(ah);
1202
	u32 saveLedState;
1203
	struct ath9k_channel *curchan = ah->curchan;
1204 1205
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1206
	u64 tsf = 0;
1207
	int i, r;
1208

1209 1210
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1211

1212 1213 1214 1215 1216 1217 1218
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
		if (!ath9k_hw_stopdmarecv(ah))
			ath_print(common, ATH_DBG_XMIT,
				"Failed to stop receive dma\n");
	}

1219
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1220
		return -EIO;
1221

1222
	if (curchan && !ah->chip_fullsleep)
1223 1224 1225
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1226 1227 1228
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1229
	    ((chan->channelFlags & CHANNEL_ALL) ==
1230
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1231 1232
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1233

L
Luis R. Rodriguez 已提交
1234
		if (ath9k_hw_channel_change(ah, chan)) {
1235
			ath9k_hw_loadnf(ah, ah->curchan);
1236
			ath9k_hw_start_nfcal(ah);
1237
			return 0;
1238 1239 1240 1241 1242 1243 1244 1245 1246
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1247 1248 1249 1250
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1251 1252 1253 1254 1255 1256
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1257
	/* Only required on the first reset */
1258 1259 1260 1261 1262 1263 1264
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1265
	if (!ath9k_hw_chip_reset(ah, chan)) {
1266
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1267
		return -EINVAL;
1268 1269
	}

1270
	/* Only required on the first reset */
1271 1272 1273 1274 1275 1276 1277 1278
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1279 1280 1281 1282
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1283 1284
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1285

L
Luis R. Rodriguez 已提交
1286
	r = ath9k_hw_process_ini(ah, chan);
1287 1288
	if (r)
		return r;
1289

1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1307 1308 1309
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1310
	ath9k_hw_spur_mitigate_freq(ah, chan);
1311
	ah->eep_ops->set_board_values(ah, chan);
1312

1313 1314
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1315 1316
	ENABLE_REGWRITE_BUFFER(ah);

1317 1318
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1319 1320
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1321
		  | (ah->config.
1322
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1323
		  | ah->sta_id1_defaults);
1324
	ath_hw_setbssidmask(common);
1325
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1326
	ath9k_hw_write_associd(ah);
1327 1328 1329
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1330 1331 1332
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1333
	r = ath9k_hw_rf_set_freq(ah, chan);
1334 1335
	if (r)
		return r;
1336

S
Sujith 已提交
1337 1338
	ENABLE_REGWRITE_BUFFER(ah);

1339 1340 1341
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1342 1343 1344
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1345 1346
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1347 1348
		ath9k_hw_resettxqueue(ah, i);

1349
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1350 1351
	ath9k_hw_init_qos(ah);

1352
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1353
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1354

1355
	ath9k_hw_init_global_settings(ah);
1356

1357
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
1358
		ar9002_hw_enable_async_fifo(ah);
1359
		ar9002_hw_enable_wep_aggregation(ah);
1360 1361
	}

1362 1363 1364 1365 1366 1367 1368
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1369
	if (ah->config.rx_intr_mitigation) {
1370 1371 1372 1373
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1374 1375 1376 1377 1378
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1379 1380
	ath9k_hw_init_bb(ah, chan);

1381
	if (!ath9k_hw_init_cal(ah, chan))
1382
		return -EIO;
1383

S
Sujith 已提交
1384 1385
	ENABLE_REGWRITE_BUFFER(ah);

1386
	ath9k_hw_restore_chainmask(ah);
1387 1388
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1389 1390 1391
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1392 1393 1394
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1395 1396 1397 1398
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1399
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1400
				"CFG Byte Swap Set 0x%x\n", mask);
1401 1402 1403 1404
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1405
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1406
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1407 1408
		}
	} else {
1409 1410 1411
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1412
#ifdef __BIG_ENDIAN
1413 1414
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1415 1416 1417
#endif
	}

1418
	if (ah->btcoex_hw.enabled)
1419 1420
		ath9k_hw_btcoex_enable(ah);

1421 1422 1423 1424 1425
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, curchan);
		ath9k_hw_start_nfcal(ah);
	}

1426
	return 0;
1427
}
1428
EXPORT_SYMBOL(ath9k_hw_reset);
1429

S
Sujith 已提交
1430 1431 1432
/************************/
/* Key Cache Management */
/************************/
1433

1434
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1435
{
S
Sujith 已提交
1436
	u32 keyType;
1437

1438
	if (entry >= ah->caps.keycache_size) {
1439 1440
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1441 1442 1443
		return false;
	}

S
Sujith 已提交
1444
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1445

S
Sujith 已提交
1446 1447 1448 1449 1450 1451 1452 1453
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1454

S
Sujith 已提交
1455 1456
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1457

S
Sujith 已提交
1458 1459 1460 1461
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1462 1463 1464 1465 1466

	}

	return true;
}
1467
EXPORT_SYMBOL(ath9k_hw_keyreset);
1468

1469
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1470
{
S
Sujith 已提交
1471
	u32 macHi, macLo;
1472

1473
	if (entry >= ah->caps.keycache_size) {
1474 1475
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1476
		return false;
1477 1478
	}

S
Sujith 已提交
1479 1480 1481 1482 1483 1484 1485 1486 1487
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1488
	} else {
S
Sujith 已提交
1489
		macLo = macHi = 0;
1490
	}
S
Sujith 已提交
1491 1492
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1493

S
Sujith 已提交
1494
	return true;
1495
}
1496
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1497

1498
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1499
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1500
				 const u8 *mac)
1501
{
1502
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1503
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1504 1505
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1506

S
Sujith 已提交
1507
	if (entry >= pCap->keycache_size) {
1508 1509
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1510
		return false;
1511 1512
	}

S
Sujith 已提交
1513 1514 1515 1516 1517 1518
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1519 1520 1521
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1522 1523 1524 1525 1526 1527 1528 1529
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1530 1531
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1532 1533 1534 1535
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1536
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1537 1538
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1539 1540
			return false;
		}
1541
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1542
			keyType = AR_KEYTABLE_TYPE_40;
1543
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1544 1545 1546 1547 1548 1549 1550 1551
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1552 1553
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1554
		return false;
1555 1556
	}

J
Jouni Malinen 已提交
1557 1558 1559 1560 1561
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1562
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1563
		key4 &= 0xff;
1564

1565 1566 1567 1568 1569 1570 1571
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1572 1573
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1574

1575 1576 1577 1578 1579 1580
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1581 1582
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1583 1584

		/* Write key[95:48] */
S
Sujith 已提交
1585 1586
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1587 1588

		/* Write key[127:96] and key type */
S
Sujith 已提交
1589 1590
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1591 1592

		/* Write MAC address for the entry */
S
Sujith 已提交
1593
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1594

1595
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1608
			u32 mic0, mic1, mic2, mic3, mic4;
1609

S
Sujith 已提交
1610 1611 1612 1613 1614
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1615 1616

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1617 1618
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1619 1620

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1621 1622
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1623 1624

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1625 1626 1627
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1628

S
Sujith 已提交
1629
		} else {
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1646
			u32 mic0, mic2;
1647

S
Sujith 已提交
1648 1649
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1650 1651

			/* Write MIC key[31:0] */
S
Sujith 已提交
1652 1653
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1654 1655

			/* Write MIC key[63:32] */
S
Sujith 已提交
1656 1657
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1658 1659

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1660 1661 1662 1663
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1664 1665

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1666 1667
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1668 1669 1670 1671 1672 1673

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1674 1675 1676
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1677
		/* Write key[47:0] */
S
Sujith 已提交
1678 1679
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1680 1681

		/* Write key[95:48] */
S
Sujith 已提交
1682 1683
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1684 1685

		/* Write key[127:96] and key type */
S
Sujith 已提交
1686 1687
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1688

1689
		/* Write MAC address for the entry */
S
Sujith 已提交
1690 1691
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1692 1693 1694

	return true;
}
1695
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1696

1697
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1698
{
1699
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1700 1701 1702 1703 1704
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1705
}
1706
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1707

S
Sujith 已提交
1708 1709 1710 1711
/******************************/
/* Power Management (Chipset) */
/******************************/

1712 1713 1714 1715
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1716
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1717
{
S
Sujith 已提交
1718 1719
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1720 1721 1722 1723
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1724 1725
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1726
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1727
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1728

1729
		/* Shutdown chip. Active low */
1730
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1731 1732
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1733
	}
1734 1735
}

1736 1737 1738 1739 1740
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1741
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1742
{
S
Sujith 已提交
1743 1744
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1745
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1746

S
Sujith 已提交
1747
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1748
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1749 1750 1751
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1752 1753 1754 1755
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1756 1757
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1758 1759 1760 1761
		}
	}
}

1762
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1763
{
S
Sujith 已提交
1764 1765
	u32 val;
	int i;
1766

S
Sujith 已提交
1767 1768 1769 1770 1771 1772 1773
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1774 1775
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1776 1777 1778 1779
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1780

S
Sujith 已提交
1781 1782 1783
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1784

S
Sujith 已提交
1785 1786 1787 1788 1789 1790 1791
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1792
		}
S
Sujith 已提交
1793
		if (i == 0) {
1794 1795 1796
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1797
			return false;
1798 1799 1800
		}
	}

S
Sujith 已提交
1801
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1802

S
Sujith 已提交
1803
	return true;
1804 1805
}

1806
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1807
{
1808
	struct ath_common *common = ath9k_hw_common(ah);
1809
	int status = true, setChip = true;
S
Sujith 已提交
1810 1811 1812 1813 1814 1815 1816
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1817 1818 1819
	if (ah->power_mode == mode)
		return status;

1820 1821
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1822 1823 1824 1825 1826 1827 1828

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1829
		ah->chip_fullsleep = true;
S
Sujith 已提交
1830 1831 1832 1833
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1834
	default:
1835 1836
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1837 1838
		return false;
	}
1839
	ah->power_mode = mode;
S
Sujith 已提交
1840 1841

	return status;
1842
}
1843
EXPORT_SYMBOL(ath9k_hw_setpower);
1844

S
Sujith 已提交
1845 1846 1847 1848
/*******************/
/* Beacon Handling */
/*******************/

1849
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1850 1851 1852
{
	int flags = 0;

1853
	ah->beacon_interval = beacon_period;
1854

S
Sujith 已提交
1855 1856
	ENABLE_REGWRITE_BUFFER(ah);

1857
	switch (ah->opmode) {
1858 1859
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1860 1861 1862 1863 1864
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1865
	case NL80211_IFTYPE_ADHOC:
1866
	case NL80211_IFTYPE_MESH_POINT:
1867 1868 1869 1870
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1871 1872
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1873
		flags |= AR_NDP_TIMER_EN;
1874
	case NL80211_IFTYPE_AP:
1875 1876 1877
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1878
				     ah->config.
1879
				     dma_beacon_response_time));
1880 1881
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1882
				     ah->config.
1883
				     sw_beacon_response_time));
1884 1885 1886
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1887
	default:
1888 1889 1890
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1891 1892
		return;
		break;
1893 1894 1895 1896 1897 1898 1899
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1900 1901 1902
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1903 1904 1905 1906 1907 1908 1909
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1910
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1911

1912
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1913
				    const struct ath9k_beacon_state *bs)
1914 1915
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1916
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1917
	struct ath_common *common = ath9k_hw_common(ah);
1918

S
Sujith 已提交
1919 1920
	ENABLE_REGWRITE_BUFFER(ah);

1921 1922 1923 1924 1925 1926 1927
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1928 1929 1930
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1948 1949 1950 1951
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1952

S
Sujith 已提交
1953 1954
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1955 1956 1957
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1958

S
Sujith 已提交
1959 1960 1961
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1962

S
Sujith 已提交
1963 1964 1965 1966
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1967

S
Sujith 已提交
1968 1969
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1970

S
Sujith 已提交
1971 1972
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1973

S
Sujith 已提交
1974 1975 1976
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1977 1978 1979
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1980

1981 1982
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1983
}
1984
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1985

S
Sujith 已提交
1986 1987 1988 1989
/*******************/
/* HW Capabilities */
/*******************/

1990
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1991
{
1992
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1993
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1994
	struct ath_common *common = ath9k_hw_common(ah);
1995
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1996

S
Sujith 已提交
1997
	u16 capField = 0, eeval;
1998

S
Sujith 已提交
1999
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2000
	regulatory->current_rd = eeval;
2001

S
Sujith 已提交
2002
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2003 2004
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2005
	regulatory->current_rd_ext = eeval;
2006

S
Sujith 已提交
2007
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2008

2009
	if (ah->opmode != NL80211_IFTYPE_AP &&
2010
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2011 2012 2013 2014 2015
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2016 2017
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2018
	}
2019

S
Sujith 已提交
2020
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2021 2022 2023 2024 2025 2026
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2027
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2028

S
Sujith 已提交
2029 2030
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2031
		if (ah->config.ht_enable) {
S
Sujith 已提交
2032 2033 2034 2035 2036 2037 2038 2039 2040
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2041 2042 2043
		}
	}

S
Sujith 已提交
2044 2045
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2046
		if (ah->config.ht_enable) {
S
Sujith 已提交
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2057
	}
S
Sujith 已提交
2058

S
Sujith 已提交
2059
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2060 2061 2062 2063
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2064
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2065 2066 2067
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2068 2069
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2070
		/* Use rx_chainmask from EEPROM. */
2071
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2072

2073
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2074
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2075

S
Sujith 已提交
2076 2077
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2078

S
Sujith 已提交
2079 2080
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2081

S
Sujith 已提交
2082 2083 2084
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2085

S
Sujith 已提交
2086 2087 2088
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2089

2090
	if (ah->config.ht_enable)
S
Sujith 已提交
2091 2092 2093
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2094

S
Sujith 已提交
2095 2096 2097 2098
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2099

S
Sujith 已提交
2100 2101 2102 2103 2104
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2105

S
Sujith 已提交
2106 2107 2108 2109 2110
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2111

S
Sujith 已提交
2112
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2113 2114 2115 2116 2117

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2118

2119 2120 2121
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2122 2123
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2124 2125 2126
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2127

S
Sujith 已提交
2128 2129 2130 2131 2132
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2133 2134
	}

S
Sujith 已提交
2135 2136
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2137
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2138 2139 2140 2141 2142 2143
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2144 2145

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2146
	}
S
Sujith 已提交
2147
#endif
2148 2149 2150 2151
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2152

2153
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2154 2155 2156
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2157

2158
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2159 2160 2161 2162 2163
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2164
	} else {
S
Sujith 已提交
2165 2166 2167
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2168 2169
	}

2170 2171 2172 2173
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2174 2175

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2176
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2177
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2178
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2179

2180
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2181
	    ath9k_hw_btcoex_supported(ah)) {
2182 2183
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2184

2185
		if (AR_SREV_9285(ah)) {
2186 2187
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2188
		} else {
2189
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2190
		}
2191
	} else {
2192
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2193
	}
2194

2195
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2196 2197
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
				 ATH9K_HW_CAP_FASTCLOCK;
2198 2199 2200
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2201
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2202
		pCap->txs_len = sizeof(struct ar9003_txs);
2203 2204
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2205
	}
2206

2207 2208 2209
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2210
	return 0;
2211 2212
}

2213
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2214
			    u32 capability, u32 *result)
2215
{
2216
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2235
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2236 2237 2238 2239
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2240
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2241 2242 2243 2244 2245 2246 2247 2248 2249
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2250
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2261
			*result = regulatory->power_limit;
S
Sujith 已提交
2262 2263
			return 0;
		case 2:
2264
			*result = regulatory->max_power_level;
S
Sujith 已提交
2265 2266
			return 0;
		case 3:
2267
			*result = regulatory->tp_scale;
S
Sujith 已提交
2268 2269 2270
			return 0;
		}
		return false;
2271 2272 2273 2274
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2275 2276
	default:
		return false;
2277 2278
	}
}
2279
EXPORT_SYMBOL(ath9k_hw_getcapability);
2280

2281
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2282
			    u32 capability, u32 setting, int *status)
2283
{
S
Sujith 已提交
2284 2285 2286
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2287
			ah->sta_id1_defaults |=
S
Sujith 已提交
2288 2289
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2290
			ah->sta_id1_defaults &=
S
Sujith 已提交
2291 2292 2293 2294
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2295
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2296
		else
2297
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2298 2299 2300
		return true;
	default:
		return false;
2301 2302
	}
}
2303
EXPORT_SYMBOL(ath9k_hw_setcapability);
2304

S
Sujith 已提交
2305 2306 2307
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2308

2309
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2310 2311 2312 2313
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2314

S
Sujith 已提交
2315 2316 2317 2318 2319 2320
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2321

S
Sujith 已提交
2322
	gpio_shift = (gpio % 6) * 5;
2323

S
Sujith 已提交
2324 2325 2326 2327
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2328
	} else {
S
Sujith 已提交
2329 2330 2331 2332 2333
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2334 2335 2336
	}
}

2337
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2338
{
S
Sujith 已提交
2339
	u32 gpio_shift;
2340

2341
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2342

S
Sujith 已提交
2343
	gpio_shift = gpio << 1;
2344

S
Sujith 已提交
2345 2346 2347 2348
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2349
}
2350
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2351

2352
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2353
{
2354 2355 2356
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2357
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2358
		return 0xffffffff;
2359

2360 2361 2362
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2363 2364
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2365 2366
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2367 2368 2369 2370 2371
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2372
}
2373
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2374

2375
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2376
			 u32 ah_signal_type)
2377
{
S
Sujith 已提交
2378
	u32 gpio_shift;
2379

S
Sujith 已提交
2380
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2381

S
Sujith 已提交
2382
	gpio_shift = 2 * gpio;
2383

S
Sujith 已提交
2384 2385 2386 2387
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2388
}
2389
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2390

2391
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2392
{
2393 2394 2395
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2396 2397
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2398
}
2399
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2400

2401
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2402
{
S
Sujith 已提交
2403
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2404
}
2405
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2406

2407
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2408
{
S
Sujith 已提交
2409
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2410
}
2411
EXPORT_SYMBOL(ath9k_hw_setantenna);
2412

S
Sujith 已提交
2413 2414 2415 2416
/*********************/
/* General Operation */
/*********************/

2417
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2418
{
S
Sujith 已提交
2419 2420
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2421

S
Sujith 已提交
2422 2423 2424 2425
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2426

S
Sujith 已提交
2427
	return bits;
2428
}
2429
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2430

2431
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2432
{
S
Sujith 已提交
2433
	u32 phybits;
2434

S
Sujith 已提交
2435 2436
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2437 2438
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2439 2440 2441 2442 2443 2444
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2445

S
Sujith 已提交
2446 2447 2448 2449 2450 2451
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2452 2453 2454

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
2455
}
2456
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2457

2458
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2459
{
2460 2461 2462 2463 2464
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2465
}
2466
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2467

2468
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2469
{
2470
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2471
		return false;
2472

2473 2474 2475 2476 2477
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2478
}
2479
EXPORT_SYMBOL(ath9k_hw_disable);
2480

2481
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2482
{
2483
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2484
	struct ath9k_channel *chan = ah->curchan;
2485
	struct ieee80211_channel *channel = chan->chan;
2486

2487
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2488

2489
	ah->eep_ops->set_txpower(ah, chan,
2490
				 ath9k_regd_get_ctl(regulatory, chan),
2491 2492 2493
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2494
				 (u32) regulatory->power_limit));
2495
}
2496
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2497

2498
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2499
{
2500
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2501
}
2502
EXPORT_SYMBOL(ath9k_hw_setmac);
2503

2504
void ath9k_hw_setopmode(struct ath_hw *ah)
2505
{
2506
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2507
}
2508
EXPORT_SYMBOL(ath9k_hw_setopmode);
2509

2510
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2511
{
S
Sujith 已提交
2512 2513
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2514
}
2515
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2516

2517
void ath9k_hw_write_associd(struct ath_hw *ah)
2518
{
2519 2520 2521 2522 2523
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2524
}
2525
EXPORT_SYMBOL(ath9k_hw_write_associd);
2526

2527 2528
#define ATH9K_MAX_TSF_READ 10

2529
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2530
{
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2542

2543
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2544

2545
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2546
}
2547
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2548

2549
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2550 2551
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2552
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2553
}
2554
EXPORT_SYMBOL(ath9k_hw_settsf64);
2555

2556
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2557
{
2558 2559
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2560 2561
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2562

S
Sujith 已提交
2563 2564
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2565
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2566

S
Sujith 已提交
2567
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2568 2569
{
	if (setting)
2570
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2571
	else
2572
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2573
}
2574
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2575

2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2591
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2592
{
L
Luis R. Rodriguez 已提交
2593
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2594 2595
	u32 macmode;

L
Luis R. Rodriguez 已提交
2596
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2597 2598 2599
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2600

S
Sujith 已提交
2601
	REG_WRITE(ah, AR_2040_MODE, macmode);
2602
}
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2649
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2650 2651 2652
{
	return REG_READ(ah, AR_TSF_L32);
}
2653
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2667 2668 2669
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2682
EXPORT_SYMBOL(ath_gen_timer_alloc);
2683

2684 2685 2686 2687
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2698 2699 2700
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2724
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2725

2726
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2746
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2747 2748 2749 2750 2751 2752 2753 2754 2755

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2756
EXPORT_SYMBOL(ath_gen_timer_free);
2757 2758 2759 2760 2761 2762 2763 2764

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2765
	struct ath_common *common = ath9k_hw_common(ah);
2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2780 2781
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2782 2783 2784 2785 2786 2787 2788
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2789 2790
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2791 2792 2793
		timer->trigger(timer->arg);
	}
}
2794
EXPORT_SYMBOL(ath_gen_timer_isr);
2795

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2818 2819
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2820
	{ AR_SREV_VERSION_9300,         "9300" },
2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2838
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2855
static const char *ath9k_hw_rf_name(u16 rf_version)
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);