hw.c 71.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
29

30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

66 67 68 69 70 71
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

72 73 74 75 76 77 78 79
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87

88
	if (!ah->curchan) /* should really check for CCK instead */
89 90 91 92
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
93 94
}

95
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
96
{
97
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
98

99
	if (conf_is_ht40(conf))
S
Sujith 已提交
100 101 102 103
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
104

S
Sujith 已提交
105
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
106 107 108
{
	int i;

S
Sujith 已提交
109 110 111
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
112 113 114 115 116
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
117

118 119 120
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
121

S
Sujith 已提交
122
	return false;
123
}
124
EXPORT_SYMBOL(ath9k_hw_wait);
125 126 127 128 129 130 131 132 133 134 135 136 137

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

138
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
139 140
			     u16 flags, u16 *low,
			     u16 *high)
141
{
142
	struct ath9k_hw_capabilities *pCap = &ah->caps;
143

S
Sujith 已提交
144 145 146 147
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
148
	}
S
Sujith 已提交
149 150 151 152 153 154
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
155 156
}

157
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
158
			   u8 phy, int kbps,
S
Sujith 已提交
159 160
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
161
{
S
Sujith 已提交
162
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
163

S
Sujith 已提交
164 165
	if (kbps == 0)
		return 0;
166

167
	switch (phy) {
S
Sujith 已提交
168
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
169
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
170
		if (shortPreamble)
S
Sujith 已提交
171 172 173 174
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
175
	case WLAN_RC_PHY_OFDM:
176
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
177 178 179 180 181 182
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
183 184
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
200
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
201
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
202 203 204
		txTime = 0;
		break;
	}
205

S
Sujith 已提交
206 207
	return txTime;
}
208
EXPORT_SYMBOL(ath9k_hw_computetxtime);
209

210
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
211 212
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
213
{
S
Sujith 已提交
214
	int8_t extoff;
215

S
Sujith 已提交
216 217 218 219
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
220 221
	}

S
Sujith 已提交
222 223 224 225 226 227 228 229 230 231
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
232

S
Sujith 已提交
233 234
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
235
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
236
	centers->ext_center =
237
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
238 239
}

S
Sujith 已提交
240 241 242 243
/******************/
/* Chip Revisions */
/******************/

244
static void ath9k_hw_read_revisions(struct ath_hw *ah)
245
{
S
Sujith 已提交
246
	u32 val;
247

S
Sujith 已提交
248
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
249

S
Sujith 已提交
250 251
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
252 253 254
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
255
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
256 257
	} else {
		if (!AR_SREV_9100(ah))
258
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
259

260
		ah->hw_version.macRev = val & AR_SREV_REVISION;
261

262
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
263
			ah->is_pciexpress = true;
S
Sujith 已提交
264
	}
265 266
}

267
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
268
{
S
Sujith 已提交
269 270
	u32 val;
	int i;
271

S
Sujith 已提交
272
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
273

S
Sujith 已提交
274 275 276 277
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
278

S
Sujith 已提交
279
	return ath9k_hw_reverse_bits(val, 8);
280 281
}

S
Sujith 已提交
282 283 284 285
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

286
static void ath9k_hw_disablepcie(struct ath_hw *ah)
287
{
288
	if (AR_SREV_9100(ah))
S
Sujith 已提交
289
		return;
290

S
Sujith 已提交
291 292 293 294 295 296 297 298 299
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
300

S
Sujith 已提交
301
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
302 303
}

304
/* This should work for all families including legacy */
305
static bool ath9k_hw_chip_test(struct ath_hw *ah)
306
{
307
	struct ath_common *common = ath9k_hw_common(ah);
308
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
309 310 311 312 313
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
314
	int i, j, loop_max;
315

316 317 318 319 320 321 322
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
323 324
		u32 addr = regAddr[i];
		u32 wrData, rdData;
325

S
Sujith 已提交
326 327 328 329 330 331
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
332 333 334 335 336
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
337 338 339 340 341 342 343 344
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
345 346 347 348 349
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
350 351
				return false;
			}
352
		}
S
Sujith 已提交
353
		REG_WRITE(ah, regAddr[i], regHold[i]);
354
	}
S
Sujith 已提交
355
	udelay(100);
356

357 358 359
	return true;
}

360
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
361 362
{
	int i;
363

364 365 366 367 368 369 370 371 372 373 374 375 376
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
377 378 379 380 381 382 383

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
384

S
Sujith 已提交
385
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
386 387
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
388 389
	}

390 391 392 393 394
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
395
	ah->config.rx_intr_mitigation = true;
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
414
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
415 416
}

417
static void ath9k_hw_init_defaults(struct ath_hw *ah)
418
{
419 420 421 422 423 424
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

425 426
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
427 428 429 430 431

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

432 433 434 435 436 437
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
438
	ah->power_mode = ATH9K_PM_UNDEFINED;
439 440
}

441
static int ath9k_hw_rf_claim(struct ath_hw *ah)
442
{
S
Sujith 已提交
443 444 445 446 447 448 449 450 451 452 453 454 455 456
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
457
	default:
458 459 460
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
461
		return -EOPNOTSUPP;
462 463
	}

464
	ah->hw_version.analog5GhzRev = val;
465

S
Sujith 已提交
466
	return 0;
467 468
}

469
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
470
{
471
	struct ath_common *common = ath9k_hw_common(ah);
472 473 474 475 476 477
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
478
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
479
		sum += eeval;
480 481
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
482
	}
S
Sujith 已提交
483
	if (sum == 0 || sum == 0xffff * 3)
484 485 486 487 488
		return -EADDRNOTAVAIL;

	return 0;
}

489
static int ath9k_hw_post_init(struct ath_hw *ah)
490
{
S
Sujith 已提交
491
	int ecode;
492

S
Sujith 已提交
493 494 495 496
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
497

S
Sujith 已提交
498 499
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
500 501
		return ecode;

502
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
503 504
	if (ecode != 0)
		return ecode;
505

506 507 508 509
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
510

511 512 513 514 515 516
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
517
	}
518

S
Sujith 已提交
519 520
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
521
		ath9k_hw_ani_init(ah);
522 523 524 525 526
	}

	return 0;
}

527
static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
528
{
529 530
	struct base_eep_header *pBase = &(ah->eeprom.def.baseEepHeader);
	struct ath_common *common = ath9k_hw_common(ah);
531

532
	ah->need_an_top2_fixup = (ah->hw_version.devid == AR9280_DEVID_PCI) &&
533
				 !AR_SREV_9285(ah) && !AR_SREV_9271(ah) &&
534 535
				 ((pBase->version & 0xff) > 0x0a) &&
				 (pBase->pwdclkind == 0);
536

537 538 539
	if (ah->need_an_top2_fixup)
		ath_print(common, ATH_DBG_EEPROM,
			  "needs fixup for AR_AN_TOP2 register\n");
540 541
}

542 543 544 545 546 547 548 549
static void ath9k_hw_attach_ops(struct ath_hw *ah)
{
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
}

550 551
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
552
{
553
	struct ath_common *common = ath9k_hw_common(ah);
554
	int r = 0;
555

556 557
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
558 559

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
560 561
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
562
		return -EIO;
563 564
	}

565 566 567
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

568
	ath9k_hw_attach_ops(ah);
569

570
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
571
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
572
		return -EIO;
573 574 575 576 577 578 579 580 581 582 583 584 585
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

586
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
587 588
		ah->config.serialize_regmode);

589 590 591 592 593
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

594
	if (!ath9k_hw_macversion_supported(ah)) {
595 596 597 598
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
599
		return -EOPNOTSUPP;
600 601
	}

602
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
603 604
		ah->is_pciexpress = false;

605 606 607 608
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
609
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
610 611 612 613 614
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
615
		ath9k_hw_configpcipowersave(ah, 0, 0);
616 617 618
	else
		ath9k_hw_disablepcie(ah);

619 620
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
621

622
	r = ath9k_hw_post_init(ah);
623
	if (r)
624
		return r;
625 626

	ath9k_hw_init_mode_gain_regs(ah);
627 628 629 630
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

631
	ath9k_hw_init_eeprom_fix(ah);
632

633 634
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
635 636
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
637
		return r;
638 639
	}

640
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
641
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
642
	else
643
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
644

645 646 647
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
648
	ath9k_init_nfcal_hist_buffer(ah);
649

650 651
	common->state = ATH_HW_INITIALIZED;

652
	return 0;
653 654
}

655 656 657 658 659 660 661 662 663 664 665 666 667 668
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
669 670
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
671
	case AR2427_DEVID_PCIE:
672
	case AR9300_DEVID_PCIE:
673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

695
static void ath9k_hw_init_qos(struct ath_hw *ah)
696
{
S
Sujith 已提交
697 698
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
699

S
Sujith 已提交
700 701 702 703 704 705 706 707 708 709
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
710 711
}

712
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
713
			      struct ath9k_channel *chan)
714
{
715
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
716

717
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
718

719 720
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
721 722
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
723 724
	}

S
Sujith 已提交
725 726 727
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
728 729
}

730
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
731
					  enum nl80211_iftype opmode)
732
{
733
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
734 735 736 737
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
738

S
Sujith 已提交
739
	if (ah->config.rx_intr_mitigation)
740
		imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
741
	else
742
		imr_reg |= AR_IMR_RXOK;
743

744
	imr_reg |= AR_IMR_TXOK;
745

746
	if (opmode == NL80211_IFTYPE_AP)
747
		imr_reg |= AR_IMR_MIB;
748

749
	REG_WRITE(ah, AR_IMR, imr_reg);
750 751
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
752

S
Sujith 已提交
753 754 755 756 757
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
758 759
}

760
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
761
{
762 763 764
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
765 766
}

767
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
768
{
769 770 771 772 773 774 775 776 777 778
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
779
}
S
Sujith 已提交
780

781
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
782 783
{
	if (tu > 0xFFFF) {
784 785
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
786
		ah->globaltxtimeout = (u32) -1;
787 788 789
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
790
		ah->globaltxtimeout = tu;
791 792 793 794
		return true;
	}
}

795
void ath9k_hw_init_global_settings(struct ath_hw *ah)
796
{
797 798
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
799
	int slottime;
800 801
	int sifstime;

802 803
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
804

805
	if (ah->misc_mode != 0)
S
Sujith 已提交
806
		REG_WRITE(ah, AR_PCU_MISC,
807
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
808 809 810 811 812 813

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

814 815 816
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
817 818 819 820 821 822 823 824 825 826 827

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

828
	ath9k_hw_setslottime(ah, slottime);
829 830
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
831 832
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
833
}
834
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
835

S
Sujith 已提交
836
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
837
{
838 839
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
840
	if (common->state < ATH_HW_INITIALIZED)
841 842
		goto free_hw;

S
Sujith 已提交
843
	if (!AR_SREV_9100(ah))
844
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
845

846
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
847 848

free_hw:
849
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
850
}
S
Sujith 已提交
851
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
852 853 854 855 856

/*******/
/* INI */
/*******/

857
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
858 859 860 861 862 863 864 865 866 867 868 869 870
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
871 872 873 874
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

875
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
876 877 878
{
	u32 regval;

879 880 881
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
882 883 884
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

885 886 887
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
888 889 890
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

891 892 893 894 895
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
896
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
897

898 899 900
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
901 902 903
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

904 905 906
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
907 908
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

909 910 911 912
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
913
	if (AR_SREV_9285(ah)) {
914 915 916 917
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
918 919
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
920
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
921 922 923 924 925
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

926
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
927 928 929 930 931 932
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
933
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
934 935 936
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
937
		break;
938
	case NL80211_IFTYPE_ADHOC:
939
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
940 941 942
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
943
		break;
944 945
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
946
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
947
		break;
S
Sujith 已提交
948 949 950
	}
}

951 952
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

968
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
969 970 971 972
{
	u32 rst_flags;
	u32 tmpReg;

973 974 975 976 977 978 979 980
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
981 982 983 984 985 986 987 988 989 990 991
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
992
			u32 val;
S
Sujith 已提交
993
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
994 995 996 997 998 999 1000

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1001 1002 1003 1004 1005 1006 1007
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1008
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1009 1010
	udelay(50);

1011
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1012
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1013 1014
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1027
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1028 1029 1030 1031
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1032
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1033 1034
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1035
	REG_WRITE(ah, AR_RTC_RESET, 0);
1036

1037 1038 1039 1040
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1041 1042
		REG_WRITE(ah, AR_RC, 0);

1043
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1044 1045 1046 1047

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1048 1049
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1050 1051
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1052
		return false;
1053 1054
	}

S
Sujith 已提交
1055 1056 1057 1058 1059
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1060
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1074 1075
}

1076
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1077
				struct ath9k_channel *chan)
1078
{
1079
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1080 1081 1082
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1083
		return false;
1084

1085
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1086
		return false;
1087

1088
	ah->chip_fullsleep = false;
S
Sujith 已提交
1089 1090
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1091

S
Sujith 已提交
1092
	return true;
1093 1094
}

1095
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1096
				    struct ath9k_channel *chan)
1097
{
1098
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1099
	struct ath_common *common = ath9k_hw_common(ah);
1100
	struct ieee80211_channel *channel = chan->chan;
1101
	u32 qnum;
1102
	int r;
1103 1104 1105

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1106 1107 1108
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1109 1110 1111 1112
			return false;
		}
	}

1113
	if (!ath9k_hw_rfbus_req(ah)) {
1114 1115
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1116 1117 1118
		return false;
	}

1119
	ath9k_hw_set_channel_regs(ah, chan);
1120

1121
	r = ath9k_hw_rf_set_freq(ah, chan);
1122 1123 1124 1125
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1126 1127
	}

1128
	ah->eep_ops->set_txpower(ah, chan,
1129
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1130 1131 1132
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1133
			     (u32) regulatory->power_limit));
1134

1135
	ath9k_hw_rfbus_done(ah);
1136

S
Sujith 已提交
1137 1138 1139
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1140
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1141 1142 1143 1144 1145 1146 1147

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1148
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1149
		    bool bChannelChange)
1150
{
1151
	struct ath_common *common = ath9k_hw_common(ah);
1152
	u32 saveLedState;
1153
	struct ath9k_channel *curchan = ah->curchan;
1154 1155
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1156
	u64 tsf = 0;
1157
	int i, r;
1158

1159 1160
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1161

1162
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1163
		return -EIO;
1164

1165
	if (curchan && !ah->chip_fullsleep)
1166 1167 1168
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1169 1170 1171
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1172
	    ((chan->channelFlags & CHANNEL_ALL) ==
1173
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1174 1175
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1176

L
Luis R. Rodriguez 已提交
1177
		if (ath9k_hw_channel_change(ah, chan)) {
1178
			ath9k_hw_loadnf(ah, ah->curchan);
1179
			ath9k_hw_start_nfcal(ah);
1180
			return 0;
1181 1182 1183 1184 1185 1186 1187 1188 1189
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1190 1191 1192 1193
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1194 1195 1196 1197 1198 1199
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1200
	/* Only required on the first reset */
1201 1202 1203 1204 1205 1206 1207
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1208
	if (!ath9k_hw_chip_reset(ah, chan)) {
1209
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1210
		return -EINVAL;
1211 1212
	}

1213
	/* Only required on the first reset */
1214 1215 1216 1217 1218 1219 1220 1221
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1222 1223 1224 1225
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1226 1227
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1228

L
Luis R. Rodriguez 已提交
1229
	r = ath9k_hw_process_ini(ah, chan);
1230 1231
	if (r)
		return r;
1232

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1250 1251 1252
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1253
	ath9k_hw_spur_mitigate_freq(ah, chan);
1254
	ah->eep_ops->set_board_values(ah, chan);
1255

1256 1257
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1258 1259
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1260
		  | (ah->config.
1261
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1262 1263
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1264

1265
	ath_hw_setbssidmask(common);
1266 1267 1268

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1269
	ath9k_hw_write_associd(ah);
1270 1271 1272 1273 1274

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1275
	r = ath9k_hw_rf_set_freq(ah, chan);
1276 1277
	if (r)
		return r;
1278 1279 1280 1281

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1282 1283
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1284 1285
		ath9k_hw_resettxqueue(ah, i);

1286
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1287 1288
	ath9k_hw_init_qos(ah);

1289
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1290
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1291

1292
	ath9k_hw_init_global_settings(ah);
1293

1294
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
1310
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1311 1312 1313 1314
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

1315 1316 1317 1318 1319 1320 1321
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1322
	if (ah->config.rx_intr_mitigation) {
1323 1324 1325 1326 1327 1328
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

1329
	if (!ath9k_hw_init_cal(ah, chan))
1330
		return -EIO;
1331

1332
	ath9k_hw_restore_chainmask(ah);
1333 1334
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1335 1336 1337
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1338 1339 1340 1341
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1342
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1343
				"CFG Byte Swap Set 0x%x\n", mask);
1344 1345 1346 1347
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1348
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1349
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1350 1351
		}
	} else {
1352 1353 1354
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1355
#ifdef __BIG_ENDIAN
1356 1357
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1358 1359 1360
#endif
	}

1361
	if (ah->btcoex_hw.enabled)
1362 1363
		ath9k_hw_btcoex_enable(ah);

1364
	return 0;
1365
}
1366
EXPORT_SYMBOL(ath9k_hw_reset);
1367

S
Sujith 已提交
1368 1369 1370
/************************/
/* Key Cache Management */
/************************/
1371

1372
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1373
{
S
Sujith 已提交
1374
	u32 keyType;
1375

1376
	if (entry >= ah->caps.keycache_size) {
1377 1378
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1379 1380 1381
		return false;
	}

S
Sujith 已提交
1382
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1383

S
Sujith 已提交
1384 1385 1386 1387 1388 1389 1390 1391
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1392

S
Sujith 已提交
1393 1394
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1395

S
Sujith 已提交
1396 1397 1398 1399
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1400 1401 1402 1403 1404

	}

	return true;
}
1405
EXPORT_SYMBOL(ath9k_hw_keyreset);
1406

1407
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1408
{
S
Sujith 已提交
1409
	u32 macHi, macLo;
1410

1411
	if (entry >= ah->caps.keycache_size) {
1412 1413
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1414
		return false;
1415 1416
	}

S
Sujith 已提交
1417 1418 1419 1420 1421 1422 1423 1424 1425
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1426
	} else {
S
Sujith 已提交
1427
		macLo = macHi = 0;
1428
	}
S
Sujith 已提交
1429 1430
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1431

S
Sujith 已提交
1432
	return true;
1433
}
1434
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1435

1436
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1437
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1438
				 const u8 *mac)
1439
{
1440
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1441
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1442 1443
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1444

S
Sujith 已提交
1445
	if (entry >= pCap->keycache_size) {
1446 1447
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1448
		return false;
1449 1450
	}

S
Sujith 已提交
1451 1452 1453 1454 1455 1456
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1457 1458 1459
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1460 1461 1462 1463 1464 1465 1466 1467
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1468 1469
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1470 1471 1472 1473
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1474
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1475 1476
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1477 1478
			return false;
		}
1479
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1480
			keyType = AR_KEYTABLE_TYPE_40;
1481
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1482 1483 1484 1485 1486 1487 1488 1489
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1490 1491
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1492
		return false;
1493 1494
	}

J
Jouni Malinen 已提交
1495 1496 1497 1498 1499
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1500
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1501
		key4 &= 0xff;
1502

1503 1504 1505 1506 1507 1508 1509
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1510 1511
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1512

1513 1514 1515 1516 1517 1518
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1519 1520
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1521 1522

		/* Write key[95:48] */
S
Sujith 已提交
1523 1524
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1525 1526

		/* Write key[127:96] and key type */
S
Sujith 已提交
1527 1528
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1529 1530

		/* Write MAC address for the entry */
S
Sujith 已提交
1531
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1532

1533
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1546
			u32 mic0, mic1, mic2, mic3, mic4;
1547

S
Sujith 已提交
1548 1549 1550 1551 1552
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1553 1554

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1555 1556
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1557 1558

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1559 1560
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1561 1562

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1563 1564 1565
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1566

S
Sujith 已提交
1567
		} else {
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1584
			u32 mic0, mic2;
1585

S
Sujith 已提交
1586 1587
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1588 1589

			/* Write MIC key[31:0] */
S
Sujith 已提交
1590 1591
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1592 1593

			/* Write MIC key[63:32] */
S
Sujith 已提交
1594 1595
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1596 1597

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1598 1599 1600 1601
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1602 1603

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1604 1605
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1606 1607 1608 1609 1610 1611

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1612 1613 1614
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1615
		/* Write key[47:0] */
S
Sujith 已提交
1616 1617
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1618 1619

		/* Write key[95:48] */
S
Sujith 已提交
1620 1621
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1622 1623

		/* Write key[127:96] and key type */
S
Sujith 已提交
1624 1625
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1626

1627
		/* Write MAC address for the entry */
S
Sujith 已提交
1628 1629
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1630 1631 1632

	return true;
}
1633
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1634

1635
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1636
{
1637
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1638 1639 1640 1641 1642
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1643
}
1644
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1645

S
Sujith 已提交
1646 1647 1648 1649
/******************************/
/* Power Management (Chipset) */
/******************************/

1650 1651 1652 1653
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1654
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1655
{
S
Sujith 已提交
1656 1657
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1658 1659 1660 1661
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1662 1663
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1664
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1665
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1666

1667
		/* Shutdown chip. Active low */
1668
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1669 1670
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1671
	}
1672 1673
}

1674 1675 1676 1677 1678
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1679
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1680
{
S
Sujith 已提交
1681 1682
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1683
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1684

S
Sujith 已提交
1685
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1686
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1687 1688 1689
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1690 1691 1692 1693
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1694 1695
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1696 1697 1698 1699
		}
	}
}

1700
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1701
{
S
Sujith 已提交
1702 1703
	u32 val;
	int i;
1704

S
Sujith 已提交
1705 1706 1707 1708 1709 1710 1711
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1712 1713
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1714 1715 1716 1717
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1718

S
Sujith 已提交
1719 1720 1721
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1722

S
Sujith 已提交
1723 1724 1725 1726 1727 1728 1729
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1730
		}
S
Sujith 已提交
1731
		if (i == 0) {
1732 1733 1734
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1735
			return false;
1736 1737 1738
		}
	}

S
Sujith 已提交
1739
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1740

S
Sujith 已提交
1741
	return true;
1742 1743
}

1744
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1745
{
1746
	struct ath_common *common = ath9k_hw_common(ah);
1747
	int status = true, setChip = true;
S
Sujith 已提交
1748 1749 1750 1751 1752 1753 1754
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1755 1756 1757
	if (ah->power_mode == mode)
		return status;

1758 1759
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1760 1761 1762 1763 1764 1765 1766

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1767
		ah->chip_fullsleep = true;
S
Sujith 已提交
1768 1769 1770 1771
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1772
	default:
1773 1774
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1775 1776
		return false;
	}
1777
	ah->power_mode = mode;
S
Sujith 已提交
1778 1779

	return status;
1780
}
1781
EXPORT_SYMBOL(ath9k_hw_setpower);
1782

S
Sujith 已提交
1783 1784 1785 1786
/*******************/
/* Beacon Handling */
/*******************/

1787
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1788 1789 1790
{
	int flags = 0;

1791
	ah->beacon_interval = beacon_period;
1792

1793
	switch (ah->opmode) {
1794 1795
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1796 1797 1798 1799 1800
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1801
	case NL80211_IFTYPE_ADHOC:
1802
	case NL80211_IFTYPE_MESH_POINT:
1803 1804 1805 1806
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1807 1808
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1809
		flags |= AR_NDP_TIMER_EN;
1810
	case NL80211_IFTYPE_AP:
1811 1812 1813
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1814
				     ah->config.
1815
				     dma_beacon_response_time));
1816 1817
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1818
				     ah->config.
1819
				     sw_beacon_response_time));
1820 1821 1822
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1823
	default:
1824 1825 1826
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1827 1828
		return;
		break;
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1843
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1844

1845
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1846
				    const struct ath9k_beacon_state *bs)
1847 1848
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1849
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1850
	struct ath_common *common = ath9k_hw_common(ah);
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1876 1877 1878 1879
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1880

S
Sujith 已提交
1881 1882 1883
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1884

S
Sujith 已提交
1885 1886 1887
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1888

S
Sujith 已提交
1889 1890 1891 1892
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1893

S
Sujith 已提交
1894 1895
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1896

S
Sujith 已提交
1897 1898
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1899

S
Sujith 已提交
1900 1901 1902
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1903

1904 1905
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1906
}
1907
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1908

S
Sujith 已提交
1909 1910 1911 1912
/*******************/
/* HW Capabilities */
/*******************/

1913
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1914
{
1915
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1916
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1917
	struct ath_common *common = ath9k_hw_common(ah);
1918
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1919

S
Sujith 已提交
1920
	u16 capField = 0, eeval;
1921

S
Sujith 已提交
1922
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1923
	regulatory->current_rd = eeval;
1924

S
Sujith 已提交
1925
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1926 1927
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
1928
	regulatory->current_rd_ext = eeval;
1929

S
Sujith 已提交
1930
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1931

1932
	if (ah->opmode != NL80211_IFTYPE_AP &&
1933
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1934 1935 1936 1937 1938
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
1939 1940
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1941
	}
1942

S
Sujith 已提交
1943
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1944 1945 1946 1947 1948 1949
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
1950
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
1951

S
Sujith 已提交
1952 1953
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
1954
		if (ah->config.ht_enable) {
S
Sujith 已提交
1955 1956 1957 1958 1959 1960 1961 1962 1963
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
1964 1965 1966
		}
	}

S
Sujith 已提交
1967 1968
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
1969
		if (ah->config.ht_enable) {
S
Sujith 已提交
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
1980
	}
S
Sujith 已提交
1981

S
Sujith 已提交
1982
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1983 1984 1985 1986
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1987
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1988 1989 1990
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1991 1992
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1993
		/* Use rx_chainmask from EEPROM. */
1994
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1995

1996
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
1997
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1998

S
Sujith 已提交
1999 2000
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2001

S
Sujith 已提交
2002 2003
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2004

S
Sujith 已提交
2005 2006 2007
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2008

S
Sujith 已提交
2009 2010 2011
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2012

2013
	if (ah->config.ht_enable)
S
Sujith 已提交
2014 2015 2016
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2017

S
Sujith 已提交
2018 2019 2020 2021
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2022

S
Sujith 已提交
2023 2024 2025 2026 2027
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2028

S
Sujith 已提交
2029 2030 2031 2032 2033
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2034

S
Sujith 已提交
2035
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2036 2037 2038 2039 2040

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2041

2042 2043 2044
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2045 2046
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2047 2048 2049
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2050

S
Sujith 已提交
2051 2052 2053 2054 2055
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2056 2057
	}

S
Sujith 已提交
2058 2059
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2060
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2061 2062 2063 2064 2065 2066
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2067 2068

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2069
	}
S
Sujith 已提交
2070
#endif
2071 2072 2073 2074
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2075

2076
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2077 2078 2079
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2080

2081
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2082 2083 2084 2085 2086
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2087
	} else {
S
Sujith 已提交
2088 2089 2090
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2091 2092
	}

2093 2094 2095 2096
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2097 2098

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2099
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2100
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2101
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2102

2103
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2104
	    ath9k_hw_btcoex_supported(ah)) {
2105 2106
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2107

2108
		if (AR_SREV_9285(ah)) {
2109 2110
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2111
		} else {
2112
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2113
		}
2114
	} else {
2115
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2116
	}
2117

2118
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2119
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA;
2120 2121 2122
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2123 2124 2125
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2126
	}
2127

2128
	return 0;
2129 2130
}

2131
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2132
			    u32 capability, u32 *result)
2133
{
2134
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2153
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2154 2155 2156 2157
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2158
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2159 2160 2161 2162 2163 2164 2165 2166 2167
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2168
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2179
			*result = regulatory->power_limit;
S
Sujith 已提交
2180 2181
			return 0;
		case 2:
2182
			*result = regulatory->max_power_level;
S
Sujith 已提交
2183 2184
			return 0;
		case 3:
2185
			*result = regulatory->tp_scale;
S
Sujith 已提交
2186 2187 2188
			return 0;
		}
		return false;
2189 2190 2191 2192
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2193 2194
	default:
		return false;
2195 2196
	}
}
2197
EXPORT_SYMBOL(ath9k_hw_getcapability);
2198

2199
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2200
			    u32 capability, u32 setting, int *status)
2201
{
S
Sujith 已提交
2202 2203 2204
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2205
			ah->sta_id1_defaults |=
S
Sujith 已提交
2206 2207
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2208
			ah->sta_id1_defaults &=
S
Sujith 已提交
2209 2210 2211 2212
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2213
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2214
		else
2215
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2216 2217 2218
		return true;
	default:
		return false;
2219 2220
	}
}
2221
EXPORT_SYMBOL(ath9k_hw_setcapability);
2222

S
Sujith 已提交
2223 2224 2225
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2226

2227
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2228 2229 2230 2231
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2232

S
Sujith 已提交
2233 2234 2235 2236 2237 2238
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2239

S
Sujith 已提交
2240
	gpio_shift = (gpio % 6) * 5;
2241

S
Sujith 已提交
2242 2243 2244 2245
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2246
	} else {
S
Sujith 已提交
2247 2248 2249 2250 2251
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2252 2253 2254
	}
}

2255
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2256
{
S
Sujith 已提交
2257
	u32 gpio_shift;
2258

2259
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2260

S
Sujith 已提交
2261
	gpio_shift = gpio << 1;
2262

S
Sujith 已提交
2263 2264 2265 2266
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2267
}
2268
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2269

2270
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2271
{
2272 2273 2274
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2275
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2276
		return 0xffffffff;
2277

2278 2279 2280
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2281 2282
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2283 2284
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2285 2286 2287 2288 2289
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2290
}
2291
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2292

2293
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2294
			 u32 ah_signal_type)
2295
{
S
Sujith 已提交
2296
	u32 gpio_shift;
2297

S
Sujith 已提交
2298
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2299

S
Sujith 已提交
2300
	gpio_shift = 2 * gpio;
2301

S
Sujith 已提交
2302 2303 2304 2305
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2306
}
2307
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2308

2309
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2310
{
2311 2312 2313
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2314 2315
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2316
}
2317
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2318

2319
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2320
{
S
Sujith 已提交
2321
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2322
}
2323
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2324

2325
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2326
{
S
Sujith 已提交
2327
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2328
}
2329
EXPORT_SYMBOL(ath9k_hw_setantenna);
2330

S
Sujith 已提交
2331 2332 2333 2334
/*********************/
/* General Operation */
/*********************/

2335
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2336
{
S
Sujith 已提交
2337 2338
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2339

S
Sujith 已提交
2340 2341 2342 2343
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2344

S
Sujith 已提交
2345
	return bits;
2346
}
2347
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2348

2349
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2350
{
S
Sujith 已提交
2351
	u32 phybits;
2352

S
Sujith 已提交
2353 2354
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2355 2356 2357 2358 2359 2360
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2361

S
Sujith 已提交
2362 2363 2364 2365 2366 2367 2368
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
2369
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2370

2371
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2372
{
2373 2374 2375 2376 2377
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2378
}
2379
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2380

2381
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2382
{
2383
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2384
		return false;
2385

2386 2387 2388 2389 2390
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2391
}
2392
EXPORT_SYMBOL(ath9k_hw_disable);
2393

2394
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2395
{
2396
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2397
	struct ath9k_channel *chan = ah->curchan;
2398
	struct ieee80211_channel *channel = chan->chan;
2399

2400
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2401

2402
	ah->eep_ops->set_txpower(ah, chan,
2403
				 ath9k_regd_get_ctl(regulatory, chan),
2404 2405 2406
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2407
				 (u32) regulatory->power_limit));
2408
}
2409
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2410

2411
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2412
{
2413
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2414
}
2415
EXPORT_SYMBOL(ath9k_hw_setmac);
2416

2417
void ath9k_hw_setopmode(struct ath_hw *ah)
2418
{
2419
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2420
}
2421
EXPORT_SYMBOL(ath9k_hw_setopmode);
2422

2423
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2424
{
S
Sujith 已提交
2425 2426
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2427
}
2428
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2429

2430
void ath9k_hw_write_associd(struct ath_hw *ah)
2431
{
2432 2433 2434 2435 2436
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2437
}
2438
EXPORT_SYMBOL(ath9k_hw_write_associd);
2439

2440
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2441
{
S
Sujith 已提交
2442
	u64 tsf;
2443

S
Sujith 已提交
2444 2445
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
2446

S
Sujith 已提交
2447 2448
	return tsf;
}
2449
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2450

2451
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2452 2453
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2454
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2455
}
2456
EXPORT_SYMBOL(ath9k_hw_settsf64);
2457

2458
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2459
{
2460 2461
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2462 2463
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2464

S
Sujith 已提交
2465 2466
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2467
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2468

S
Sujith 已提交
2469
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2470 2471
{
	if (setting)
2472
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2473
	else
2474
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2475
}
2476
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2477

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2493
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2494
{
L
Luis R. Rodriguez 已提交
2495
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2496 2497
	u32 macmode;

L
Luis R. Rodriguez 已提交
2498
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2499 2500 2501
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2502

S
Sujith 已提交
2503
	REG_WRITE(ah, AR_2040_MODE, macmode);
2504
}
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2551
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2552 2553 2554
{
	return REG_READ(ah, AR_TSF_L32);
}
2555
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2569 2570 2571
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2584
EXPORT_SYMBOL(ath_gen_timer_alloc);
2585

2586 2587 2588 2589
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2600 2601 2602
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2626
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2627

2628
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2648
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2649 2650 2651 2652 2653 2654 2655 2656 2657

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2658
EXPORT_SYMBOL(ath_gen_timer_free);
2659 2660 2661 2662 2663 2664 2665 2666

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2667
	struct ath_common *common = ath9k_hw_common(ah);
2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2682 2683
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2684 2685 2686 2687 2688 2689 2690
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2691 2692
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2693 2694 2695
		timer->trigger(timer->arg);
	}
}
2696
EXPORT_SYMBOL(ath_gen_timer_isr);
2697

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2720 2721
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2739
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2756
static const char *ath9k_hw_rf_name(u16 rf_version)
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);