hw.c 73.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90 91 92 93
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
	else if (!ah->curchan) /* should really check for CCK instead */
94 95 96 97 98
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
99
	else
100 101 102 103 104
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

105 106 107 108 109 110 111
	if (ah->curchan) {
		if (IS_CHAN_HALF_RATE(ah->curchan))
			clockrate /= 2;
		if (IS_CHAN_QUARTER_RATE(ah->curchan))
			clockrate /= 4;
	}

112
	common->clockrate = clockrate;
S
Sujith 已提交
113 114
}

115
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
116
{
117
	struct ath_common *common = ath9k_hw_common(ah);
118

119
	return usecs * common->clockrate;
S
Sujith 已提交
120
}
121

S
Sujith 已提交
122
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
123 124 125
{
	int i;

S
Sujith 已提交
126 127 128
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
129 130 131 132 133
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
134

J
Joe Perches 已提交
135 136 137
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
138

S
Sujith 已提交
139
	return false;
140
}
141
EXPORT_SYMBOL(ath9k_hw_wait);
142

143 144 145 146 147 148 149 150 151 152 153 154 155 156
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

157 158 159 160 161 162 163 164 165 166 167 168
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

169
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
170
			   u8 phy, int kbps,
S
Sujith 已提交
171 172
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
173
{
S
Sujith 已提交
174
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
175

S
Sujith 已提交
176 177
	if (kbps == 0)
		return 0;
178

179
	switch (phy) {
S
Sujith 已提交
180
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
181
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
182
		if (shortPreamble)
S
Sujith 已提交
183 184 185 186
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
187
	case WLAN_RC_PHY_OFDM:
188
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
189 190 191 192 193 194
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
195 196
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
212 213
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
214 215 216
		txTime = 0;
		break;
	}
217

S
Sujith 已提交
218 219
	return txTime;
}
220
EXPORT_SYMBOL(ath9k_hw_computetxtime);
221

222
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
223 224
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
225
{
S
Sujith 已提交
226
	int8_t extoff;
227

S
Sujith 已提交
228 229 230 231
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
232 233
	}

S
Sujith 已提交
234 235 236 237 238 239 240 241 242 243
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
244

S
Sujith 已提交
245 246
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
247
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
248
	centers->ext_center =
249
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
250 251
}

S
Sujith 已提交
252 253 254 255
/******************/
/* Chip Revisions */
/******************/

256
static void ath9k_hw_read_revisions(struct ath_hw *ah)
257
{
S
Sujith 已提交
258
	u32 val;
259

260 261 262 263
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
264 265 266 267 268 269 270 271 272
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
273 274 275 276 277 278 279
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
	}

S
Sujith 已提交
280
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
281

S
Sujith 已提交
282 283
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
284 285 286
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
287
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
288 289
	} else {
		if (!AR_SREV_9100(ah))
290
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
291

292
		ah->hw_version.macRev = val & AR_SREV_REVISION;
293

294
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
295
			ah->is_pciexpress = true;
S
Sujith 已提交
296
	}
297 298
}

S
Sujith 已提交
299 300 301 302
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

303
static void ath9k_hw_disablepcie(struct ath_hw *ah)
304
{
305
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
306
		return;
307

S
Sujith 已提交
308 309 310 311 312 313 314 315 316
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
317

S
Sujith 已提交
318
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
319 320
}

321 322 323 324 325 326 327 328
static void ath9k_hw_aspm_init(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->bus_ops->aspm_init)
		common->bus_ops->aspm_init(common);
}

329
/* This should work for all families including legacy */
330
static bool ath9k_hw_chip_test(struct ath_hw *ah)
331
{
332
	struct ath_common *common = ath9k_hw_common(ah);
333
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
334
	u32 regHold[2];
J
Joe Perches 已提交
335 336 337
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
338
	int i, j, loop_max;
339

340 341 342 343 344 345 346
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
347 348
		u32 addr = regAddr[i];
		u32 wrData, rdData;
349

S
Sujith 已提交
350 351 352 353 354 355
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
356 357 358
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
359 360 361 362 363 364 365 366
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
367 368 369
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
370 371
				return false;
			}
372
		}
S
Sujith 已提交
373
		REG_WRITE(ah, regAddr[i], regHold[i]);
374
	}
S
Sujith 已提交
375
	udelay(100);
376

377 378 379
	return true;
}

380
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
381 382
{
	int i;
383

384 385 386 387 388 389 390 391
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
392
	ah->config.enable_ani = true;
393

S
Sujith 已提交
394
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
395 396
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
397 398
	}

399 400 401
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
402
	ah->config.rx_intr_mitigation = true;
403
	ah->config.pcieSerDesWrite = true;
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
422
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
423 424
}

425
static void ath9k_hw_init_defaults(struct ath_hw *ah)
426
{
427 428 429 430 431 432
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

433 434
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
435

436
	ah->atim_window = 0;
437 438 439
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
440 441
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
442
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
443
	ah->slottime = ATH9K_SLOT_TIME_9;
444
	ah->globaltxtimeout = (u32) -1;
445
	ah->power_mode = ATH9K_PM_UNDEFINED;
446 447
}

448
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
449
{
450
	struct ath_common *common = ath9k_hw_common(ah);
451 452 453
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
454
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
455 456 457

	sum = 0;
	for (i = 0; i < 3; i++) {
458
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
459
		sum += eeval;
460 461
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
462
	}
S
Sujith 已提交
463
	if (sum == 0 || sum == 0xffff * 3)
464 465 466 467 468
		return -EADDRNOTAVAIL;

	return 0;
}

469
static int ath9k_hw_post_init(struct ath_hw *ah)
470
{
S
Sujith Manoharan 已提交
471
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
472
	int ecode;
473

S
Sujith Manoharan 已提交
474
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
475 476 477
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
478

479 480 481 482 483
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
484

485
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
486 487
	if (ecode != 0)
		return ecode;
488

J
Joe Perches 已提交
489 490 491 492
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
493

494 495
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
496 497
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
498
		ath9k_hw_rf_free_ext_banks(ah);
499
		return ecode;
500
	}
501

502
	if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
S
Sujith 已提交
503
		ath9k_hw_ani_setup(ah);
504
		ath9k_hw_ani_init(ah);
505 506 507 508 509
	}

	return 0;
}

510
static void ath9k_hw_attach_ops(struct ath_hw *ah)
511
{
512 513 514 515
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
516 517
}

518 519
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
520
{
521
	struct ath_common *common = ath9k_hw_common(ah);
522
	int r = 0;
523

524 525
	ath9k_hw_read_revisions(ah);

526 527 528 529 530 531 532 533 534
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

535
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
536
		ath_err(common, "Couldn't reset chip\n");
537
		return -EIO;
538 539
	}

540 541 542
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

543
	ath9k_hw_attach_ops(ah);
544

545
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
546
		ath_err(common, "Couldn't wakeup chip\n");
547
		return -EIO;
548 549 550 551
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
552 553
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
554 555 556 557 558 559 560 561
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
562
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
563 564
		ah->config.serialize_regmode);

565 566 567 568 569
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

570 571 572 573 574 575 576 577 578 579
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
580
	case AR_SREV_VERSION_9330:
581
	case AR_SREV_VERSION_9485:
582
	case AR_SREV_VERSION_9340:
583
	case AR_SREV_VERSION_9480:
584 585
		break;
	default:
586 587 588
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
589
		return -EOPNOTSUPP;
590 591
	}

592 593
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
	    AR_SREV_9330(ah))
594 595
		ah->is_pciexpress = false;

596 597 598 599
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
600
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
601
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
602 603
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
604 605 606

	ath9k_hw_init_mode_regs(ah);

607
	if (!ah->is_pciexpress)
608 609
		ath9k_hw_disablepcie(ah);

610 611
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
612

613
	r = ath9k_hw_post_init(ah);
614
	if (r)
615
		return r;
616 617

	ath9k_hw_init_mode_gain_regs(ah);
618 619 620 621
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

622 623 624
	if (ah->is_pciexpress)
		ath9k_hw_aspm_init(ah);

625 626
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
627
		ath_err(common, "Failed to initialize MAC address\n");
628
		return r;
629 630
	}

631
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
632
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
633
	else
634
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
635

636 637 638 639
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
640

641 642
	common->state = ATH_HW_INITIALIZED;

643
	return 0;
644 645
}

646
int ath9k_hw_init(struct ath_hw *ah)
647
{
648 649
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
650

651 652 653 654 655 656 657 658 659
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
660 661
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
662
	case AR2427_DEVID_PCIE:
663
	case AR9300_DEVID_PCIE:
664
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
665
	case AR9300_DEVID_AR9330:
666
	case AR9300_DEVID_AR9340:
L
Luis R. Rodriguez 已提交
667
	case AR9300_DEVID_AR9580:
668
	case AR9300_DEVID_AR9480:
669 670 671 672
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
673 674
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
675 676
		return -EOPNOTSUPP;
	}
677

678 679
	ret = __ath9k_hw_init(ah);
	if (ret) {
680 681 682
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
683 684
		return ret;
	}
685

686
	return 0;
687
}
688
EXPORT_SYMBOL(ath9k_hw_init);
689

690
static void ath9k_hw_init_qos(struct ath_hw *ah)
691
{
S
Sujith 已提交
692 693
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
694 695
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
696

S
Sujith 已提交
697 698 699 700 701 702 703 704 705 706
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
707 708

	REGWRITE_BUFFER_FLUSH(ah);
709 710
}

711
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
712
{
713 714 715
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
716

717 718
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
719

720
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
721 722 723
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

724
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
725
			      struct ath9k_channel *chan)
726
{
727 728
	u32 pll;

729 730
	if (AR_SREV_9485(ah)) {

731 732 733 734 735 736 737
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
738

739 740 741 742 743 744
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
745 746

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
747 748 749
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
750
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
751
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
752

753
		/* program BB PLL phase_shift to 0x6 */
754
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
755 756 757 758
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
759
		udelay(1000);
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
	} else if (AR_SREV_9340(ah)) {
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
			pll2_divint = 88;
			pll2_divfrac = 0;
			refdiv = 5;
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
			 (0x4 << 26) | (0x18 << 19);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
828
	}
829 830

	pll = ath9k_hw_compute_pll_control(ah, chan);
831

832
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
833

834
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
835 836
		udelay(1000);

837 838
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
839 840
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
841 842
	}

S
Sujith 已提交
843 844 845
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
846 847 848 849 850 851 852 853 854 855 856 857 858

	if (AR_SREV_9340(ah)) {
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
859 860
}

861
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
862
					  enum nl80211_iftype opmode)
863
{
864
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
865
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
866 867 868 869
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
870

871 872 873
	if (AR_SREV_9340(ah))
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

874 875 876 877 878 879
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
880

881 882 883 884 885 886
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
887

888 889 890 891
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
892

893
	if (opmode == NL80211_IFTYPE_AP)
894
		imr_reg |= AR_IMR_MIB;
895

S
Sujith 已提交
896 897
	ENABLE_REGWRITE_BUFFER(ah);

898
	REG_WRITE(ah, AR_IMR, imr_reg);
899 900
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
901

S
Sujith 已提交
902 903
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
904
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
905 906
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
907

S
Sujith 已提交
908 909
	REGWRITE_BUFFER_FLUSH(ah);

910 911 912 913 914 915
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
916 917
}

918 919 920 921 922 923 924
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

925
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
926
{
927 928 929
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
930 931
}

932
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
933
{
934 935 936 937 938 939 940 941 942 943
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
944
}
S
Sujith 已提交
945

946
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
947 948
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
949 950
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
951
		ah->globaltxtimeout = (u32) -1;
952 953 954
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
955
		ah->globaltxtimeout = tu;
956 957 958 959
		return true;
	}
}

960
void ath9k_hw_init_global_settings(struct ath_hw *ah)
961
{
962 963 964
	struct ath_common *common = ath9k_hw_common(ah);
	struct ieee80211_conf *conf = &common->hw->conf;
	const struct ath9k_channel *chan = ah->curchan;
965
	int acktimeout, ctstimeout;
966
	int slottime;
967
	int sifstime;
968 969
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
970

J
Joe Perches 已提交
971 972
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
973

974 975 976
	if (!chan)
		return;

977
	if (ah->misc_mode != 0)
978
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
979

980 981 982 983
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
984 985 986 987 988 989 990 991 992 993 994 995 996
	tx_lat = 54;

	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

		slottime = 13;
		sifstime = 32;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
997
		rx_lat = (rx_lat * 4) - 1;
998 999 1000 1001 1002 1003 1004
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

		slottime = 21;
		sifstime = 64;
	} else {
1005 1006 1007 1008 1009 1010 1011 1012
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1013 1014 1015 1016 1017 1018 1019 1020 1021
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
		if (IS_CHAN_5GHZ(chan))
			sifstime = 16;
		else
			sifstime = 10;
	}
1022

1023
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1024
	acktimeout = slottime + sifstime + 3 * ah->coverage_class;
1025
	ctstimeout = acktimeout;
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1037 1038
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1039
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1040
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1041 1042
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1043 1044 1045 1046 1047 1048 1049 1050

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1051
}
1052
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1053

S
Sujith 已提交
1054
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1055
{
1056 1057
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1058
	if (common->state < ATH_HW_INITIALIZED)
1059 1060
		goto free_hw;

1061
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1062 1063

free_hw:
1064
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1065
}
S
Sujith 已提交
1066
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1067 1068 1069 1070 1071

/*******/
/* INI */
/*******/

1072
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1086 1087 1088 1089
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1090
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1091
{
1092
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1093

S
Sujith 已提交
1094 1095
	ENABLE_REGWRITE_BUFFER(ah);

1096 1097 1098
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1099 1100
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1101

1102 1103 1104
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1105
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1106

S
Sujith 已提交
1107 1108
	REGWRITE_BUFFER_FLUSH(ah);

1109 1110 1111 1112 1113
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1114 1115
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1116

S
Sujith 已提交
1117
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1118

1119 1120 1121
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1122
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1123

1124 1125 1126
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1127 1128
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1129 1130 1131 1132 1133 1134 1135 1136
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1137 1138 1139 1140
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1141
	if (AR_SREV_9285(ah)) {
1142 1143 1144 1145
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1146 1147
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1148
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1149 1150 1151
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1152

S
Sujith 已提交
1153 1154
	REGWRITE_BUFFER_FLUSH(ah);

1155 1156
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1157 1158
}

1159
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1160
{
1161 1162
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1163 1164

	switch (opmode) {
1165
	case NL80211_IFTYPE_ADHOC:
1166
	case NL80211_IFTYPE_MESH_POINT:
1167
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1168
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1169
		break;
1170 1171 1172
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1173
	case NL80211_IFTYPE_STATION:
1174
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1175
		break;
1176
	default:
1177 1178
		if (!ah->is_monitoring)
			set = 0;
1179
		break;
S
Sujith 已提交
1180
	}
1181
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1182 1183
}

1184 1185
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1201
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1202 1203 1204 1205
{
	u32 rst_flags;
	u32 tmpReg;

1206
	if (AR_SREV_9100(ah)) {
1207 1208
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1209 1210 1211
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1212 1213
	ENABLE_REGWRITE_BUFFER(ah);

1214 1215 1216 1217 1218
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1230
			u32 val;
S
Sujith 已提交
1231
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1232 1233 1234 1235 1236 1237 1238

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1239 1240 1241 1242 1243 1244 1245
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

			ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1281
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1282 1283 1284

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1285 1286
	udelay(50);

1287
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1288
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1289 1290
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1303
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1304
{
S
Sujith 已提交
1305 1306
	ENABLE_REGWRITE_BUFFER(ah);

1307 1308 1309 1310 1311
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1312 1313 1314
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1315
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1316 1317
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1318
	REG_WRITE(ah, AR_RTC_RESET, 0);
1319

S
Sujith 已提交
1320 1321
	REGWRITE_BUFFER_FLUSH(ah);

1322 1323 1324 1325
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1326 1327
		REG_WRITE(ah, AR_RC, 0);

1328
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1329 1330 1331 1332

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1333 1334
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1335 1336
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1337
		return false;
1338 1339
	}

S
Sujith 已提交
1340 1341 1342
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1343
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1344
{
1345

1346 1347 1348 1349 1350
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1363 1364
}

1365
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1366
				struct ath9k_channel *chan)
1367
{
1368
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1369 1370 1371
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1372
		return false;
1373

1374
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1375
		return false;
1376

1377
	ah->chip_fullsleep = false;
S
Sujith 已提交
1378 1379
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1380

S
Sujith 已提交
1381
	return true;
1382 1383
}

1384
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1385
				    struct ath9k_channel *chan)
1386
{
1387
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1388
	struct ath_common *common = ath9k_hw_common(ah);
1389
	struct ieee80211_channel *channel = chan->chan;
1390
	u32 qnum;
1391
	int r;
1392 1393 1394

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1395 1396
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1397 1398 1399 1400
			return false;
		}
	}

1401
	if (!ath9k_hw_rfbus_req(ah)) {
1402
		ath_err(common, "Could not kill baseband RX\n");
1403 1404 1405
		return false;
	}

1406
	ath9k_hw_set_channel_regs(ah, chan);
1407

1408
	r = ath9k_hw_rf_set_freq(ah, chan);
1409
	if (r) {
1410
		ath_err(common, "Failed to set channel\n");
1411
		return false;
1412
	}
1413
	ath9k_hw_set_clockrate(ah);
1414

1415
	ah->eep_ops->set_txpower(ah, chan,
1416
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1417 1418 1419
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1420
			     (u32) regulatory->power_limit), false);
1421

1422
	ath9k_hw_rfbus_done(ah);
1423

S
Sujith 已提交
1424 1425 1426
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1427
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1428 1429 1430 1431

	return true;
}

1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1446
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1447
{
1448 1449 1450
	int count = 50;
	u32 reg;

1451
	if (AR_SREV_9285_12_OR_LATER(ah))
1452 1453 1454 1455
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1456

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1469

1470
	return false;
J
Johannes Berg 已提交
1471
}
1472
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1473

1474
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1475
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1476
{
1477
	struct ath_common *common = ath9k_hw_common(ah);
1478
	u32 saveLedState;
1479
	struct ath9k_channel *curchan = ah->curchan;
1480 1481
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1482
	u64 tsf = 0;
1483
	int i, r;
1484

1485
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1486
		return -EIO;
1487

1488
	if (curchan && !ah->chip_fullsleep)
1489 1490
		ath9k_hw_getnf(ah, curchan);

1491 1492 1493 1494 1495 1496 1497 1498 1499
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}
1500
	ah->noise = ath9k_hw_getchan_noise(ah, chan);
1501

1502 1503 1504 1505
	if ((AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI) ||
	    (AR_SREV_9300_20_OR_LATER(ah) && IS_CHAN_5GHZ(chan)))
		bChannelChange = false;

1506
	if (bChannelChange &&
1507 1508 1509
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1510
	    ((chan->channelFlags & CHANNEL_ALL) ==
1511
	     (ah->curchan->channelFlags & CHANNEL_ALL))) {
L
Luis R. Rodriguez 已提交
1512
		if (ath9k_hw_channel_change(ah, chan)) {
1513
			ath9k_hw_loadnf(ah, ah->curchan);
1514
			ath9k_hw_start_nfcal(ah, true);
1515 1516
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1517
			return 0;
1518 1519 1520 1521 1522 1523 1524 1525 1526
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1527
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1528 1529
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1530 1531
		tsf = ath9k_hw_gettsf64(ah);

1532 1533 1534 1535 1536 1537
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1538 1539
	ah->paprd_table_write_done = false;

1540
	/* Only required on the first reset */
1541 1542 1543 1544 1545 1546 1547
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1548
	if (!ath9k_hw_chip_reset(ah, chan)) {
1549
		ath_err(common, "Chip reset failed\n");
1550
		return -EINVAL;
1551 1552
	}

1553
	/* Only required on the first reset */
1554 1555 1556 1557 1558 1559 1560 1561
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1562
	/* Restore TSF */
1563
	if (tsf)
S
Sujith 已提交
1564 1565
		ath9k_hw_settsf64(ah, tsf);

1566
	if (AR_SREV_9280_20_OR_LATER(ah))
1567
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1568

S
Sujith 已提交
1569 1570 1571
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1572
	r = ath9k_hw_process_ini(ah, chan);
1573 1574
	if (r)
		return r;
1575

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1604 1605 1606
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1607
	ath9k_hw_spur_mitigate_freq(ah, chan);
1608
	ah->eep_ops->set_board_values(ah, chan);
1609

S
Sujith 已提交
1610 1611
	ENABLE_REGWRITE_BUFFER(ah);

1612 1613
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1614 1615
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1616
		  | (ah->config.
1617
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1618
		  | ah->sta_id1_defaults);
1619
	ath_hw_setbssidmask(common);
1620
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1621
	ath9k_hw_write_associd(ah);
1622 1623 1624
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1625 1626
	REGWRITE_BUFFER_FLUSH(ah);

1627 1628
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1629
	r = ath9k_hw_rf_set_freq(ah, chan);
1630 1631
	if (r)
		return r;
1632

1633 1634
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1635 1636
	ENABLE_REGWRITE_BUFFER(ah);

1637 1638 1639
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1640 1641
	REGWRITE_BUFFER_FLUSH(ah);

1642
	ah->intr_txqs = 0;
1643
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1644 1645
		ath9k_hw_resettxqueue(ah, i);

1646
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1647
	ath9k_hw_ani_cache_ini_regs(ah);
1648 1649
	ath9k_hw_init_qos(ah);

1650
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1651
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1652

1653
	ath9k_hw_init_global_settings(ah);
1654

1655 1656 1657 1658 1659 1660 1661
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1662 1663
	}

1664
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1665 1666 1667 1668 1669

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1670
	if (ah->config.rx_intr_mitigation) {
1671 1672 1673 1674
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1675 1676 1677 1678 1679
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1680 1681
	ath9k_hw_init_bb(ah, chan);

1682
	if (!ath9k_hw_init_cal(ah, chan))
1683
		return -EIO;
1684

S
Sujith 已提交
1685
	ENABLE_REGWRITE_BUFFER(ah);
1686

1687
	ath9k_hw_restore_chainmask(ah);
1688 1689
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1690 1691
	REGWRITE_BUFFER_FLUSH(ah);

1692 1693 1694
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1695 1696 1697 1698
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1699
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1700
				"CFG Byte Swap Set 0x%x\n", mask);
1701 1702 1703 1704
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1705
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1706
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1707 1708
		}
	} else {
1709 1710 1711 1712 1713 1714 1715
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1716
#ifdef __BIG_ENDIAN
1717
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
1718 1719
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
1720
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1721 1722 1723
#endif
	}

1724
	if (ah->btcoex_hw.enabled)
1725 1726
		ath9k_hw_btcoex_enable(ah);

1727
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1728
		ar9003_hw_bb_watchdog_config(ah);
1729

1730 1731 1732
		ar9003_hw_disable_phy_restart(ah);
	}

1733 1734
	ath9k_hw_apply_gpio_override(ah);

1735
	return 0;
1736
}
1737
EXPORT_SYMBOL(ath9k_hw_reset);
1738

S
Sujith 已提交
1739 1740 1741 1742
/******************************/
/* Power Management (Chipset) */
/******************************/

1743 1744 1745 1746
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1747
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1748
{
S
Sujith 已提交
1749 1750
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
		if (AR_SREV_9480(ah)) {
			REG_WRITE(ah, AR_TIMER_MODE,
				  REG_READ(ah, AR_TIMER_MODE) & 0xFFFFFF00);
			REG_WRITE(ah, AR_NDP2_TIMER_MODE, REG_READ(ah,
				  AR_NDP2_TIMER_MODE) & 0xFFFFFF00);
			REG_WRITE(ah, AR_SLP32_INC,
				  REG_READ(ah, AR_SLP32_INC) & 0xFFF00000);
			/* xxx Required for WLAN only case ? */
			REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
			udelay(100);
		}

1763 1764 1765 1766
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
1767 1768 1769 1770 1771
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

		if (AR_SREV_9480(ah))
			udelay(100);

1772
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1773
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1774

1775
		/* Shutdown chip. Active low */
1776 1777 1778 1779 1780
		if (!AR_SREV_5416(ah) &&
				!AR_SREV_9271(ah) && !AR_SREV_9480_10(ah)) {
			REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
			udelay(2);
		}
S
Sujith 已提交
1781
	}
1782 1783

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1784 1785
	if (!AR_SREV_9480(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1786 1787
}

1788 1789 1790 1791 1792
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1793
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1794
{
1795 1796
	u32 val;

S
Sujith 已提交
1797 1798
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1799
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1800

S
Sujith 已提交
1801
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1802
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1803 1804 1805
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820

			/* When chip goes into network sleep, it could be waken
			 * up by MCI_INT interrupt caused by BT's HW messages
			 * (LNA_xxx, CONT_xxx) which chould be in a very fast
			 * rate (~100us). This will cause chip to leave and
			 * re-enter network sleep mode frequently, which in
			 * consequence will have WLAN MCI HW to generate lots of
			 * SYS_WAKING and SYS_SLEEPING messages which will make
			 * BT CPU to busy to process.
			 */
			if (AR_SREV_9480(ah)) {
				val = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_EN) &
					~AR_MCI_INTERRUPT_RX_HW_MSG_MASK;
				REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, val);
			}
1821 1822 1823 1824
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1825 1826
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1827 1828 1829

			if (AR_SREV_9480(ah))
				udelay(30);
1830 1831
		}
	}
1832 1833 1834 1835

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1836 1837
}

1838
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1839
{
S
Sujith 已提交
1840 1841
	u32 val;
	int i;
1842

1843 1844 1845 1846 1847 1848
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1849 1850 1851 1852 1853 1854 1855
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1856 1857
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1858 1859 1860 1861
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1862

S
Sujith 已提交
1863 1864 1865
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1866

S
Sujith 已提交
1867 1868 1869 1870 1871 1872 1873
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1874
		}
S
Sujith 已提交
1875
		if (i == 0) {
1876 1877 1878
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1879
			return false;
1880 1881 1882
		}
	}

S
Sujith 已提交
1883
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1884

S
Sujith 已提交
1885
	return true;
1886 1887
}

1888
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1889
{
1890
	struct ath_common *common = ath9k_hw_common(ah);
1891
	int status = true, setChip = true;
S
Sujith 已提交
1892 1893 1894 1895 1896 1897 1898
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1899 1900 1901
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1902 1903
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1904 1905 1906 1907 1908 1909 1910

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1911
		ah->chip_fullsleep = true;
S
Sujith 已提交
1912 1913 1914 1915
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1916
	default:
1917
		ath_err(common, "Unknown power mode %u\n", mode);
1918 1919
		return false;
	}
1920
	ah->power_mode = mode;
S
Sujith 已提交
1921

1922 1923 1924 1925 1926
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1927 1928 1929

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1930

S
Sujith 已提交
1931
	return status;
1932
}
1933
EXPORT_SYMBOL(ath9k_hw_setpower);
1934

S
Sujith 已提交
1935 1936 1937 1938
/*******************/
/* Beacon Handling */
/*******************/

1939
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1940 1941 1942
{
	int flags = 0;

S
Sujith 已提交
1943 1944
	ENABLE_REGWRITE_BUFFER(ah);

1945
	switch (ah->opmode) {
1946
	case NL80211_IFTYPE_ADHOC:
1947
	case NL80211_IFTYPE_MESH_POINT:
1948 1949
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1950 1951
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1952
		flags |= AR_NDP_TIMER_EN;
1953
	case NL80211_IFTYPE_AP:
1954 1955 1956 1957 1958
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1959 1960 1961
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1962
	default:
J
Joe Perches 已提交
1963 1964 1965
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1966 1967
		return;
		break;
1968 1969
	}

1970 1971 1972 1973
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1974

S
Sujith 已提交
1975 1976
	REGWRITE_BUFFER_FLUSH(ah);

1977 1978
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1979
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1980

1981
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1982
				    const struct ath9k_beacon_state *bs)
1983 1984
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1985
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1986
	struct ath_common *common = ath9k_hw_common(ah);
1987

S
Sujith 已提交
1988 1989
	ENABLE_REGWRITE_BUFFER(ah);

1990 1991 1992
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
1993
		  TU_TO_USEC(bs->bs_intval));
1994
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1995
		  TU_TO_USEC(bs->bs_intval));
1996

S
Sujith 已提交
1997 1998
	REGWRITE_BUFFER_FLUSH(ah);

1999 2000 2001
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2002
	beaconintval = bs->bs_intval;
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
2016 2017 2018 2019
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
2020

S
Sujith 已提交
2021 2022
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2023 2024 2025
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2026

S
Sujith 已提交
2027 2028 2029
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2030

S
Sujith 已提交
2031 2032 2033 2034
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2035

S
Sujith 已提交
2036 2037
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2038

S
Sujith 已提交
2039 2040
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2041

S
Sujith 已提交
2042 2043
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2044 2045 2046
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2047

2048 2049
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2050
}
2051
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2052

S
Sujith 已提交
2053 2054 2055 2056
/*******************/
/* HW Capabilities */
/*******************/

2057 2058 2059 2060 2061 2062 2063 2064 2065
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

2066
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2067
{
2068
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2069
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2070
	struct ath_common *common = ath9k_hw_common(ah);
2071
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2072
	unsigned int chip_chainmask;
2073

2074
	u16 eeval;
2075
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2076

S
Sujith 已提交
2077
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2078
	regulatory->current_rd = eeval;
2079

S
Sujith 已提交
2080
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2081
	if (AR_SREV_9285_12_OR_LATER(ah))
2082
		eeval |= AR9285_RDEXT_DEFAULT;
2083
	regulatory->current_rd_ext = eeval;
2084

2085
	if (ah->opmode != NL80211_IFTYPE_AP &&
2086
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2087 2088 2089 2090 2091
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
2092 2093
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2094
	}
2095

S
Sujith 已提交
2096
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2097
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2098 2099
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2100 2101 2102
		return -EINVAL;
	}

2103 2104
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2105

2106 2107
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2108

2109 2110 2111 2112 2113 2114 2115 2116 2117
	if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
		chip_chainmask = 1;
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2118
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2119 2120 2121 2122
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2123
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2124 2125 2126
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2127
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2128 2129
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2130
	else
2131
		/* Use rx_chainmask from EEPROM. */
2132
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2133

2134 2135
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2136 2137
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2138

2139
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2140

2141 2142 2143 2144
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2145 2146
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2147
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2148 2149 2150
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2151

2152 2153
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2154 2155
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2156
	else if (AR_SREV_9285_12_OR_LATER(ah))
2157
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2158
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2159 2160 2161
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2162

S
Sujith 已提交
2163 2164 2165 2166 2167
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2168 2169
	}

2170
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2171 2172 2173 2174 2175 2176
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2177 2178

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2179
	}
S
Sujith 已提交
2180
#endif
2181
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2182 2183 2184
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2185

2186
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2187 2188 2189
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2190

2191 2192
	if (common->btcoex_enabled) {
		if (AR_SREV_9300_20_OR_LATER(ah)) {
2193
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
		} else if (AR_SREV_9280_20_OR_LATER(ah)) {
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;

			if (AR_SREV_9285(ah)) {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
				btcoex_hw->btpriority_gpio =
						ATH_BTPRIORITY_GPIO_9285;
			} else {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
			}
2208
		}
2209
	} else {
2210
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2211
	}
2212

2213
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2214
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2215
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
2216 2217
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2218 2219 2220
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2221
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2222
		pCap->txs_len = sizeof(struct ar9003_txs);
2223 2224
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2225
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2226 2227
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2228
		if (AR_SREV_9280_20(ah))
2229
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2230
	}
2231

2232 2233 2234
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2235 2236 2237
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2238
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2239 2240
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2241 2242 2243 2244 2245 2246 2247
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2248 2249 2250 2251 2252 2253
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2254
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2270

2271 2272 2273 2274 2275
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2288
	return 0;
2289 2290
}

S
Sujith 已提交
2291 2292 2293
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2294

2295
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2296 2297 2298 2299
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2300

S
Sujith 已提交
2301 2302 2303 2304 2305 2306
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2307

S
Sujith 已提交
2308
	gpio_shift = (gpio % 6) * 5;
2309

S
Sujith 已提交
2310 2311 2312 2313
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2314
	} else {
S
Sujith 已提交
2315 2316 2317 2318 2319
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2320 2321 2322
	}
}

2323
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2324
{
S
Sujith 已提交
2325
	u32 gpio_shift;
2326

2327
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2328

S
Sujith 已提交
2329 2330 2331 2332 2333 2334 2335
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2336

S
Sujith 已提交
2337
	gpio_shift = gpio << 1;
S
Sujith 已提交
2338 2339 2340 2341
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2342
}
2343
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2344

2345
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2346
{
2347 2348 2349
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2350
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2351
		return 0xffffffff;
2352

S
Sujith 已提交
2353 2354 2355 2356 2357
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2358 2359
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2360
	else if (AR_SREV_9271(ah))
2361
		return MS_REG_READ(AR9271, gpio) != 0;
2362
	else if (AR_SREV_9287_11_OR_LATER(ah))
2363
		return MS_REG_READ(AR9287, gpio) != 0;
2364
	else if (AR_SREV_9285_12_OR_LATER(ah))
2365
		return MS_REG_READ(AR9285, gpio) != 0;
2366
	else if (AR_SREV_9280_20_OR_LATER(ah))
2367 2368 2369
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2370
}
2371
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2372

2373
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2374
			 u32 ah_signal_type)
2375
{
S
Sujith 已提交
2376
	u32 gpio_shift;
2377

S
Sujith 已提交
2378 2379 2380 2381 2382 2383 2384
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2385

S
Sujith 已提交
2386
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2387 2388 2389 2390 2391
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2392
}
2393
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2394

2395
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2396
{
S
Sujith 已提交
2397 2398 2399 2400 2401 2402 2403
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2404 2405 2406
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2407 2408
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2409
}
2410
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2411

2412
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2413
{
S
Sujith 已提交
2414
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2415
}
2416
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2417

2418
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2419
{
S
Sujith 已提交
2420
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2421
}
2422
EXPORT_SYMBOL(ath9k_hw_setantenna);
2423

S
Sujith 已提交
2424 2425 2426 2427
/*********************/
/* General Operation */
/*********************/

2428
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2429
{
S
Sujith 已提交
2430 2431
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2432

S
Sujith 已提交
2433 2434 2435 2436
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2437

S
Sujith 已提交
2438
	return bits;
2439
}
2440
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2441

2442
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2443
{
S
Sujith 已提交
2444
	u32 phybits;
2445

S
Sujith 已提交
2446 2447
	ENABLE_REGWRITE_BUFFER(ah);

2448 2449 2450
	if (AR_SREV_9480(ah))
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2451 2452
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2453 2454 2455 2456 2457 2458
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2459

S
Sujith 已提交
2460
	if (phybits)
2461
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2462
	else
2463
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2464 2465

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2466
}
2467
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2468

2469
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2470
{
2471 2472 2473 2474 2475
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2476
}
2477
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2478

2479
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2480
{
2481
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2482
		return false;
2483

2484 2485 2486 2487 2488
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2489
}
2490
EXPORT_SYMBOL(ath9k_hw_disable);
2491

2492
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2493
{
2494
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2495
	struct ath9k_channel *chan = ah->curchan;
2496
	struct ieee80211_channel *channel = chan->chan;
2497
	int reg_pwr = min_t(int, MAX_RATE_POWER, limit);
2498 2499 2500 2501
	int chan_pwr = channel->max_power * 2;

	if (test)
		reg_pwr = chan_pwr = MAX_RATE_POWER;
2502

2503
	regulatory->power_limit = reg_pwr;
2504

2505
	ah->eep_ops->set_txpower(ah, chan,
2506
				 ath9k_regd_get_ctl(regulatory, chan),
2507
				 channel->max_antenna_gain * 2,
2508
				 chan_pwr, reg_pwr, test);
2509
}
2510
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2511

2512
void ath9k_hw_setopmode(struct ath_hw *ah)
2513
{
2514
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2515
}
2516
EXPORT_SYMBOL(ath9k_hw_setopmode);
2517

2518
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2519
{
S
Sujith 已提交
2520 2521
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2522
}
2523
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2524

2525
void ath9k_hw_write_associd(struct ath_hw *ah)
2526
{
2527 2528 2529 2530 2531
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2532
}
2533
EXPORT_SYMBOL(ath9k_hw_write_associd);
2534

2535 2536
#define ATH9K_MAX_TSF_READ 10

2537
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2538
{
2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2550

2551
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2552

2553
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2554
}
2555
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2556

2557
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2558 2559
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2560
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2561
}
2562
EXPORT_SYMBOL(ath9k_hw_settsf64);
2563

2564
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2565
{
2566 2567
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2568 2569
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2570

S
Sujith 已提交
2571 2572
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2573
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2574

S
Sujith 已提交
2575
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2576 2577
{
	if (setting)
2578
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2579
	else
2580
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2581
}
2582
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2583

L
Luis R. Rodriguez 已提交
2584
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2585
{
L
Luis R. Rodriguez 已提交
2586
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2587 2588
	u32 macmode;

L
Luis R. Rodriguez 已提交
2589
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2590 2591 2592
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2593

S
Sujith 已提交
2594
	REG_WRITE(ah, AR_2040_MODE, macmode);
2595
}
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2642
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2643 2644 2645
{
	return REG_READ(ah, AR_TSF_L32);
}
2646
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2660 2661 2662
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2675
EXPORT_SYMBOL(ath_gen_timer_alloc);
2676

2677 2678
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2679
			      u32 trig_timeout,
2680
			      u32 timer_period)
2681 2682
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2683
	u32 tsf, timer_next;
2684 2685 2686 2687 2688 2689 2690

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2691 2692
	timer_next = tsf + trig_timeout;

J
Joe Perches 已提交
2693 2694 2695
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
	if (AR_SREV_9480(ah)) {
		/*
		 * Starting from AR9480, each generic timer can select which tsf
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

2721 2722 2723 2724 2725
	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2726
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2727

2728
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2748
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2749 2750 2751 2752 2753 2754 2755 2756 2757

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2758
EXPORT_SYMBOL(ath_gen_timer_free);
2759 2760 2761 2762 2763 2764 2765 2766

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2767
	struct ath_common *common = ath9k_hw_common(ah);
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2782 2783
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2784 2785 2786 2787 2788 2789 2790
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2791 2792
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2793 2794 2795
		timer->trigger(timer->arg);
	}
}
2796
EXPORT_SYMBOL(ath_gen_timer_isr);
2797

2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2820 2821
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2822
	{ AR_SREV_VERSION_9300,         "9300" },
2823
	{ AR_SREV_VERSION_9330,         "9330" },
2824
	{ AR_SREV_VERSION_9340,		"9340" },
2825
	{ AR_SREV_VERSION_9485,         "9485" },
2826
	{ AR_SREV_VERSION_9480,         "9480" },
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2844
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2861
static const char *ath9k_hw_rf_name(u16 rf_version)
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2873 2874 2875 2876 2877 2878

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2879
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);