hw.c 81.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20
#include <linux/time.h>
21
#include <linux/bitops.h>
22 23
#include <asm/unaligned.h>

24
#include "hw.h"
25
#include "hw-ops.h"
26
#include "rc.h"
27
#include "ar9003_mac.h"
28
#include "ar9003_mci.h"
29
#include "ar9003_phy.h"
30 31
#include "debug.h"
#include "ath9k.h"
32

33
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
34

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

52 53 54 55 56 57 58
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

59 60 61 62 63 64
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

65 66 67 68 69 70 71 72
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

73 74 75 76 77 78 79 80 81
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
82 83 84
/********************/
/* Helper Functions */
/********************/
85

86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
#ifdef CONFIG_ATH9K_DEBUGFS

void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
{
	struct ath_softc *sc = common->priv;
	if (sync_cause)
		sc->debug.stats.istats.sync_cause_all++;
	if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
		sc->debug.stats.istats.sync_rtc_irq++;
	if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
		sc->debug.stats.istats.sync_mac_irq++;
	if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
		sc->debug.stats.istats.eeprom_illegal_access++;
	if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
		sc->debug.stats.istats.apb_timeout++;
	if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
		sc->debug.stats.istats.pci_mode_conflict++;
	if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
		sc->debug.stats.istats.host1_fatal++;
	if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
		sc->debug.stats.istats.host1_perr++;
	if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
		sc->debug.stats.istats.trcv_fifo_perr++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
		sc->debug.stats.istats.radm_cpl_ep++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
		sc->debug.stats.istats.radm_cpl_dllp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
		sc->debug.stats.istats.radm_cpl_tlp_abort++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
		sc->debug.stats.istats.radm_cpl_ecrc_err++;
	if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
		sc->debug.stats.istats.radm_cpl_timeout++;
	if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
		sc->debug.stats.istats.local_timeout++;
	if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
		sc->debug.stats.istats.pm_access++;
	if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
		sc->debug.stats.istats.mac_awake++;
	if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
		sc->debug.stats.istats.mac_asleep++;
	if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
		sc->debug.stats.istats.mac_sleep_access++;
}
#endif


133
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
134
{
135
	struct ath_common *common = ath9k_hw_common(ah);
136
	struct ath9k_channel *chan = ah->curchan;
137
	unsigned int clockrate;
138

139 140 141
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
142
	else if (!chan) /* should really check for CCK instead */
143
		clockrate = ATH9K_CLOCK_RATE_CCK;
144
	else if (IS_CHAN_2GHZ(chan))
145 146 147
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
148
	else
149 150
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

151 152 153
	if (chan) {
		if (IS_CHAN_HT40(chan))
			clockrate *= 2;
154
		if (IS_CHAN_HALF_RATE(chan))
155
			clockrate /= 2;
156
		if (IS_CHAN_QUARTER_RATE(chan))
157 158 159
			clockrate /= 4;
	}

160
	common->clockrate = clockrate;
S
Sujith 已提交
161 162
}

163
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
164
{
165
	struct ath_common *common = ath9k_hw_common(ah);
166

167
	return usecs * common->clockrate;
S
Sujith 已提交
168
}
169

S
Sujith 已提交
170
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
171 172 173
{
	int i;

S
Sujith 已提交
174 175 176
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
177 178 179 180 181
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
182

183
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
184 185
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
186

S
Sujith 已提交
187
	return false;
188
}
189
EXPORT_SYMBOL(ath9k_hw_wait);
190

191 192 193
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
F
Felix Fietkau 已提交
194
	hw_delay /= 10;
195 196 197 198 199 200 201 202 203

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

204
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
205 206 207 208 209 210 211 212 213 214 215 216 217
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

218 219 220 221 222 223 224 225 226 227 228 229
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

230
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
231
			   u8 phy, int kbps,
S
Sujith 已提交
232 233
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
234
{
S
Sujith 已提交
235
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
236

S
Sujith 已提交
237 238
	if (kbps == 0)
		return 0;
239

240
	switch (phy) {
S
Sujith 已提交
241
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
242
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
243
		if (shortPreamble)
S
Sujith 已提交
244 245 246 247
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
248
	case WLAN_RC_PHY_OFDM:
249
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
250 251 252 253 254 255
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
256 257
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
273 274
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
275 276 277
		txTime = 0;
		break;
	}
278

S
Sujith 已提交
279 280
	return txTime;
}
281
EXPORT_SYMBOL(ath9k_hw_computetxtime);
282

283
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
284 285
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
286
{
S
Sujith 已提交
287
	int8_t extoff;
288

S
Sujith 已提交
289 290 291 292
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
293 294
	}

295
	if (IS_CHAN_HT40PLUS(chan)) {
S
Sujith 已提交
296 297 298 299 300 301 302 303
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
304

S
Sujith 已提交
305 306
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
307
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
308
	centers->ext_center =
309
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
310 311
}

S
Sujith 已提交
312 313 314 315
/******************/
/* Chip Revisions */
/******************/

316
static void ath9k_hw_read_revisions(struct ath_hw *ah)
317
{
S
Sujith 已提交
318
	u32 val;
319

320 321 322 323
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
324 325 326 327 328 329 330 331 332
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
333 334 335 336 337
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
G
Gabor Juhos 已提交
338 339 340
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
341 342
	}

S
Sujith 已提交
343
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
344

S
Sujith 已提交
345 346
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
347 348 349
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
350

351
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
352 353 354 355
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
356 357
	} else {
		if (!AR_SREV_9100(ah))
358
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
359

360
		ah->hw_version.macRev = val & AR_SREV_REVISION;
361

362
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
363
			ah->is_pciexpress = true;
S
Sujith 已提交
364
	}
365 366
}

S
Sujith 已提交
367 368 369 370
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

371
static void ath9k_hw_disablepcie(struct ath_hw *ah)
372
{
373
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
374
		return;
375

S
Sujith 已提交
376 377 378 379 380 381 382 383 384
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
385

S
Sujith 已提交
386
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
387 388
}

389
/* This should work for all families including legacy */
390
static bool ath9k_hw_chip_test(struct ath_hw *ah)
391
{
392
	struct ath_common *common = ath9k_hw_common(ah);
393
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
394
	u32 regHold[2];
J
Joe Perches 已提交
395 396 397
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
398
	int i, j, loop_max;
399

400 401 402 403 404 405 406
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
407 408
		u32 addr = regAddr[i];
		u32 wrData, rdData;
409

S
Sujith 已提交
410 411 412 413 414 415
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
416 417 418
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
419 420 421 422 423 424 425 426
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
427 428 429
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
430 431
				return false;
			}
432
		}
S
Sujith 已提交
433
		REG_WRITE(ah, regAddr[i], regHold[i]);
434
	}
S
Sujith 已提交
435
	udelay(100);
436

437 438 439
	return true;
}

440
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
441
{
442 443
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
444 445 446
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.analog_shiftreg = 1;
447

S
Sujith 已提交
448
	ah->config.rx_intr_mitigation = true;
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
467
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
468 469
}

470
static void ath9k_hw_init_defaults(struct ath_hw *ah)
471
{
472 473 474 475 476
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

477 478
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
479

480 481 482
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
483 484
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
485
	ah->slottime = ATH9K_SLOT_TIME_9;
486
	ah->globaltxtimeout = (u32) -1;
487
	ah->power_mode = ATH9K_PM_UNDEFINED;
488
	ah->htc_reset_init = true;
489 490
}

491
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
492
{
493
	struct ath_common *common = ath9k_hw_common(ah);
494 495 496
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
497
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
498 499 500

	sum = 0;
	for (i = 0; i < 3; i++) {
501
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
502
		sum += eeval;
503 504
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
505
	}
S
Sujith 已提交
506
	if (sum == 0 || sum == 0xffff * 3)
507 508 509 510 511
		return -EADDRNOTAVAIL;

	return 0;
}

512
static int ath9k_hw_post_init(struct ath_hw *ah)
513
{
S
Sujith Manoharan 已提交
514
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
515
	int ecode;
516

S
Sujith Manoharan 已提交
517
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
518 519 520
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
521

522 523 524 525 526
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
527

528
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
529 530
	if (ecode != 0)
		return ecode;
531

532
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
533 534
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
535

536
	ath9k_hw_ani_init(ah);
537

538 539 540 541
	/*
	 * EEPROM needs to be initialized before we do this.
	 * This is required for regulatory compliance.
	 */
542
	if (AR_SREV_9300_20_OR_LATER(ah)) {
543 544
		u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
		if ((regdmn & 0xF0) == CTL_FCC) {
545 546
			ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
			ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
547 548 549
		}
	}

550 551 552
	return 0;
}

553
static int ath9k_hw_attach_ops(struct ath_hw *ah)
554
{
555 556 557 558 559
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
560 561
}

562 563
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
564
{
565
	struct ath_common *common = ath9k_hw_common(ah);
566
	int r = 0;
567

568 569
	ath9k_hw_read_revisions(ah);

570 571 572 573 574
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
575 576 577 578 579
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->WARegVal = REG_READ(ah, AR_WA);
		ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
				 AR_WA_ASPM_TIMER_BASED_DISABLE);
	}
580

581
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
582
		ath_err(common, "Couldn't reset chip\n");
583
		return -EIO;
584 585
	}

586 587 588 589 590
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

591 592 593
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

594 595 596
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
597

598
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
599
		ath_err(common, "Couldn't wakeup chip\n");
600
		return -EIO;
601 602
	}

603
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
604
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
605
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
606
		     !ah->is_pciexpress)) {
607 608 609 610 611 612 613 614
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

615
	ath_dbg(common, RESET, "serialize_regmode is %d\n",
616 617
		ah->config.serialize_regmode);

618 619 620 621 622
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

623 624 625 626 627 628 629 630 631 632
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
633
	case AR_SREV_VERSION_9330:
634
	case AR_SREV_VERSION_9485:
635
	case AR_SREV_VERSION_9340:
636
	case AR_SREV_VERSION_9462:
G
Gabor Juhos 已提交
637
	case AR_SREV_VERSION_9550:
638
	case AR_SREV_VERSION_9565:
639 640
		break;
	default:
641 642 643
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
644
		return -EOPNOTSUPP;
645 646
	}

647
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
648
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
649 650
		ah->is_pciexpress = false;

651 652 653 654
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
655 656
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
657

658
	if (!ah->is_pciexpress)
659 660
		ath9k_hw_disablepcie(ah);

661
	r = ath9k_hw_post_init(ah);
662
	if (r)
663
		return r;
664 665

	ath9k_hw_init_mode_gain_regs(ah);
666 667 668 669
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

670 671
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
672
		ath_err(common, "Failed to initialize MAC address\n");
673
		return r;
674 675
	}

676
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
677
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
678
	else
679
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
680

681 682 683 684
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
685

686 687
	common->state = ATH_HW_INITIALIZED;

688
	return 0;
689 690
}

691
int ath9k_hw_init(struct ath_hw *ah)
692
{
693 694
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
695

696
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
697 698 699 700 701 702 703 704
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
705 706
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
707
	case AR2427_DEVID_PCIE:
708
	case AR9300_DEVID_PCIE:
709
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
710
	case AR9300_DEVID_AR9330:
711
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
712
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
713
	case AR9300_DEVID_AR9580:
714
	case AR9300_DEVID_AR9462:
715
	case AR9485_DEVID_AR1111:
716
	case AR9300_DEVID_AR9565:
717 718 719 720
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
721 722
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
723 724
		return -EOPNOTSUPP;
	}
725

726 727
	ret = __ath9k_hw_init(ah);
	if (ret) {
728 729 730
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
731 732
		return ret;
	}
733

734
	return 0;
735
}
736
EXPORT_SYMBOL(ath9k_hw_init);
737

738
static void ath9k_hw_init_qos(struct ath_hw *ah)
739
{
S
Sujith 已提交
740 741
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
742 743
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
744

S
Sujith 已提交
745 746 747 748 749 750 751 752 753 754
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
755 756

	REGWRITE_BUFFER_FLUSH(ah);
757 758
}

759
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
760
{
761 762 763
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

764 765 766
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
767

768 769
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

770
		udelay(100);
771

772 773 774 775 776 777 778 779
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

780
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
781 782 783
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

784
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
785
			      struct ath9k_channel *chan)
786
{
787 788
	u32 pll;

789
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
790 791 792 793 794 795 796
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
797

798 799 800 801 802 803
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
804 805

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
806 807 808
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
809
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
810
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
811

812
		/* program BB PLL phase_shift to 0x6 */
813
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
814 815 816 817
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
818
		udelay(1000);
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
852
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
853 854 855 856 857 858 859 860 861 862 863 864 865
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
866 867 868 869 870 871 872 873 874
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
				pll2_divfrac = 0x26666;
				refdiv = 1;
			}
875 876 877 878 879 880 881 882 883 884 885 886
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
887 888 889 890 891 892
		if (AR_SREV_9340(ah))
			regval = (regval & 0x80071fff) | (0x1 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
		else
			regval = (regval & 0x80071fff) | (0x3 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
893 894 895 896
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
897
	}
898 899

	pll = ath9k_hw_compute_pll_control(ah, chan);
900 901
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
902
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
903

904 905
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
906 907
		udelay(1000);

908 909
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
910 911
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
912 913
	}

S
Sujith 已提交
914 915 916
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
917

918
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
919 920 921 922 923 924 925 926 927 928 929
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
930 931
}

932
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
933
					  enum nl80211_iftype opmode)
934
{
935
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
936
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
937 938 939 940
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
941

942
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
943 944
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

945 946 947 948 949 950
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
951

952 953 954 955 956 957
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
958

959 960 961 962
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
963

S
Sujith 已提交
964 965
	ENABLE_REGWRITE_BUFFER(ah);

966
	REG_WRITE(ah, AR_IMR, imr_reg);
967 968
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
969

S
Sujith 已提交
970 971
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
972
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
973 974
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
975

S
Sujith 已提交
976 977
	REGWRITE_BUFFER_FLUSH(ah);

978 979 980 981 982 983
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
984 985
}

986 987 988 989 990 991 992
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

993
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
994
{
995 996 997
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
998 999
}

1000
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1001
{
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
1012
}
S
Sujith 已提交
1013

1014
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1015 1016
{
	if (tu > 0xFFFF) {
1017 1018
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
1019
		ah->globaltxtimeout = (u32) -1;
1020 1021 1022
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1023
		ah->globaltxtimeout = tu;
1024 1025 1026 1027
		return true;
	}
}

1028
void ath9k_hw_init_global_settings(struct ath_hw *ah)
1029
{
1030 1031
	struct ath_common *common = ath9k_hw_common(ah);
	const struct ath9k_channel *chan = ah->curchan;
1032
	int acktimeout, ctstimeout, ack_offset = 0;
1033
	int slottime;
1034
	int sifstime;
1035 1036
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
1037

1038
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
1039
		ah->misc_mode);
1040

1041 1042 1043
	if (!chan)
		return;

1044
	if (ah->misc_mode != 0)
1045
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
1046

1047 1048 1049 1050
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
1051 1052
	tx_lat = 54;

1053 1054 1055 1056 1057
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1058 1059 1060 1061 1062 1063 1064
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1065
		sifstime = 32;
1066
		ack_offset = 16;
1067 1068 1069
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1070
		rx_lat = (rx_lat * 4) - 1;
1071 1072 1073 1074
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1075
		sifstime = 64;
1076
		ack_offset = 32;
1077 1078
		slottime = 21;
	} else {
1079 1080 1081 1082 1083 1084 1085 1086
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1087 1088 1089 1090 1091
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1092

1093
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1094 1095
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
1096
	ctstimeout = acktimeout;
1097 1098 1099

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1100
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1101 1102 1103 1104
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1105
	if (IS_CHAN_2GHZ(chan) &&
1106
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1107
		acktimeout += 64 - sifstime - ah->slottime;
1108 1109 1110
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1111 1112
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1113
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1114
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1115 1116
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1117 1118 1119 1120 1121 1122 1123 1124

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1125
}
1126
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1127

S
Sujith 已提交
1128
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1129
{
1130 1131
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1132
	if (common->state < ATH_HW_INITIALIZED)
1133
		return;
1134

1135
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1136
}
S
Sujith 已提交
1137
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1138 1139 1140 1141 1142

/*******/
/* INI */
/*******/

1143
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1144 1145 1146
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

F
Felix Fietkau 已提交
1147
	if (IS_CHAN_2GHZ(chan))
1148 1149 1150 1151 1152 1153 1154
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1155 1156 1157 1158
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1159
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1160
{
1161
	struct ath_common *common = ath9k_hw_common(ah);
1162
	int txbuf_size;
S
Sujith 已提交
1163

S
Sujith 已提交
1164 1165
	ENABLE_REGWRITE_BUFFER(ah);

1166 1167 1168
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1169 1170
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1171

1172 1173 1174
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1175
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1176

S
Sujith 已提交
1177 1178
	REGWRITE_BUFFER_FLUSH(ah);

1179 1180 1181 1182 1183
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1184 1185
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1186

S
Sujith 已提交
1187
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1188

1189 1190 1191
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1192
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1193

1194 1195 1196
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1197 1198
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1199 1200 1201 1202 1203 1204 1205 1206
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1207 1208 1209 1210
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1211
	if (AR_SREV_9285(ah)) {
1212 1213 1214 1215
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1216 1217 1218 1219 1220 1221
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1222
	}
1223

1224 1225 1226
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1227 1228
	REGWRITE_BUFFER_FLUSH(ah);

1229 1230
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1231 1232
}

1233
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1234
{
1235 1236
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1237 1238

	switch (opmode) {
1239
	case NL80211_IFTYPE_ADHOC:
1240
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1241
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1242
		break;
1243
	case NL80211_IFTYPE_MESH_POINT:
1244 1245 1246
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1247
	case NL80211_IFTYPE_STATION:
1248
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1249
		break;
1250
	default:
1251 1252
		if (!ah->is_monitoring)
			set = 0;
1253
		break;
S
Sujith 已提交
1254
	}
1255
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1256 1257
}

1258 1259
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1275
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1276 1277 1278 1279
{
	u32 rst_flags;
	u32 tmpReg;

1280
	if (AR_SREV_9100(ah)) {
1281 1282
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1283 1284 1285
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1286 1287
	ENABLE_REGWRITE_BUFFER(ah);

1288 1289 1290 1291 1292
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1293 1294 1295 1296 1297 1298 1299 1300
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1301 1302 1303 1304 1305 1306 1307
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1308
			u32 val;
S
Sujith 已提交
1309
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1310 1311 1312 1313 1314 1315 1316

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1317 1318 1319 1320 1321 1322 1323
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

1344
			ath_dbg(ath9k_hw_common(ah), RESET,
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1359
	if (ath9k_hw_mci_is_enabled(ah))
1360
		ar9003_mci_check_gpm_offset(ah);
1361

1362
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1363 1364 1365

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith Manoharan 已提交
1366 1367 1368 1369 1370 1371
	if (AR_SREV_9300_20_OR_LATER(ah))
		udelay(50);
	else if (AR_SREV_9100(ah))
		udelay(10000);
	else
		udelay(100);
S
Sujith 已提交
1372

1373
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1374
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1375
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1388
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1389
{
S
Sujith 已提交
1390 1391
	ENABLE_REGWRITE_BUFFER(ah);

1392 1393 1394 1395 1396
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1397 1398 1399
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1400
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1401 1402
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1403
	REG_WRITE(ah, AR_RTC_RESET, 0);
1404

S
Sujith 已提交
1405 1406
	REGWRITE_BUFFER_FLUSH(ah);

1407
	udelay(2);
1408 1409

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1410 1411
		REG_WRITE(ah, AR_RC, 0);

1412
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1413 1414 1415 1416

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1417 1418
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1419
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1420
		return false;
1421 1422
	}

S
Sujith 已提交
1423 1424 1425
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1426
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1427
{
1428
	bool ret = false;
1429

1430 1431 1432 1433 1434
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1435 1436 1437
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1438 1439 1440
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1441 1442
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1443
		ret = ath9k_hw_set_reset_power_on(ah);
1444
		if (ret)
1445
			ah->reset_power_on = true;
1446
		break;
S
Sujith 已提交
1447 1448
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1449 1450
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1451
	default:
1452
		break;
S
Sujith 已提交
1453
	}
1454 1455

	return ret;
1456 1457
}

1458
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1459
				struct ath9k_channel *chan)
1460
{
1461 1462 1463 1464 1465 1466 1467
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1468 1469 1470
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1471 1472

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1473
		return false;
1474

1475
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1476
		return false;
1477

1478
	ah->chip_fullsleep = false;
1479 1480 1481

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1482
	ath9k_hw_init_pll(ah, chan);
1483

S
Sujith 已提交
1484
	return true;
1485 1486
}

1487
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1488
				    struct ath9k_channel *chan)
1489
{
1490
	struct ath_common *common = ath9k_hw_common(ah);
1491 1492
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1493
	u8 ini_reloaded = 0;
1494
	u32 qnum;
1495
	int r;
1496

1497
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1498 1499 1500
		u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
		band_switch = !!(flags_diff & CHANNEL_5GHZ);
		mode_diff = !!(flags_diff & ~CHANNEL_HT);
1501
	}
1502 1503 1504

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1505
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1506
				"Transmit frames pending on queue %d\n", qnum);
1507 1508 1509 1510
			return false;
		}
	}

1511
	if (!ath9k_hw_rfbus_req(ah)) {
1512
		ath_err(common, "Could not kill baseband RX\n");
1513 1514 1515
		return false;
	}

1516
	if (band_switch || mode_diff) {
1517 1518 1519
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1520 1521
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1522 1523 1524 1525 1526 1527 1528

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1529
	ath9k_hw_set_channel_regs(ah, chan);
1530

1531
	r = ath9k_hw_rf_set_freq(ah, chan);
1532
	if (r) {
1533
		ath_err(common, "Failed to set channel\n");
1534
		return false;
1535
	}
1536
	ath9k_hw_set_clockrate(ah);
1537
	ath9k_hw_apply_txpower(ah, chan, false);
1538

F
Felix Fietkau 已提交
1539
	ath9k_hw_set_delta_slope(ah, chan);
1540
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1541

1542 1543
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1544

1545 1546
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1547

1548 1549 1550
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1551
		ah->ah_flags &= ~AH_FASTCC;
1552 1553
	}

S
Sujith 已提交
1554 1555 1556
	return true;
}

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
			       int *hang_state, int *hang_pos)
{
	static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
	u32 chain_state, dcs_pos, i;

	for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
		chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
		for (i = 0; i < 3; i++) {
			if (chain_state == dcu_chain_state[i]) {
				*hang_state = chain_state;
				*hang_pos = dcs_pos;
				return true;
			}
		}
	}
	return false;
}

#define DCU_COMPLETE_STATE        1
#define DCU_COMPLETE_STATE_MASK 0x3
#define NUM_STATUS_READS         50
static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
{
	u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
	u32 i, hang_pos, hang_state, num_state = 6;

	comp_state = REG_READ(ah, AR_DMADBG_6);

	if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
		ath_dbg(ath9k_hw_common(ah), RESET,
			"MAC Hang signature not found at DCU complete\n");
		return false;
	}

	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	dcs_reg = AR_DMADBG_5;
	num_state = 4;
	chain_state = REG_READ(ah, dcs_reg);
	if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
		goto hang_check_iter;

	ath_dbg(ath9k_hw_common(ah), RESET,
		"MAC Hang signature 1 not found\n");
	return false;

hang_check_iter:
	ath_dbg(ath9k_hw_common(ah), RESET,
		"DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
		chain_state, comp_state, hang_state, hang_pos);

	for (i = 0; i < NUM_STATUS_READS; i++) {
		chain_state = REG_READ(ah, dcs_reg);
		chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
		comp_state = REG_READ(ah, AR_DMADBG_6);

		if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
					DCU_COMPLETE_STATE) ||
		    (chain_state != hang_state))
			return false;
	}

	ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");

	return true;
}

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
void ath9k_hw_check_nav(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);
	u32 val;

	val = REG_READ(ah, AR_NAV);
	if (val != 0xdeadbeef && val > 0x7fff) {
		ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
		REG_WRITE(ah, AR_NAV, 0);
	}
}
EXPORT_SYMBOL(ath9k_hw_check_nav);

1654
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1655
{
1656 1657 1658
	int count = 50;
	u32 reg;

1659 1660 1661
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1662
	if (AR_SREV_9285_12_OR_LATER(ah))
1663 1664 1665 1666
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1667

1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1680

1681
	return false;
J
Johannes Berg 已提交
1682
}
1683
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1684

1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else {
		ah->sw_mgmt_crypto = true;
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1713
	REG_RMW(ah, AR_STA_ID1, macStaId1
1714 1715
		  | AR_STA_ID1_RTS_USE_DEF
		  | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1716 1717
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
			 AR_SREV_9550(ah))
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1782 1783 1784 1785 1786 1787 1788
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1789
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1804 1805 1806 1807
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1808
	/*
F
Felix Fietkau 已提交
1809
	 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
1810
	 */
F
Felix Fietkau 已提交
1811
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1812
	    ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
F
Felix Fietkau 已提交
1813
		goto fail;
1814 1815 1816 1817 1818 1819 1820 1821

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1822
	if (AR_SREV_9462(ah) && (ah->caldata &&
1823 1824 1825
				 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
1826 1827 1828 1829 1830 1831 1832 1833 1834
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1835
	if (ath9k_hw_mci_is_enabled(ah))
1836
		ar9003_mci_2g5g_switch(ah, false);
1837

1838 1839 1840
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1841 1842 1843 1844 1845 1846 1847 1848
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1849
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1850
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1851
{
1852
	struct ath_common *common = ath9k_hw_common(ah);
1853
	struct timespec ts;
1854 1855 1856
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1857
	u64 tsf = 0;
1858
	s64 usec = 0;
1859
	int r;
1860
	bool start_mci_reset = false;
1861 1862
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1863
	if (ath9k_hw_mci_is_enabled(ah)) {
1864 1865 1866
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1867 1868
	}

1869
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1870
		return -EIO;
1871

1872 1873
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1874

1875
	ah->caldata = caldata;
1876
	if (caldata && (chan->channel != caldata->channel ||
F
Felix Fietkau 已提交
1877
			chan->channelFlags != caldata->channelFlags)) {
1878 1879 1880
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1881
	} else if (caldata) {
1882
		clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
1883
	}
1884
	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
1885

1886 1887 1888 1889
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1890 1891
	}

S
Sujith Manoharan 已提交
1892
	if (ath9k_hw_mci_is_enabled(ah))
1893
		ar9003_mci_stop_bt(ah, save_fullsleep);
1894

1895 1896 1897 1898 1899 1900
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

1901 1902 1903 1904
	/* Save TSF before chip reset, a cold reset clears it */
	tsf = ath9k_hw_gettsf64(ah);
	getrawmonotonic(&ts);
	usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000;
S
Sujith 已提交
1905

1906 1907 1908 1909 1910 1911
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1912 1913
	ah->paprd_table_write_done = false;

1914
	/* Only required on the first reset */
1915 1916 1917 1918 1919 1920 1921
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1922
	if (!ath9k_hw_chip_reset(ah, chan)) {
1923
		ath_err(common, "Chip reset failed\n");
1924
		return -EINVAL;
1925 1926
	}

1927
	/* Only required on the first reset */
1928 1929 1930 1931 1932 1933 1934 1935
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1936
	/* Restore TSF */
1937 1938 1939
	getrawmonotonic(&ts);
	usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000 - usec;
	ath9k_hw_settsf64(ah, tsf + usec);
S
Sujith 已提交
1940

1941
	if (AR_SREV_9280_20_OR_LATER(ah))
1942
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1943

S
Sujith 已提交
1944 1945 1946
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1947
	r = ath9k_hw_process_ini(ah, chan);
1948 1949
	if (r)
		return r;
1950

1951 1952
	ath9k_hw_set_rfmode(ah, chan);

S
Sujith Manoharan 已提交
1953
	if (ath9k_hw_mci_is_enabled(ah))
1954 1955
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1967
	ath9k_hw_init_mfp(ah);
1968

F
Felix Fietkau 已提交
1969
	ath9k_hw_set_delta_slope(ah, chan);
1970
	ath9k_hw_spur_mitigate_freq(ah, chan);
1971
	ah->eep_ops->set_board_values(ah, chan);
1972

1973
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1974

1975
	r = ath9k_hw_rf_set_freq(ah, chan);
1976 1977
	if (r)
		return r;
1978

1979 1980
	ath9k_hw_set_clockrate(ah);

1981
	ath9k_hw_init_queues(ah);
1982
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1983
	ath9k_hw_ani_cache_ini_regs(ah);
1984 1985
	ath9k_hw_init_qos(ah);

1986
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1987
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1988

1989
	ath9k_hw_init_global_settings(ah);
1990

1991 1992 1993 1994 1995 1996 1997
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1998 1999
	}

2000
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
2001 2002 2003

	ath9k_hw_set_dma(ah);

2004 2005
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
2006

S
Sujith 已提交
2007
	if (ah->config.rx_intr_mitigation) {
2008 2009 2010 2011
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

2012 2013 2014 2015 2016
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

2017 2018
	ath9k_hw_init_bb(ah, chan);

2019
	if (caldata) {
2020 2021
		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
2022
	}
2023
	if (!ath9k_hw_init_cal(ah, chan))
2024
		return -EIO;
2025

S
Sujith Manoharan 已提交
2026
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
2027
		return -EIO;
2028

S
Sujith 已提交
2029
	ENABLE_REGWRITE_BUFFER(ah);
2030

2031
	ath9k_hw_restore_chainmask(ah);
2032 2033
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
2034 2035
	REGWRITE_BUFFER_FLUSH(ah);

2036
	ath9k_hw_init_desc(ah);
2037

2038
	if (ath9k_hw_btcoex_is_enabled(ah))
2039 2040
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
2041
	if (ath9k_hw_mci_is_enabled(ah))
2042
		ar9003_mci_check_bt(ah);
2043

2044 2045 2046
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

2047
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2048
		ar9003_hw_bb_watchdog_config(ah);
2049 2050 2051
		ar9003_hw_disable_phy_restart(ah);
	}

2052 2053
	ath9k_hw_apply_gpio_override(ah);

2054
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
2055 2056
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

2057
	return 0;
2058
}
2059
EXPORT_SYMBOL(ath9k_hw_reset);
2060

S
Sujith 已提交
2061 2062 2063 2064
/******************************/
/* Power Management (Chipset) */
/******************************/

2065 2066 2067 2068
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2069
static void ath9k_set_power_sleep(struct ath_hw *ah)
2070
{
S
Sujith 已提交
2071
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2072

2073
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2074 2075 2076
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
2077 2078 2079 2080
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
2081

2082 2083 2084 2085 2086 2087
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

2088
	if (ath9k_hw_mci_is_enabled(ah))
2089
		udelay(100);
2090

2091 2092
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2093

2094 2095 2096 2097
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
2098
	}
2099 2100

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
2101 2102
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2103 2104
}

2105 2106 2107 2108 2109
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2110
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
2111
{
2112
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2113

S
Sujith 已提交
2114
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2115

2116 2117 2118 2119 2120
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2121

2122 2123 2124 2125 2126 2127 2128 2129 2130
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2131 2132 2133
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2134 2135 2136 2137
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2138
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2139

2140
		if (ath9k_hw_mci_is_enabled(ah))
2141
			udelay(30);
2142
	}
2143 2144 2145 2146

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2147 2148
}

2149
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2150
{
S
Sujith 已提交
2151 2152
	u32 val;
	int i;
2153

2154 2155 2156 2157 2158 2159
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2160 2161 2162 2163
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2164
		}
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
	udelay(50);
2175

2176 2177 2178 2179 2180
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2181 2182
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2183 2184 2185 2186 2187 2188
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2189 2190
	}

2191 2192 2193
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2194
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2195

S
Sujith 已提交
2196
	return true;
2197 2198
}

2199
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2200
{
2201
	struct ath_common *common = ath9k_hw_common(ah);
2202
	int status = true;
S
Sujith 已提交
2203 2204 2205 2206 2207 2208 2209
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2210 2211 2212
	if (ah->power_mode == mode)
		return status;

2213
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2214
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2215 2216 2217

	switch (mode) {
	case ATH9K_PM_AWAKE:
2218
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2219 2220
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2221
		if (ath9k_hw_mci_is_enabled(ah))
2222
			ar9003_mci_set_full_sleep(ah);
2223

2224
		ath9k_set_power_sleep(ah);
2225
		ah->chip_fullsleep = true;
S
Sujith 已提交
2226 2227
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2228
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2229
		break;
2230
	default:
2231
		ath_err(common, "Unknown power mode %u\n", mode);
2232 2233
		return false;
	}
2234
	ah->power_mode = mode;
S
Sujith 已提交
2235

2236 2237 2238 2239 2240
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2241 2242 2243

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2244

S
Sujith 已提交
2245
	return status;
2246
}
2247
EXPORT_SYMBOL(ath9k_hw_setpower);
2248

S
Sujith 已提交
2249 2250 2251 2252
/*******************/
/* Beacon Handling */
/*******************/

2253
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2254 2255 2256
{
	int flags = 0;

S
Sujith 已提交
2257 2258
	ENABLE_REGWRITE_BUFFER(ah);

2259
	switch (ah->opmode) {
2260
	case NL80211_IFTYPE_ADHOC:
2261 2262
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2263
	case NL80211_IFTYPE_MESH_POINT:
2264
	case NL80211_IFTYPE_AP:
2265 2266 2267 2268 2269
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2270 2271 2272
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2273
	default:
2274 2275
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2276 2277
		return;
		break;
2278 2279
	}

2280 2281 2282
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2283

S
Sujith 已提交
2284 2285
	REGWRITE_BUFFER_FLUSH(ah);

2286 2287
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2288
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2289

2290
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2291
				    const struct ath9k_beacon_state *bs)
2292 2293
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2294
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2295
	struct ath_common *common = ath9k_hw_common(ah);
2296

S
Sujith 已提交
2297 2298
	ENABLE_REGWRITE_BUFFER(ah);

2299 2300 2301
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
	REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
2302

S
Sujith 已提交
2303 2304
	REGWRITE_BUFFER_FLUSH(ah);

2305 2306 2307
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2308
	beaconintval = bs->bs_intval;
2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2322 2323 2324 2325
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2326

S
Sujith 已提交
2327 2328
	ENABLE_REGWRITE_BUFFER(ah);

2329 2330
	REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
	REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
2331

S
Sujith 已提交
2332 2333 2334
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2335

S
Sujith 已提交
2336 2337 2338 2339
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2340

S
Sujith 已提交
2341 2342
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2343

2344 2345
	REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
	REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
2346

S
Sujith 已提交
2347 2348
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2349 2350 2351
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2352

2353 2354
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2355
}
2356
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2357

S
Sujith 已提交
2358 2359 2360 2361
/*******************/
/* HW Capabilities */
/*******************/

2362 2363 2364 2365 2366 2367 2368 2369 2370
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2388 2389
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2390 2391
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2392
		return true;
Z
Zefir Kurtisi 已提交
2393 2394 2395 2396 2397
	default:
		return false;
	}
}

2398
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2399
{
2400
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2401
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2402
	struct ath_common *common = ath9k_hw_common(ah);
2403
	unsigned int chip_chainmask;
2404

2405
	u16 eeval;
2406
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2407

S
Sujith 已提交
2408
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2409
	regulatory->current_rd = eeval;
2410

2411
	if (ah->opmode != NL80211_IFTYPE_AP &&
2412
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2413 2414 2415 2416 2417
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2418 2419
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2420
	}
2421

S
Sujith 已提交
2422
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2423
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2424 2425
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2426 2427 2428
		return -EINVAL;
	}

2429 2430
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2431

2432 2433
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2434

2435 2436 2437 2438
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2439
		chip_chainmask = 1;
2440 2441
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2442 2443 2444 2445 2446 2447 2448
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2449
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2450 2451 2452 2453
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2454
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2455 2456 2457
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2458
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2459 2460
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2461
	else
2462
		/* Use rx_chainmask from EEPROM. */
2463
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2464

2465 2466
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2467 2468
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2469

2470
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2471

2472 2473 2474 2475
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2476 2477
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2478
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2479 2480 2481
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2482

2483 2484
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2485 2486
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2487 2488 2489 2490
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2491
	else if (AR_SREV_9285_12_OR_LATER(ah))
2492
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2493
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2494 2495 2496
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2497

2498
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2499
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2500
	else
S
Sujith 已提交
2501
		pCap->rts_aggr_limit = (8 * 1024);
2502

J
Johannes Berg 已提交
2503
#ifdef CONFIG_ATH9K_RFKILL
2504 2505 2506 2507 2508 2509
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2510 2511

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2512
	}
S
Sujith 已提交
2513
#endif
2514
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2515 2516 2517
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2518

2519
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2520 2521 2522
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2523

2524
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2525
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2526
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
2527 2528
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2529 2530 2531
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2532
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2533
		pCap->txs_len = sizeof(struct ar9003_txs);
2534 2535
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2536
		if (AR_SREV_9280_20(ah))
2537
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2538
	}
2539

2540 2541 2542
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2543 2544 2545
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2546
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2547 2548
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2549
	if (AR_SREV_9285(ah)) {
2550 2551 2552
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2553
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2554
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2555 2556
				ath_info(common, "Enable LNA combining\n");
			}
2557
		}
2558 2559
	}

2560 2561 2562 2563 2564
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2565
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2566
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2567
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2568
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2569 2570
			ath_info(common, "Enable LNA combining\n");
		}
2571
	}
2572

Z
Zefir Kurtisi 已提交
2573 2574 2575
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2588
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2589 2590 2591
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2592
		if (AR_SREV_9462_20_OR_LATER(ah))
2593 2594 2595
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

2596 2597
	if (AR_SREV_9462(ah))
		pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
2598

S
Sujith Manoharan 已提交
2599 2600 2601 2602
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

S
Sujith Manoharan 已提交
2603 2604 2605 2606 2607 2608 2609
	/*
	 * Fast channel change across bands is available
	 * only for AR9462 and AR9565.
	 */
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;

2610
	return 0;
2611 2612
}

S
Sujith 已提交
2613 2614 2615
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2616

2617
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2618 2619 2620 2621
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2622

S
Sujith 已提交
2623 2624 2625 2626 2627 2628
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2629

S
Sujith 已提交
2630
	gpio_shift = (gpio % 6) * 5;
2631

S
Sujith 已提交
2632 2633 2634 2635
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2636
	} else {
S
Sujith 已提交
2637 2638 2639 2640 2641
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2642 2643 2644
	}
}

2645
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2646
{
S
Sujith 已提交
2647
	u32 gpio_shift;
2648

2649
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2650

S
Sujith 已提交
2651 2652 2653 2654 2655 2656 2657
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2658

S
Sujith 已提交
2659
	gpio_shift = gpio << 1;
S
Sujith 已提交
2660 2661 2662 2663
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2664
}
2665
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2666

2667
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2668
{
2669 2670 2671
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2672
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2673
		return 0xffffffff;
2674

S
Sujith 已提交
2675 2676 2677 2678 2679
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2680 2681
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2682
	else if (AR_SREV_9271(ah))
2683
		return MS_REG_READ(AR9271, gpio) != 0;
2684
	else if (AR_SREV_9287_11_OR_LATER(ah))
2685
		return MS_REG_READ(AR9287, gpio) != 0;
2686
	else if (AR_SREV_9285_12_OR_LATER(ah))
2687
		return MS_REG_READ(AR9285, gpio) != 0;
2688
	else if (AR_SREV_9280_20_OR_LATER(ah))
2689 2690 2691
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2692
}
2693
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2694

2695
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2696
			 u32 ah_signal_type)
2697
{
S
Sujith 已提交
2698
	u32 gpio_shift;
2699

S
Sujith 已提交
2700 2701 2702 2703 2704 2705 2706
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2707

S
Sujith 已提交
2708
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2709 2710 2711 2712 2713
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2714
}
2715
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2716

2717
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2718
{
S
Sujith 已提交
2719 2720 2721 2722 2723 2724 2725
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2726 2727 2728
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2729 2730
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2731
}
2732
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2733

2734
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2735
{
S
Sujith 已提交
2736
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2737
}
2738
EXPORT_SYMBOL(ath9k_hw_setantenna);
2739

S
Sujith 已提交
2740 2741 2742 2743
/*********************/
/* General Operation */
/*********************/

2744
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2745
{
S
Sujith 已提交
2746 2747
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2748

S
Sujith 已提交
2749 2750 2751 2752
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2753

S
Sujith 已提交
2754
	return bits;
2755
}
2756
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2757

2758
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2759
{
S
Sujith 已提交
2760
	u32 phybits;
2761

S
Sujith 已提交
2762 2763
	ENABLE_REGWRITE_BUFFER(ah);

2764
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2765 2766
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2767 2768
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2769 2770 2771 2772 2773 2774
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2775

S
Sujith 已提交
2776
	if (phybits)
2777
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2778
	else
2779
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2780 2781

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2782
}
2783
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2784

2785
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2786
{
2787 2788 2789
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2790 2791 2792 2793
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2794
	ah->htc_reset_init = true;
2795
	return true;
S
Sujith 已提交
2796
}
2797
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2798

2799
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2800
{
2801
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2802
		return false;
2803

2804 2805 2806 2807 2808
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2809
}
2810
EXPORT_SYMBOL(ath9k_hw_disable);
2811

2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2824 2825
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2846
				 ant_reduction, new_pwr, test);
2847 2848
}

2849
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2850
{
2851
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2852
	struct ath9k_channel *chan = ah->curchan;
2853
	struct ieee80211_channel *channel = chan->chan;
2854

D
Dan Carpenter 已提交
2855
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2856
	if (test)
2857
		channel->max_power = MAX_RATE_POWER / 2;
2858

2859
	ath9k_hw_apply_txpower(ah, chan, test);
2860

2861 2862
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2863
}
2864
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2865

2866
void ath9k_hw_setopmode(struct ath_hw *ah)
2867
{
2868
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2869
}
2870
EXPORT_SYMBOL(ath9k_hw_setopmode);
2871

2872
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2873
{
S
Sujith 已提交
2874 2875
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2876
}
2877
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2878

2879
void ath9k_hw_write_associd(struct ath_hw *ah)
2880
{
2881 2882 2883 2884 2885
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2886
}
2887
EXPORT_SYMBOL(ath9k_hw_write_associd);
2888

2889 2890
#define ATH9K_MAX_TSF_READ 10

2891
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2892
{
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2904

2905
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2906

2907
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2908
}
2909
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2910

2911
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2912 2913
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2914
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2915
}
2916
EXPORT_SYMBOL(ath9k_hw_settsf64);
2917

2918
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2919
{
2920 2921
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2922
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2923
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2924

S
Sujith 已提交
2925 2926
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2927
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2928

2929
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2930
{
2931
	if (set)
2932
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2933
	else
2934
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2935
}
2936
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2937

2938
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
2939 2940 2941
{
	u32 macmode;

2942
	if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2943 2944 2945
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2946

S
Sujith 已提交
2947
	REG_WRITE(ah, AR_2040_MODE, macmode);
2948
}
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

2981
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2982 2983 2984
{
	return REG_READ(ah, AR_TSF_L32);
}
2985
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2986 2987 2988 2989 2990 2991 2992 2993 2994 2995

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

2996 2997 2998 2999
	if ((timer_index < AR_FIRST_NDP_TIMER) ||
		(timer_index >= ATH_MAX_GEN_TIMER))
		return NULL;

3000
	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
3001
	if (timer == NULL)
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3013
EXPORT_SYMBOL(ath_gen_timer_alloc);
3014

3015 3016
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
3017
			      u32 timer_next,
3018
			      u32 timer_period)
3019 3020
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3021
	u32 mask = 0;
3022

3023
	timer_table->timer_mask |= BIT(timer->index);
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

3035
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3036
		/*
3037
		 * Starting from AR9462, each generic timer can select which tsf
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061
	if (timer->trigger)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_TRIG);
	if (timer->overflow)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_THRESH);

	REG_SET_BIT(ah, AR_IMR_S5, mask);

	if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
		ah->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3062
}
3063
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3064

3065
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3066 3067 3068 3069 3070 3071 3072
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

3083 3084 3085 3086 3087
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

3088 3089 3090 3091 3092 3093
	timer_table->timer_mask &= ~BIT(timer->index);

	if (timer_table->timer_mask == 0) {
		ah->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3094
}
3095
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3096 3097 3098 3099 3100 3101 3102 3103 3104

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3105
EXPORT_SYMBOL(ath_gen_timer_free);
3106 3107 3108 3109 3110 3111 3112 3113

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3114 3115
	unsigned long trigger_mask, thresh_mask;
	unsigned int index;
3116 3117 3118 3119

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
3120 3121
	trigger_mask &= timer_table->timer_mask;
	thresh_mask &= timer_table->timer_mask;
3122 3123 3124

	trigger_mask &= ~thresh_mask;

3125
	for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
3126
		timer = timer_table->timers[index];
3127 3128 3129 3130
		if (!timer)
		    continue;
		if (!timer->overflow)
		    continue;
3131 3132 3133
		timer->overflow(timer->arg);
	}

3134
	for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
3135
		timer = timer_table->timers[index];
3136 3137 3138 3139
		if (!timer)
		    continue;
		if (!timer->trigger)
		    continue;
3140 3141 3142
		timer->trigger(timer->arg);
	}
}
3143
EXPORT_SYMBOL(ath_gen_timer_isr);
3144

3145 3146 3147 3148
/********/
/* HTC  */
/********/

3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3161 3162
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3163
	{ AR_SREV_VERSION_9300,         "9300" },
3164
	{ AR_SREV_VERSION_9330,         "9330" },
3165
	{ AR_SREV_VERSION_9340,		"9340" },
3166
	{ AR_SREV_VERSION_9485,         "9485" },
3167
	{ AR_SREV_VERSION_9462,         "9462" },
3168
	{ AR_SREV_VERSION_9550,         "9550" },
3169
	{ AR_SREV_VERSION_9565,         "9565" },
3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3187
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3204
static const char *ath9k_hw_rf_name(u16 rf_version)
3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3216 3217 3218 3219 3220 3221

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3222
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3223 3224 3225 3226
		used = scnprintf(hw_name, len,
				 "Atheros AR%s Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev);
3227 3228
	}
	else {
3229 3230 3231 3232 3233 3234 3235
		used = scnprintf(hw_name, len,
				 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev,
				 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
						  & AR_RADIO_SREV_MAJOR)),
				 ah->hw_version.phyRev);
3236 3237 3238 3239 3240
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);