hw.c 66.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93 94 95
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
96
	else
97 98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
103 104
}

105
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
106
{
107
	struct ath_common *common = ath9k_hw_common(ah);
108

109
	return usecs * common->clockrate;
S
Sujith 已提交
110
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

J
Joe Perches 已提交
125 126 127
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

147 148 149 150 151 152 153 154 155 156 157 158
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

159
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
160
			   u8 phy, int kbps,
S
Sujith 已提交
161 162
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
163
{
S
Sujith 已提交
164
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
165

S
Sujith 已提交
166 167
	if (kbps == 0)
		return 0;
168

169
	switch (phy) {
S
Sujith 已提交
170
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
171
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
172
		if (shortPreamble)
S
Sujith 已提交
173 174 175 176
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
177
	case WLAN_RC_PHY_OFDM:
178
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
179 180 181 182 183 184
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
185 186
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
202 203
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
204 205 206
		txTime = 0;
		break;
	}
207

S
Sujith 已提交
208 209
	return txTime;
}
210
EXPORT_SYMBOL(ath9k_hw_computetxtime);
211

212
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
213 214
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
215
{
S
Sujith 已提交
216
	int8_t extoff;
217

S
Sujith 已提交
218 219 220 221
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
222 223
	}

S
Sujith 已提交
224 225 226 227 228 229 230 231 232 233
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
234

S
Sujith 已提交
235 236
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
237
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
238
	centers->ext_center =
239
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
240 241
}

S
Sujith 已提交
242 243 244 245
/******************/
/* Chip Revisions */
/******************/

246
static void ath9k_hw_read_revisions(struct ath_hw *ah)
247
{
S
Sujith 已提交
248
	u32 val;
249

250 251 252 253 254 255 256 257 258 259 260
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
	}

S
Sujith 已提交
261
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
262

S
Sujith 已提交
263 264
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
265 266 267
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
268
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
269 270
	} else {
		if (!AR_SREV_9100(ah))
271
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
272

273
		ah->hw_version.macRev = val & AR_SREV_REVISION;
274

275
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
276
			ah->is_pciexpress = true;
S
Sujith 已提交
277
	}
278 279
}

S
Sujith 已提交
280 281 282 283
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

284
static void ath9k_hw_disablepcie(struct ath_hw *ah)
285
{
286
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
287
		return;
288

S
Sujith 已提交
289 290 291 292 293 294 295 296 297
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
298

S
Sujith 已提交
299
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
300 301
}

302
/* This should work for all families including legacy */
303
static bool ath9k_hw_chip_test(struct ath_hw *ah)
304
{
305
	struct ath_common *common = ath9k_hw_common(ah);
306
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
307
	u32 regHold[2];
J
Joe Perches 已提交
308 309 310
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
311
	int i, j, loop_max;
312

313 314 315 316 317 318 319
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
320 321
		u32 addr = regAddr[i];
		u32 wrData, rdData;
322

S
Sujith 已提交
323 324 325 326 327 328
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
329 330 331
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
332 333 334 335 336 337 338 339
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
340 341 342
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
343 344
				return false;
			}
345
		}
S
Sujith 已提交
346
		REG_WRITE(ah, regAddr[i], regHold[i]);
347
	}
S
Sujith 已提交
348
	udelay(100);
349

350 351 352
	return true;
}

353
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
354 355
{
	int i;
356

357 358 359 360 361 362 363 364 365
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
366
	ah->config.enable_ani = true;
367

S
Sujith 已提交
368
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
369 370
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
371 372
	}

373 374 375
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
376
	ah->config.rx_intr_mitigation = true;
377
	ah->config.pcieSerDesWrite = true;
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
396
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
397 398
}

399
static void ath9k_hw_init_defaults(struct ath_hw *ah)
400
{
401 402 403 404 405 406
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

407 408
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
409

410
	ah->atim_window = 0;
411 412 413
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
414 415
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
416
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
417
	ah->slottime = 20;
418
	ah->globaltxtimeout = (u32) -1;
419
	ah->power_mode = ATH9K_PM_UNDEFINED;
420 421
}

422
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
423
{
424
	struct ath_common *common = ath9k_hw_common(ah);
425 426 427
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
428
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
429 430 431

	sum = 0;
	for (i = 0; i < 3; i++) {
432
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
433
		sum += eeval;
434 435
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
436
	}
S
Sujith 已提交
437
	if (sum == 0 || sum == 0xffff * 3)
438 439 440 441 442
		return -EADDRNOTAVAIL;

	return 0;
}

443
static int ath9k_hw_post_init(struct ath_hw *ah)
444
{
S
Sujith Manoharan 已提交
445
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
446
	int ecode;
447

S
Sujith Manoharan 已提交
448
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
449 450 451
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
452

453 454 455 456 457
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
458

459
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
460 461
	if (ecode != 0)
		return ecode;
462

J
Joe Perches 已提交
463 464 465 466
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
467

468 469
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
470 471
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
472
		ath9k_hw_rf_free_ext_banks(ah);
473
		return ecode;
474
	}
475

476
	if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
S
Sujith 已提交
477
		ath9k_hw_ani_setup(ah);
478
		ath9k_hw_ani_init(ah);
479 480 481 482 483
	}

	return 0;
}

484
static void ath9k_hw_attach_ops(struct ath_hw *ah)
485
{
486 487 488 489
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
490 491
}

492 493
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
494
{
495
	struct ath_common *common = ath9k_hw_common(ah);
496
	int r = 0;
497

498 499
	ath9k_hw_read_revisions(ah);

500 501 502 503 504 505 506 507 508
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

509
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
510
		ath_err(common, "Couldn't reset chip\n");
511
		return -EIO;
512 513
	}

514 515 516
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

517
	ath9k_hw_attach_ops(ah);
518

519
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
520
		ath_err(common, "Couldn't wakeup chip\n");
521
		return -EIO;
522 523 524 525
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
526 527
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
528 529 530 531 532 533 534 535
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
536
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
537 538
		ah->config.serialize_regmode);

539 540 541 542 543
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

544 545 546 547 548 549 550 551 552 553 554
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9485:
555
	case AR_SREV_VERSION_9340:
556 557
		break;
	default:
558 559 560
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
561
		return -EOPNOTSUPP;
562 563
	}

564
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah))
565 566
		ah->is_pciexpress = false;

567 568 569 570
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
571
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
572
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
573 574
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
575 576 577

	ath9k_hw_init_mode_regs(ah);

578

579
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
580
		ath9k_hw_configpcipowersave(ah, 0, 0);
581 582 583
	else
		ath9k_hw_disablepcie(ah);

584 585
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
586

587
	r = ath9k_hw_post_init(ah);
588
	if (r)
589
		return r;
590 591

	ath9k_hw_init_mode_gain_regs(ah);
592 593 594 595
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

596 597
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
598
		ath_err(common, "Failed to initialize MAC address\n");
599
		return r;
600 601
	}

602
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
603
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
604
	else
605
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
606

607
	ah->bb_watchdog_timeout_ms = 25;
608

609 610
	common->state = ATH_HW_INITIALIZED;

611
	return 0;
612 613
}

614
int ath9k_hw_init(struct ath_hw *ah)
615
{
616 617
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
618

619 620 621 622 623 624 625 626 627
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
628 629
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
630
	case AR2427_DEVID_PCIE:
631
	case AR9300_DEVID_PCIE:
632
	case AR9300_DEVID_AR9485_PCIE:
633
	case AR9300_DEVID_AR9340:
634 635 636 637
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
638 639
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
640 641
		return -EOPNOTSUPP;
	}
642

643 644
	ret = __ath9k_hw_init(ah);
	if (ret) {
645 646 647
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
648 649
		return ret;
	}
650

651
	return 0;
652
}
653
EXPORT_SYMBOL(ath9k_hw_init);
654

655
static void ath9k_hw_init_qos(struct ath_hw *ah)
656
{
S
Sujith 已提交
657 658
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
659 660
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
661

S
Sujith 已提交
662 663 664 665 666 667 668 669 670 671
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
672 673

	REGWRITE_BUFFER_FLUSH(ah);
674 675
}

676
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
677
{
678 679 680
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
681

682 683
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
684

685
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
686 687 688
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

689
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
690
			      struct ath9k_channel *chan)
691
{
692 693
	u32 pll;

694 695
	if (AR_SREV_9485(ah)) {

696 697 698 699 700 701 702
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
703

704 705 706 707 708 709
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
710 711

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
712 713 714
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
715
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
716
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
717

718
		/* program BB PLL phase_shift to 0x6 */
719
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
720 721 722 723
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
724
		udelay(1000);
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
	} else if (AR_SREV_9340(ah)) {
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
			pll2_divint = 88;
			pll2_divfrac = 0;
			refdiv = 5;
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
			 (0x4 << 26) | (0x18 << 19);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
760
	}
761 762

	pll = ath9k_hw_compute_pll_control(ah, chan);
763

764
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
765

766
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah))
767 768
		udelay(1000);

769 770
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
771 772
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
773 774
	}

S
Sujith 已提交
775 776 777
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
778 779 780 781 782 783 784 785 786 787 788 789 790

	if (AR_SREV_9340(ah)) {
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
791 792
}

793
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
794
					  enum nl80211_iftype opmode)
795
{
796
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
797
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
798 799 800 801
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
802

803 804 805
	if (AR_SREV_9340(ah))
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

806 807 808 809 810 811
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
812

813 814 815 816 817 818
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
819

820 821 822 823
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
824

825
	if (opmode == NL80211_IFTYPE_AP)
826
		imr_reg |= AR_IMR_MIB;
827

S
Sujith 已提交
828 829
	ENABLE_REGWRITE_BUFFER(ah);

830
	REG_WRITE(ah, AR_IMR, imr_reg);
831 832
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
833

S
Sujith 已提交
834 835
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
836
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
837 838
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
839

S
Sujith 已提交
840 841
	REGWRITE_BUFFER_FLUSH(ah);

842 843 844 845 846 847
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
848 849
}

850
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
851
{
852 853 854
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
855 856
}

857
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
858
{
859 860 861 862 863 864 865 866 867 868
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
869
}
S
Sujith 已提交
870

871
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
872 873
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
874 875
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
876
		ah->globaltxtimeout = (u32) -1;
877 878 879
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
880
		ah->globaltxtimeout = tu;
881 882 883 884
		return true;
	}
}

885
void ath9k_hw_init_global_settings(struct ath_hw *ah)
886
{
887 888
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
889
	int slottime;
890 891
	int sifstime;

J
Joe Perches 已提交
892 893
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
894

895
	if (ah->misc_mode != 0)
896
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
897 898 899 900 901 902

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

903 904 905
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
906 907 908 909 910 911 912 913 914 915 916

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

917
	ath9k_hw_setslottime(ah, ah->slottime);
918 919
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
920 921
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
922
}
923
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
924

S
Sujith 已提交
925
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
926
{
927 928
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
929
	if (common->state < ATH_HW_INITIALIZED)
930 931
		goto free_hw;

932
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
933 934

free_hw:
935
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
936
}
S
Sujith 已提交
937
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
938 939 940 941 942

/*******/
/* INI */
/*******/

943
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
944 945 946 947 948 949 950 951 952 953 954 955 956
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
957 958 959 960
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

961
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
962
{
963
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
964

S
Sujith 已提交
965 966
	ENABLE_REGWRITE_BUFFER(ah);

967 968 969
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
970 971
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
972

973 974 975
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
976
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
977

S
Sujith 已提交
978 979
	REGWRITE_BUFFER_FLUSH(ah);

980 981 982 983 984
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
985 986
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
987

S
Sujith 已提交
988
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
989

990 991 992
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
993
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
994

995 996 997
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
998 999
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1000 1001 1002 1003 1004 1005 1006 1007
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1008 1009 1010 1011
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1012
	if (AR_SREV_9285(ah)) {
1013 1014 1015 1016
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1017 1018
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1019
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1020 1021 1022
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1023

S
Sujith 已提交
1024 1025
	REGWRITE_BUFFER_FLUSH(ah);

1026 1027
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1028 1029
}

1030
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1031
{
1032 1033
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1034 1035

	switch (opmode) {
1036
	case NL80211_IFTYPE_ADHOC:
1037
	case NL80211_IFTYPE_MESH_POINT:
1038
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1039
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1040
		break;
1041 1042 1043
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1044
	case NL80211_IFTYPE_STATION:
1045
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1046
		break;
1047
	default:
1048 1049
		if (!ah->is_monitoring)
			set = 0;
1050
		break;
S
Sujith 已提交
1051
	}
1052
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1053 1054
}

1055 1056
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1072
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1073 1074 1075 1076
{
	u32 rst_flags;
	u32 tmpReg;

1077
	if (AR_SREV_9100(ah)) {
1078 1079
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1080 1081 1082
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1083 1084
	ENABLE_REGWRITE_BUFFER(ah);

1085 1086 1087 1088 1089
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1101
			u32 val;
S
Sujith 已提交
1102
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1103 1104 1105 1106 1107 1108 1109

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1110 1111 1112 1113 1114 1115 1116
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1117
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1118 1119 1120

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1121 1122
	udelay(50);

1123
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1124
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1125 1126
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1139
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1140
{
S
Sujith 已提交
1141 1142
	ENABLE_REGWRITE_BUFFER(ah);

1143 1144 1145 1146 1147
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1148 1149 1150
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1151
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1152 1153
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1154
	REG_WRITE(ah, AR_RTC_RESET, 0);
1155

S
Sujith 已提交
1156 1157
	REGWRITE_BUFFER_FLUSH(ah);

1158 1159 1160 1161
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1162 1163
		REG_WRITE(ah, AR_RC, 0);

1164
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1165 1166 1167 1168

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1169 1170
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1171 1172
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1173
		return false;
1174 1175
	}

S
Sujith 已提交
1176 1177 1178
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1179
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1180
{
1181 1182 1183 1184 1185
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1198 1199
}

1200
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1201
				struct ath9k_channel *chan)
1202
{
1203
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1204 1205 1206
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1207
		return false;
1208

1209
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1210
		return false;
1211

1212
	ah->chip_fullsleep = false;
S
Sujith 已提交
1213 1214
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1215

S
Sujith 已提交
1216
	return true;
1217 1218
}

1219
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1220
				    struct ath9k_channel *chan)
1221
{
1222
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1223
	struct ath_common *common = ath9k_hw_common(ah);
1224
	struct ieee80211_channel *channel = chan->chan;
1225
	u32 qnum;
1226
	int r;
1227 1228 1229

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1230 1231
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1232 1233 1234 1235
			return false;
		}
	}

1236
	if (!ath9k_hw_rfbus_req(ah)) {
1237
		ath_err(common, "Could not kill baseband RX\n");
1238 1239 1240
		return false;
	}

1241
	ath9k_hw_set_channel_regs(ah, chan);
1242

1243
	r = ath9k_hw_rf_set_freq(ah, chan);
1244
	if (r) {
1245
		ath_err(common, "Failed to set channel\n");
1246
		return false;
1247
	}
1248
	ath9k_hw_set_clockrate(ah);
1249

1250
	ah->eep_ops->set_txpower(ah, chan,
1251
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1252 1253 1254
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1255
			     (u32) regulatory->power_limit), false);
1256

1257
	ath9k_hw_rfbus_done(ah);
1258

S
Sujith 已提交
1259 1260 1261
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1262
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1263 1264 1265 1266

	return true;
}

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1281
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1282
{
1283 1284 1285
	int count = 50;
	u32 reg;

1286
	if (AR_SREV_9285_12_OR_LATER(ah))
1287 1288 1289 1290
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1291

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1304

1305
	return false;
J
Johannes Berg 已提交
1306
}
1307
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1308

1309
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1310
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1311
{
1312
	struct ath_common *common = ath9k_hw_common(ah);
1313
	u32 saveLedState;
1314
	struct ath9k_channel *curchan = ah->curchan;
1315 1316
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1317
	u64 tsf = 0;
1318
	int i, r;
1319

1320 1321
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1322

1323
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1324
		return -EIO;
1325

1326
	if (curchan && !ah->chip_fullsleep)
1327 1328
		ath9k_hw_getnf(ah, curchan);

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1339
	if (bChannelChange &&
1340 1341 1342
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1343
	    ((chan->channelFlags & CHANNEL_ALL) ==
1344
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1345
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1346

L
Luis R. Rodriguez 已提交
1347
		if (ath9k_hw_channel_change(ah, chan)) {
1348
			ath9k_hw_loadnf(ah, ah->curchan);
1349
			ath9k_hw_start_nfcal(ah, true);
1350 1351
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1352
			return 0;
1353 1354 1355 1356 1357 1358 1359 1360 1361
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1362
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1363 1364
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1365 1366
		tsf = ath9k_hw_gettsf64(ah);

1367 1368 1369 1370 1371 1372
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1373 1374
	ah->paprd_table_write_done = false;

1375
	/* Only required on the first reset */
1376 1377 1378 1379 1380 1381 1382
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1383
	if (!ath9k_hw_chip_reset(ah, chan)) {
1384
		ath_err(common, "Chip reset failed\n");
1385
		return -EINVAL;
1386 1387
	}

1388
	/* Only required on the first reset */
1389 1390 1391 1392 1393 1394 1395 1396
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1397
	/* Restore TSF */
1398
	if (tsf)
S
Sujith 已提交
1399 1400
		ath9k_hw_settsf64(ah, tsf);

1401
	if (AR_SREV_9280_20_OR_LATER(ah))
1402
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1403

S
Sujith 已提交
1404 1405 1406
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1407
	r = ath9k_hw_process_ini(ah, chan);
1408 1409
	if (r)
		return r;
1410

1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1439 1440 1441
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1442
	ath9k_hw_spur_mitigate_freq(ah, chan);
1443
	ah->eep_ops->set_board_values(ah, chan);
1444

S
Sujith 已提交
1445 1446
	ENABLE_REGWRITE_BUFFER(ah);

1447 1448
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1449 1450
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1451
		  | (ah->config.
1452
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1453
		  | ah->sta_id1_defaults);
1454
	ath_hw_setbssidmask(common);
1455
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1456
	ath9k_hw_write_associd(ah);
1457 1458 1459
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1460 1461
	REGWRITE_BUFFER_FLUSH(ah);

1462 1463
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1464
	r = ath9k_hw_rf_set_freq(ah, chan);
1465 1466
	if (r)
		return r;
1467

1468 1469
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1470 1471
	ENABLE_REGWRITE_BUFFER(ah);

1472 1473 1474
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1475 1476
	REGWRITE_BUFFER_FLUSH(ah);

1477
	ah->intr_txqs = 0;
1478
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1479 1480
		ath9k_hw_resettxqueue(ah, i);

1481
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1482
	ath9k_hw_ani_cache_ini_regs(ah);
1483 1484
	ath9k_hw_init_qos(ah);

1485
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1486
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1487

1488
	ath9k_hw_init_global_settings(ah);
1489

1490
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1491
		ar9002_hw_update_async_fifo(ah);
1492
		ar9002_hw_enable_wep_aggregation(ah);
1493 1494
	}

1495
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1496 1497 1498 1499 1500

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1501
	if (ah->config.rx_intr_mitigation) {
1502 1503 1504 1505
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1506 1507 1508 1509 1510
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1511 1512
	ath9k_hw_init_bb(ah, chan);

1513
	if (!ath9k_hw_init_cal(ah, chan))
1514
		return -EIO;
1515

S
Sujith 已提交
1516
	ENABLE_REGWRITE_BUFFER(ah);
1517

1518
	ath9k_hw_restore_chainmask(ah);
1519 1520
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1521 1522
	REGWRITE_BUFFER_FLUSH(ah);

1523 1524 1525
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1526 1527 1528 1529
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1530
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1531
				"CFG Byte Swap Set 0x%x\n", mask);
1532 1533 1534 1535
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1536
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1537
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1538 1539
		}
	} else {
1540 1541 1542 1543 1544 1545 1546
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1547
#ifdef __BIG_ENDIAN
1548 1549 1550
		else if (AR_SREV_9340(ah))
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
1551
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1552 1553 1554
#endif
	}

1555
	if (ah->btcoex_hw.enabled)
1556 1557
		ath9k_hw_btcoex_enable(ah);

1558
	if (AR_SREV_9300_20_OR_LATER(ah))
1559
		ar9003_hw_bb_watchdog_config(ah);
1560

1561 1562
	ath9k_hw_apply_gpio_override(ah);

1563
	return 0;
1564
}
1565
EXPORT_SYMBOL(ath9k_hw_reset);
1566

S
Sujith 已提交
1567 1568 1569 1570
/******************************/
/* Power Management (Chipset) */
/******************************/

1571 1572 1573 1574
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1575
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1576
{
S
Sujith 已提交
1577 1578
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1579 1580 1581 1582
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1583 1584
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1585
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1586
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1587

1588
		/* Shutdown chip. Active low */
1589
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1590 1591
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1592
	}
1593 1594 1595 1596 1597

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1598 1599
}

1600 1601 1602 1603 1604
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1605
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1606
{
S
Sujith 已提交
1607 1608
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1609
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1610

S
Sujith 已提交
1611
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1612
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1613 1614 1615
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1616 1617 1618 1619
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1620 1621
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1622 1623
		}
	}
1624 1625 1626 1627

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1628 1629
}

1630
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1631
{
S
Sujith 已提交
1632 1633
	u32 val;
	int i;
1634

1635 1636 1637 1638 1639 1640
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1641 1642 1643 1644 1645 1646 1647
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1648 1649
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1650 1651 1652 1653
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1654

S
Sujith 已提交
1655 1656 1657
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1658

S
Sujith 已提交
1659 1660 1661 1662 1663 1664 1665
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1666
		}
S
Sujith 已提交
1667
		if (i == 0) {
1668 1669 1670
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1671
			return false;
1672 1673 1674
		}
	}

S
Sujith 已提交
1675
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1676

S
Sujith 已提交
1677
	return true;
1678 1679
}

1680
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1681
{
1682
	struct ath_common *common = ath9k_hw_common(ah);
1683
	int status = true, setChip = true;
S
Sujith 已提交
1684 1685 1686 1687 1688 1689 1690
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1691 1692 1693
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1694 1695
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1696 1697 1698 1699 1700 1701 1702

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1703
		ah->chip_fullsleep = true;
S
Sujith 已提交
1704 1705 1706 1707
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1708
	default:
1709
		ath_err(common, "Unknown power mode %u\n", mode);
1710 1711
		return false;
	}
1712
	ah->power_mode = mode;
S
Sujith 已提交
1713

1714 1715 1716 1717 1718
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1719 1720 1721

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1722

S
Sujith 已提交
1723
	return status;
1724
}
1725
EXPORT_SYMBOL(ath9k_hw_setpower);
1726

S
Sujith 已提交
1727 1728 1729 1730
/*******************/
/* Beacon Handling */
/*******************/

1731
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1732 1733 1734
{
	int flags = 0;

S
Sujith 已提交
1735 1736
	ENABLE_REGWRITE_BUFFER(ah);

1737
	switch (ah->opmode) {
1738
	case NL80211_IFTYPE_ADHOC:
1739
	case NL80211_IFTYPE_MESH_POINT:
1740 1741
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1742 1743
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1744
		flags |= AR_NDP_TIMER_EN;
1745
	case NL80211_IFTYPE_AP:
1746 1747 1748 1749 1750
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1751 1752 1753
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1754
	default:
J
Joe Perches 已提交
1755 1756 1757
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1758 1759
		return;
		break;
1760 1761
	}

1762 1763 1764 1765
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1766

S
Sujith 已提交
1767 1768
	REGWRITE_BUFFER_FLUSH(ah);

1769 1770
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1771
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1772

1773
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1774
				    const struct ath9k_beacon_state *bs)
1775 1776
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1777
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1778
	struct ath_common *common = ath9k_hw_common(ah);
1779

S
Sujith 已提交
1780 1781
	ENABLE_REGWRITE_BUFFER(ah);

1782 1783 1784 1785 1786 1787 1788
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1789 1790
	REGWRITE_BUFFER_FLUSH(ah);

1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1808 1809 1810 1811
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1812

S
Sujith 已提交
1813 1814
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1815 1816 1817
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1818

S
Sujith 已提交
1819 1820 1821
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1822

S
Sujith 已提交
1823 1824 1825 1826
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1827

S
Sujith 已提交
1828 1829
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1830

S
Sujith 已提交
1831 1832
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1833

S
Sujith 已提交
1834 1835
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1836 1837 1838
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1839

1840 1841
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1842
}
1843
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1844

S
Sujith 已提交
1845 1846 1847 1848
/*******************/
/* HW Capabilities */
/*******************/

1849
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1850
{
1851
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1852
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1853
	struct ath_common *common = ath9k_hw_common(ah);
1854
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1855

1856
	u16 eeval;
1857
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1858

S
Sujith 已提交
1859
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1860
	regulatory->current_rd = eeval;
1861

S
Sujith 已提交
1862
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1863
	if (AR_SREV_9285_12_OR_LATER(ah))
1864
		eeval |= AR9285_RDEXT_DEFAULT;
1865
	regulatory->current_rd_ext = eeval;
1866

1867
	if (ah->opmode != NL80211_IFTYPE_AP &&
1868
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1869 1870 1871 1872 1873
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1874 1875
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1876
	}
1877

S
Sujith 已提交
1878
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1879
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1880 1881
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1882 1883 1884
		return -EINVAL;
	}

1885 1886
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1887

1888 1889
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1890

S
Sujith 已提交
1891
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1892 1893 1894 1895
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1896
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1897 1898 1899
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1900
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1901 1902
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
1903
	else
1904
		/* Use rx_chainmask from EEPROM. */
1905
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1906

1907
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1908

1909 1910 1911 1912
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

1913 1914
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1915
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
1916 1917 1918
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1919

1920 1921
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1922 1923
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1924
	else if (AR_SREV_9285_12_OR_LATER(ah))
1925
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1926
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1927 1928 1929
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1930

S
Sujith 已提交
1931 1932 1933 1934 1935
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1936 1937
	}

1938
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1939 1940 1941 1942 1943 1944
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1945 1946

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1947
	}
S
Sujith 已提交
1948
#endif
1949
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1950 1951 1952
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1953

1954
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1955 1956 1957
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1958

1959 1960
	if (common->btcoex_enabled) {
		if (AR_SREV_9300_20_OR_LATER(ah)) {
1961
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
		} else if (AR_SREV_9280_20_OR_LATER(ah)) {
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;

			if (AR_SREV_9285(ah)) {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
				btcoex_hw->btpriority_gpio =
						ATH_BTPRIORITY_GPIO_9285;
			} else {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
			}
1976
		}
1977
	} else {
1978
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1979
	}
1980

1981
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1982 1983 1984 1985
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1986 1987 1988
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1989
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1990
		pCap->txs_len = sizeof(struct ar9003_txs);
1991 1992
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1993
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1994 1995
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1996 1997 1998 1999 2000
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2001
	}
2002

2003 2004 2005
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2006 2007 2008
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2009
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2010 2011
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2012 2013 2014 2015 2016 2017 2018
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2019 2020 2021 2022 2023 2024
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
	if (AR_SREV_9485(ah)) {
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2041

2042 2043 2044 2045 2046
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2059
	return 0;
2060 2061
}

S
Sujith 已提交
2062 2063 2064
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2065

2066
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2067 2068 2069 2070
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2071

S
Sujith 已提交
2072 2073 2074 2075 2076 2077
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2078

S
Sujith 已提交
2079
	gpio_shift = (gpio % 6) * 5;
2080

S
Sujith 已提交
2081 2082 2083 2084
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2085
	} else {
S
Sujith 已提交
2086 2087 2088 2089 2090
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2091 2092 2093
	}
}

2094
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2095
{
S
Sujith 已提交
2096
	u32 gpio_shift;
2097

2098
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2099

S
Sujith 已提交
2100 2101 2102 2103 2104 2105 2106
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2107

S
Sujith 已提交
2108
	gpio_shift = gpio << 1;
S
Sujith 已提交
2109 2110 2111 2112
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2113
}
2114
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2115

2116
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2117
{
2118 2119 2120
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2121
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2122
		return 0xffffffff;
2123

S
Sujith 已提交
2124 2125 2126 2127 2128
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2129 2130
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2131
	else if (AR_SREV_9271(ah))
2132
		return MS_REG_READ(AR9271, gpio) != 0;
2133
	else if (AR_SREV_9287_11_OR_LATER(ah))
2134
		return MS_REG_READ(AR9287, gpio) != 0;
2135
	else if (AR_SREV_9285_12_OR_LATER(ah))
2136
		return MS_REG_READ(AR9285, gpio) != 0;
2137
	else if (AR_SREV_9280_20_OR_LATER(ah))
2138 2139 2140
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2141
}
2142
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2143

2144
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2145
			 u32 ah_signal_type)
2146
{
S
Sujith 已提交
2147
	u32 gpio_shift;
2148

S
Sujith 已提交
2149 2150 2151 2152 2153 2154 2155
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2156

S
Sujith 已提交
2157
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2158 2159 2160 2161 2162
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2163
}
2164
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2165

2166
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2167
{
S
Sujith 已提交
2168 2169 2170 2171 2172 2173 2174
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2175 2176 2177
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2178 2179
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2180
}
2181
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2182

2183
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2184
{
S
Sujith 已提交
2185
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2186
}
2187
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2188

2189
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2190
{
S
Sujith 已提交
2191
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2192
}
2193
EXPORT_SYMBOL(ath9k_hw_setantenna);
2194

S
Sujith 已提交
2195 2196 2197 2198
/*********************/
/* General Operation */
/*********************/

2199
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2200
{
S
Sujith 已提交
2201 2202
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2203

S
Sujith 已提交
2204 2205 2206 2207
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2208

S
Sujith 已提交
2209
	return bits;
2210
}
2211
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2212

2213
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2214
{
S
Sujith 已提交
2215
	u32 phybits;
2216

S
Sujith 已提交
2217 2218
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2219 2220
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2221 2222 2223 2224 2225 2226
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2227

S
Sujith 已提交
2228
	if (phybits)
2229
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2230
	else
2231
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2232 2233

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2234
}
2235
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2236

2237
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2238
{
2239 2240 2241 2242 2243
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2244
}
2245
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2246

2247
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2248
{
2249
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2250
		return false;
2251

2252 2253 2254 2255 2256
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2257
}
2258
EXPORT_SYMBOL(ath9k_hw_disable);
2259

2260
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2261
{
2262
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2263
	struct ath9k_channel *chan = ah->curchan;
2264
	struct ieee80211_channel *channel = chan->chan;
2265

2266
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2267

2268
	ah->eep_ops->set_txpower(ah, chan,
2269
				 ath9k_regd_get_ctl(regulatory, chan),
2270 2271 2272
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2273
				 (u32) regulatory->power_limit), test);
2274
}
2275
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2276

2277
void ath9k_hw_setopmode(struct ath_hw *ah)
2278
{
2279
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2280
}
2281
EXPORT_SYMBOL(ath9k_hw_setopmode);
2282

2283
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2284
{
S
Sujith 已提交
2285 2286
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2287
}
2288
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2289

2290
void ath9k_hw_write_associd(struct ath_hw *ah)
2291
{
2292 2293 2294 2295 2296
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2297
}
2298
EXPORT_SYMBOL(ath9k_hw_write_associd);
2299

2300 2301
#define ATH9K_MAX_TSF_READ 10

2302
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2303
{
2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2315

2316
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2317

2318
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2319
}
2320
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2321

2322
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2323 2324
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2325
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2326
}
2327
EXPORT_SYMBOL(ath9k_hw_settsf64);
2328

2329
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2330
{
2331 2332
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2333 2334
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2335

S
Sujith 已提交
2336 2337
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2338
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2339

S
Sujith 已提交
2340
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2341 2342
{
	if (setting)
2343
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2344
	else
2345
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2346
}
2347
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2348

L
Luis R. Rodriguez 已提交
2349
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2350
{
L
Luis R. Rodriguez 已提交
2351
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2352 2353
	u32 macmode;

L
Luis R. Rodriguez 已提交
2354
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2355 2356 2357
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2358

S
Sujith 已提交
2359
	REG_WRITE(ah, AR_2040_MODE, macmode);
2360
}
2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2407
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2408 2409 2410
{
	return REG_READ(ah, AR_TSF_L32);
}
2411
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2425 2426 2427
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2440
EXPORT_SYMBOL(ath_gen_timer_alloc);
2441

2442 2443
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2444
			      u32 trig_timeout,
2445
			      u32 timer_period)
2446 2447
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2448
	u32 tsf, timer_next;
2449 2450 2451 2452 2453 2454 2455

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2456 2457
	timer_next = tsf + trig_timeout;

J
Joe Perches 已提交
2458 2459 2460
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2477
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2478

2479
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2499
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2500 2501 2502 2503 2504 2505 2506 2507 2508

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2509
EXPORT_SYMBOL(ath_gen_timer_free);
2510 2511 2512 2513 2514 2515 2516 2517

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2518
	struct ath_common *common = ath9k_hw_common(ah);
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2533 2534
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2535 2536 2537 2538 2539 2540 2541
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2542 2543
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2544 2545 2546
		timer->trigger(timer->arg);
	}
}
2547
EXPORT_SYMBOL(ath_gen_timer_isr);
2548

2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2571 2572
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2573
	{ AR_SREV_VERSION_9300,         "9300" },
2574
	{ AR_SREV_VERSION_9485,         "9485" },
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2592
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2609
static const char *ath9k_hw_rf_name(u16 rf_version)
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2621 2622 2623 2624 2625 2626

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2627
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);