hw.c 118.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "rc.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
29
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
30
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
31
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
32
			      u32 reg, u32 value);
33 34
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

S
Sujith 已提交
53 54 55
/********************/
/* Helper Functions */
/********************/
56

57
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
58
{
59
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
60

61
	if (!ah->curchan) /* should really check for CCK instead */
62 63 64
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
65

66
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
67
}
68

69
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
70
{
71
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
72

73
	if (conf_is_ht40(conf))
S
Sujith 已提交
74 75 76 77
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
78

79
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
80
{
81
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
82

83
	if (!ah->curchan) /* should really check for CCK instead */
84 85 86 87
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
88 89
}

90
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
91
{
92
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
93

94
	if (conf_is_ht40(conf))
S
Sujith 已提交
95 96 97 98
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
99

S
Sujith 已提交
100
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
101 102 103
{
	int i;

S
Sujith 已提交
104 105 106
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
107 108 109 110 111
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
112

113 114 115
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
116

S
Sujith 已提交
117
	return false;
118
}
119
EXPORT_SYMBOL(ath9k_hw_wait);
120 121 122 123 124 125 126 127 128 129 130 131 132

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

133
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
134 135
			     u16 flags, u16 *low,
			     u16 *high)
136
{
137
	struct ath9k_hw_capabilities *pCap = &ah->caps;
138

S
Sujith 已提交
139 140 141 142
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
143
	}
S
Sujith 已提交
144 145 146 147 148 149
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
150 151
}

152
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
153
			   const struct ath_rate_table *rates,
S
Sujith 已提交
154 155
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
156
{
S
Sujith 已提交
157 158
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
159

S
Sujith 已提交
160
	kbps = rates->info[rateix].ratekbps;
161

S
Sujith 已提交
162 163
	if (kbps == 0)
		return 0;
164

S
Sujith 已提交
165
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
166
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
167
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
168
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
169 170 171 172
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
173
	case WLAN_RC_PHY_OFDM:
174
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
175 176 177 178 179 180
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
181 182
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
198 199 200
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Unknown phy %u (rate ix %u)\n",
			  rates->info[rateix].phy, rateix);
S
Sujith 已提交
201 202 203
		txTime = 0;
		break;
	}
204

S
Sujith 已提交
205 206
	return txTime;
}
207
EXPORT_SYMBOL(ath9k_hw_computetxtime);
208

209
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
210 211
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
212
{
S
Sujith 已提交
213
	int8_t extoff;
214

S
Sujith 已提交
215 216 217 218
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
219 220
	}

S
Sujith 已提交
221 222 223 224 225 226 227 228 229 230
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
231

S
Sujith 已提交
232 233
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
234
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
235
	centers->ext_center =
236
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
237 238
}

S
Sujith 已提交
239 240 241 242
/******************/
/* Chip Revisions */
/******************/

243
static void ath9k_hw_read_revisions(struct ath_hw *ah)
244
{
S
Sujith 已提交
245
	u32 val;
246

S
Sujith 已提交
247
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
248

S
Sujith 已提交
249 250
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
251 252 253
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
254
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
255 256
	} else {
		if (!AR_SREV_9100(ah))
257
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
258

259
		ah->hw_version.macRev = val & AR_SREV_REVISION;
260

261
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
262
			ah->is_pciexpress = true;
S
Sujith 已提交
263
	}
264 265
}

266
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
267
{
S
Sujith 已提交
268 269
	u32 val;
	int i;
270

S
Sujith 已提交
271
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
272

S
Sujith 已提交
273 274 275 276
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
277

S
Sujith 已提交
278
	return ath9k_hw_reverse_bits(val, 8);
279 280
}

S
Sujith 已提交
281 282 283 284
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

285
static void ath9k_hw_disablepcie(struct ath_hw *ah)
286
{
287
	if (AR_SREV_9100(ah))
S
Sujith 已提交
288
		return;
289

S
Sujith 已提交
290 291 292 293 294 295 296 297 298
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
299

S
Sujith 已提交
300
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
301 302
}

303
static bool ath9k_hw_chip_test(struct ath_hw *ah)
304
{
305
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
306 307 308 309 310 311 312
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
313

S
Sujith 已提交
314 315 316
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
317

S
Sujith 已提交
318 319 320 321 322 323
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
324 325 326 327 328
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
329 330 331 332 333 334 335 336
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
337 338 339 340 341
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
342 343
				return false;
			}
344
		}
S
Sujith 已提交
345
		REG_WRITE(ah, regAddr[i], regHold[i]);
346
	}
S
Sujith 已提交
347
	udelay(100);
348

349 350 351
	return true;
}

S
Sujith 已提交
352
static const char *ath9k_hw_devname(u16 devid)
353
{
S
Sujith 已提交
354 355 356
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
357 358
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
359 360
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
361 362
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
363 364 365
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
366 367
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
368 369 370
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return "Atheros 9287";
371 372
	}

S
Sujith 已提交
373 374
	return NULL;
}
375

376
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
377 378
{
	int i;
379

380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
S
Sujith 已提交
395
	ah->config.diversity_control = ATH9K_ANT_VARIABLE;
396
	ah->config.antenna_switch_swap = 0;
397

S
Sujith 已提交
398
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
399 400
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
401 402
	}

403
	ah->config.intr_mitigation = true;
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
422
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
423
}
424
EXPORT_SYMBOL(ath9k_hw_init);
425

426
static void ath9k_hw_init_defaults(struct ath_hw *ah)
427
{
428 429 430 431 432 433
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

434 435
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
436 437

	ah->ah_flags = 0;
438
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
439
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
440 441 442
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

443 444 445 446 447 448 449 450 451 452
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
453

454
	ah->power_mode = ATH9K_PM_UNDEFINED;
455 456
}

457
static int ath9k_hw_rfattach(struct ath_hw *ah)
458
{
S
Sujith 已提交
459 460
	bool rfStatus = false;
	int ecode = 0;
461

S
Sujith 已提交
462 463
	rfStatus = ath9k_hw_init_rf(ah, &ecode);
	if (!rfStatus) {
464 465
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "RF setup failed, status: %u\n", ecode);
S
Sujith 已提交
466 467
		return ecode;
	}
468

S
Sujith 已提交
469
	return 0;
470 471
}

472
static int ath9k_hw_rf_claim(struct ath_hw *ah)
473
{
S
Sujith 已提交
474 475 476 477 478 479 480 481 482 483 484 485 486 487
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
488
	default:
489 490 491
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
492
		return -EOPNOTSUPP;
493 494
	}

495
	ah->hw_version.analog5GhzRev = val;
496

S
Sujith 已提交
497
	return 0;
498 499
}

500
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
501
{
502
	struct ath_common *common = ath9k_hw_common(ah);
503 504 505 506 507 508
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
509
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
510
		sum += eeval;
511 512
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
513
	}
S
Sujith 已提交
514
	if (sum == 0 || sum == 0xffff * 3)
515 516 517 518 519
		return -EADDRNOTAVAIL;

	return 0;
}

520
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
521 522 523
{
	u32 rxgain_type;

S
Sujith 已提交
524 525
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
526 527

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
528
			INIT_INI_ARRAY(&ah->iniModesRxGain,
529 530 531
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
532
			INIT_INI_ARRAY(&ah->iniModesRxGain,
533 534 535
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
536
			INIT_INI_ARRAY(&ah->iniModesRxGain,
537 538
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
539
	} else {
540
		INIT_INI_ARRAY(&ah->iniModesRxGain,
541 542
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
543
	}
544 545
}

546
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
547 548 549
{
	u32 txgain_type;

S
Sujith 已提交
550 551
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
552 553

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
554
			INIT_INI_ARRAY(&ah->iniModesTxGain,
555 556 557
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
558
			INIT_INI_ARRAY(&ah->iniModesTxGain,
559 560
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
561
	} else {
562
		INIT_INI_ARRAY(&ah->iniModesTxGain,
563 564
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
565
	}
566 567
}

568
static int ath9k_hw_post_init(struct ath_hw *ah)
569
{
S
Sujith 已提交
570
	int ecode;
571

S
Sujith 已提交
572
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
573
		return -ENODEV;
574

S
Sujith 已提交
575 576
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
577 578
		return ecode;

579
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
580 581
	if (ecode != 0)
		return ecode;
582

583 584 585 586
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
587

S
Sujith 已提交
588 589 590
	ecode = ath9k_hw_rfattach(ah);
	if (ecode != 0)
		return ecode;
591

S
Sujith 已提交
592 593
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
594
		ath9k_hw_ani_init(ah);
595 596 597 598 599
	}

	return 0;
}

600 601 602 603 604 605 606 607 608 609 610 611
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
612
	case AR9271_USB:
613 614 615 616 617 618 619
		return true;
	default:
		break;
	}
	return false;
}

620 621 622 623 624 625 626 627 628 629
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
630
	case AR_SREV_VERSION_9271:
631
		return true;
632 633 634 635 636 637
	default:
		break;
	}
	return false;
}

638
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
639
{
S
Sujith 已提交
640 641
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
642 643
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
644
				&adc_gain_cal_single_sample;
645
			ah->adcdc_caldata.calData =
S
Sujith 已提交
646
				&adc_dc_cal_single_sample;
647
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
648 649
				&adc_init_dc_cal;
		} else {
650 651
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
652
				&adc_gain_cal_multi_sample;
653
			ah->adcdc_caldata.calData =
S
Sujith 已提交
654
				&adc_dc_cal_multi_sample;
655
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
656 657
				&adc_init_dc_cal;
		}
658
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
659
	}
660
}
661

662 663
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
664
	if (AR_SREV_9271(ah)) {
665 666 667 668 669 670 671
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
672 673 674
		return;
	}

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
705

706

707
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
708
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
709
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
710 711
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

712 713
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
714 715 716
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
717
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
718 719 720 721 722
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
723
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
724
			       ARRAY_SIZE(ar9285Modes_9285), 6);
725
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
726 727
			       ARRAY_SIZE(ar9285Common_9285), 2);

728 729
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
730 731 732
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
733
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
734 735 736 737
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
738
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
739
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
740
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
741
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
742

743 744
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
745 746 747
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
748
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
749 750 751
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
752
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
753 754 755
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
756
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
757
			       ARRAY_SIZE(ar9280Modes_9280), 6);
758
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
759 760
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
761
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
762
			       ARRAY_SIZE(ar5416Modes_9160), 6);
763
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
764
			       ARRAY_SIZE(ar5416Common_9160), 2);
765
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
766
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
767
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
768
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
769
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
770
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
771
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
772
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
773
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
774
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
775
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
776
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
777
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
778
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
779
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
780 781
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
782
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
783 784 785
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
786
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
787 788 789
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
790
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
791
			       ARRAY_SIZE(ar5416Modes_9100), 6);
792
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
793
			       ARRAY_SIZE(ar5416Common_9100), 2);
794
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
795
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
796
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
797
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
798
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
799
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
800
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
801
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
802
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
803
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
804
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
805
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
806
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
807
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
808
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
809
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
810
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
811 812
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
813
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
814
			       ARRAY_SIZE(ar5416Modes), 6);
815
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
816
			       ARRAY_SIZE(ar5416Common), 2);
817
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
818
			       ARRAY_SIZE(ar5416Bank0), 2);
819
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
820
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
821
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
822
			       ARRAY_SIZE(ar5416Bank1), 2);
823
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
824
			       ARRAY_SIZE(ar5416Bank2), 2);
825
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
826
			       ARRAY_SIZE(ar5416Bank3), 3);
827
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
828
			       ARRAY_SIZE(ar5416Bank6), 3);
829
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
830
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
831
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
832
			       ARRAY_SIZE(ar5416Bank7), 2);
833
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
834
			       ARRAY_SIZE(ar5416Addac), 2);
835
	}
836
}
837

838 839
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
840
	if (AR_SREV_9287_11_OR_LATER(ah))
841 842 843 844 845 846 847 848 849 850
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

851
	if (AR_SREV_9287_11_OR_LATER(ah)) {
852 853 854 855 856 857 858 859 860 861
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
862 863 864 865 866 867 868 869 870 871 872 873 874 875
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
876
}
877

878 879 880
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
881 882 883 884 885

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
886 887
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
888

889 890
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
891

892
				INI_RA(&ah->iniModes, i, j) =
893
					ath9k_hw_ini_fixup(ah,
894
							   &ah->eeprom.def,
S
Sujith 已提交
895 896
							   reg, val);
			}
897
		}
S
Sujith 已提交
898
	}
899 900
}

901
int ath9k_hw_init(struct ath_hw *ah)
902
{
903
	struct ath_common *common = ath9k_hw_common(ah);
904
	int r = 0;
905

906 907 908 909
	if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unsupported device ID: 0x%0x\n",
			  ah->hw_version.devid);
910
		return -EOPNOTSUPP;
911
	}
912 913 914 915 916

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
917 918
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
919
		return -EIO;
920 921
	}

922
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
923
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
924
		return -EIO;
925 926 927 928 929 930 931 932 933 934 935 936 937
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

938
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
939 940 941
		ah->config.serialize_regmode);

	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
942 943 944 945
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
946
		return -EOPNOTSUPP;
947 948 949 950 951 952 953
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
954 955 956 957

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

958 959 960 961 962 963 964 965 966 967 968
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
	if (AR_SREV_9280_10_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
969
		ath9k_hw_configpcipowersave(ah, 0, 0);
970 971 972
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
973 974 975 976 977 978 979 980 981 982
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

983
	r = ath9k_hw_post_init(ah);
984
	if (r)
985
		return r;
986 987 988 989

	ath9k_hw_init_mode_gain_regs(ah);
	ath9k_hw_fill_cap_info(ah);
	ath9k_hw_init_11a_eeprom_fix(ah);
990

991 992
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
993 994
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
995
		return r;
996 997
	}

998
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
999
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
1000
	else
1001
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
1002

S
Sujith 已提交
1003
	ath9k_init_nfcal_hist_buffer(ah);
1004

1005 1006
	common->state = ATH_HW_INITIALIZED;

1007
	return 0;
1008 1009
}

1010
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
1011
			     struct ath9k_channel *chan)
1012
{
S
Sujith 已提交
1013
	u32 synthDelay;
1014

S
Sujith 已提交
1015
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1016
	if (IS_CHAN_B(chan))
S
Sujith 已提交
1017 1018 1019
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
1020

S
Sujith 已提交
1021
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
1022

S
Sujith 已提交
1023
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
1024 1025
}

1026
static void ath9k_hw_init_qos(struct ath_hw *ah)
1027
{
S
Sujith 已提交
1028 1029
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1030

S
Sujith 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1041 1042
}

1043
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1044
			      struct ath9k_channel *chan)
1045
{
S
Sujith 已提交
1046
	u32 pll;
1047

S
Sujith 已提交
1048 1049 1050
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1051
		else
S
Sujith 已提交
1052 1053 1054 1055
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1056

S
Sujith 已提交
1057 1058 1059 1060
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1061

S
Sujith 已提交
1062 1063
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1064 1065


S
Sujith 已提交
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1076

S
Sujith 已提交
1077
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1078

S
Sujith 已提交
1079
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1080

S
Sujith 已提交
1081 1082 1083 1084
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1085

S
Sujith 已提交
1086 1087 1088 1089 1090 1091
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1092

S
Sujith 已提交
1093 1094 1095 1096
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1097

S
Sujith 已提交
1098 1099 1100 1101 1102 1103
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1104
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1105

S
Sujith 已提交
1106 1107 1108
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1109 1110
}

1111
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1112 1113 1114
{
	int rx_chainmask, tx_chainmask;

1115 1116
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1117 1118 1119 1120 1121 1122

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1123
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1148
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1149
					  enum nl80211_iftype opmode)
1150
{
1151
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1152 1153 1154 1155
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1156

1157
	if (ah->config.intr_mitigation)
1158
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1159
	else
1160
		ah->mask_reg |= AR_IMR_RXOK;
1161

1162
	ah->mask_reg |= AR_IMR_TXOK;
1163

1164
	if (opmode == NL80211_IFTYPE_AP)
1165
		ah->mask_reg |= AR_IMR_MIB;
1166

1167
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1168
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1169

S
Sujith 已提交
1170 1171 1172 1173 1174
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1175 1176
}

1177
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1178 1179
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
1180 1181
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad ack timeout %u\n", us);
1182
		ah->acktimeout = (u32) -1;
1183 1184 1185 1186
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1187
		ah->acktimeout = us;
1188 1189 1190 1191
		return true;
	}
}

1192
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1193 1194
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
1195 1196
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad cts timeout %u\n", us);
1197
		ah->ctstimeout = (u32) -1;
1198 1199 1200 1201
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1202
		ah->ctstimeout = us;
1203 1204 1205
		return true;
	}
}
S
Sujith 已提交
1206

1207
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1208 1209
{
	if (tu > 0xFFFF) {
1210 1211
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1212
		ah->globaltxtimeout = (u32) -1;
1213 1214 1215
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1216
		ah->globaltxtimeout = tu;
1217 1218 1219 1220
		return true;
	}
}

1221
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1222
{
1223 1224
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1225

1226
	if (ah->misc_mode != 0)
S
Sujith 已提交
1227
		REG_WRITE(ah, AR_PCU_MISC,
1228 1229 1230 1231 1232 1233 1234 1235 1236
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1237 1238 1239 1240 1241 1242 1243 1244
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1245
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1246
{
1247 1248 1249 1250 1251
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->state <= ATH_HW_INITIALIZED)
		goto free_hw;

S
Sujith 已提交
1252
	if (!AR_SREV_9100(ah))
1253
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1254

1255
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1256 1257 1258

free_hw:
	ath9k_hw_rf_free(ah);
S
Sujith 已提交
1259
	kfree(ah);
1260
	ah = NULL;
S
Sujith 已提交
1261
}
1262
EXPORT_SYMBOL(ath9k_hw_detach);
S
Sujith 已提交
1263 1264 1265 1266 1267

/*******/
/* INI */
/*******/

1268
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1269 1270
				  struct ath9k_channel *chan)
{
1271 1272 1273 1274 1275 1276 1277 1278 1279
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
1280 1281
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
			      AR_PHY_SPECTRAL_SCAN_ENABLE;
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1293 1294 1295 1296 1297 1298 1299
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1300 1301 1302 1303 1304 1305 1306 1307 1308
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1309

1310
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1311 1312
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1313 1314 1315 1316
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1317
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1318 1319
}

1320
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1321
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1322
			      u32 reg, u32 value)
1323
{
S
Sujith 已提交
1324
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1325
	struct ath_common *common = ath9k_hw_common(ah);
1326

1327
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1328 1329
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1330
			ath_print(common, ATH_DBG_EEPROM,
S
Sujith 已提交
1331 1332 1333 1334
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1335 1336 1337
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND: %d\n",
					  pBase->pwdclkind);
S
Sujith 已提交
1338 1339 1340 1341
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1342 1343
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND Earlier Rev\n");
S
Sujith 已提交
1344 1345
			}

1346 1347
			ath_print(common, ATH_DBG_EEPROM,
				  "final ini VAL: %x\n", value);
S
Sujith 已提交
1348 1349 1350 1351 1352
		}
		break;
	}

	return value;
1353 1354
}

1355
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1356 1357 1358
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1359
	if (ah->eep_map == EEP_MAP_4KBITS)
1360 1361 1362 1363 1364
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1365 1366 1367 1368
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1384 1385
}

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1401
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1402
				struct ath9k_channel *chan)
1403
{
1404
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1405
	int i, regWrites = 0;
1406
	struct ieee80211_channel *channel = chan->chan;
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1438
	ah->eep_ops->set_addac(ah, chan);
1439

1440
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1441
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1442 1443 1444
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1445 1446
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1447

1448 1449
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1450

1451
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1452

1453 1454 1455
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1456 1457
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1458

1459 1460
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1461 1462 1463
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1464 1465 1466 1467

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1468
		    && ah->config.analog_shiftreg) {
1469 1470 1471 1472 1473 1474
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1475
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1476
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1477

1478 1479
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1480
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1481

1482 1483 1484
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1485 1486 1487 1488

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1489
		    && ah->config.analog_shiftreg) {
1490 1491 1492 1493 1494 1495 1496 1497
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

	ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);

1498 1499 1500 1501
	if (AR_SREV_9271_10(ah))
		REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
				modesIndex, regWrites);

1502
	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1503
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1504 1505 1506 1507
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1508
	ath9k_hw_set_regs(ah, chan);
1509 1510
	ath9k_hw_init_chain_masks(ah);

1511 1512 1513
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1514
	ah->eep_ops->set_txpower(ah, chan,
1515
				 ath9k_regd_get_ctl(regulatory, chan),
1516 1517 1518
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1519
				 (u32) regulatory->power_limit));
1520 1521

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1522 1523
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1524 1525 1526 1527 1528 1529
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1530 1531 1532 1533
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1534
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1535
{
S
Sujith 已提交
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1554
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1555 1556 1557 1558
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1559
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1560 1561 1562
{
	u32 regval;

1563 1564 1565
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1566 1567 1568
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1569 1570 1571
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1572 1573 1574
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1575 1576 1577 1578 1579
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1580
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1581

1582 1583 1584
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1585 1586 1587
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1588 1589 1590
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1591 1592
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1593 1594 1595 1596
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1597
	if (AR_SREV_9285(ah)) {
1598 1599 1600 1601
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1602 1603
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1604
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1605 1606 1607 1608 1609
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1610
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1611 1612 1613 1614 1615 1616
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1617
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1618 1619 1620
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1621
		break;
1622
	case NL80211_IFTYPE_ADHOC:
1623
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1624 1625 1626
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1627
		break;
1628 1629
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1630
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1631
		break;
S
Sujith 已提交
1632 1633 1634
	}
}

1635
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1654
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1688
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1689 1690 1691 1692
{
	u32 rst_flags;
	u32 tmpReg;

1693 1694 1695 1696 1697 1698 1699 1700
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1723
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1724 1725
	udelay(50);

1726
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1727
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1728 1729
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1742
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1743 1744 1745 1746
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1747 1748 1749
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1750
	REG_WRITE(ah, AR_RTC_RESET, 0);
1751
	udelay(2);
1752 1753 1754 1755

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1756
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1757 1758 1759 1760

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1761 1762
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1763 1764
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1765
		return false;
1766 1767
	}

S
Sujith 已提交
1768 1769 1770 1771 1772
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1773
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1787 1788
}

L
Luis R. Rodriguez 已提交
1789
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1790
{
S
Sujith 已提交
1791
	u32 phymode;
1792
	u32 enableDacFifo = 0;
1793

1794 1795 1796 1797
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1798
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1799
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1800 1801 1802

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1803

S
Sujith 已提交
1804 1805 1806
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1807 1808

	}
S
Sujith 已提交
1809 1810
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1811
	ath9k_hw_set11nmac2040(ah);
1812

S
Sujith 已提交
1813 1814
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1815 1816
}

1817
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1818
				struct ath9k_channel *chan)
1819
{
1820
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1821 1822 1823
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1824
		return false;
1825

1826
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1827
		return false;
1828

1829
	ah->chip_fullsleep = false;
S
Sujith 已提交
1830 1831
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1832

S
Sujith 已提交
1833
	return true;
1834 1835
}

1836
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1837
				    struct ath9k_channel *chan)
1838
{
1839
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1840
	struct ath_common *common = ath9k_hw_common(ah);
1841
	struct ieee80211_channel *channel = chan->chan;
1842 1843 1844 1845
	u32 synthDelay, qnum;

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1846 1847 1848
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1849 1850 1851 1852 1853 1854
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1855
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1856 1857
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1858 1859 1860
		return false;
	}

L
Luis R. Rodriguez 已提交
1861
	ath9k_hw_set_regs(ah, chan);
1862 1863

	if (AR_SREV_9280_10_OR_LATER(ah)) {
1864
		ath9k_hw_ar9280_set_channel(ah, chan);
1865 1866
	} else {
		if (!(ath9k_hw_set_channel(ah, chan))) {
1867 1868
			ath_print(common, ATH_DBG_FATAL,
				  "Failed to set channel\n");
1869 1870 1871 1872
			return false;
		}
	}

1873
	ah->eep_ops->set_txpower(ah, chan,
1874
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1875 1876 1877
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1878
			     (u32) regulatory->power_limit));
1879 1880

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1881
	if (IS_CHAN_B(chan))
1882 1883 1884 1885 1886 1887 1888 1889
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1904
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
{
	int bb_spur = AR_NO_SPUR;
	int freq;
	int bin, cur_bin;
	int bb_spur_off, spur_subchannel_sd;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, newVal;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
	struct chan_centers centers;

	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);

	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	freq = centers.synth_center;

1938
	ah->config.spurmode = SPUR_ENABLE_EEPROM;
S
Sujith 已提交
1939
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1940
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050

		if (is2GHz)
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
		else
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;

		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - freq;

		if (IS_CHAN_HT40(chan)) {
			if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
			    (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
				bb_spur = cur_bb_spur;
				break;
			}
		} else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
			   (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}

	if (AR_NO_SPUR == bb_spur) {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
		return;
	} else {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
	}

	bin = bb_spur * 320;

	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));

	newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
			AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
			AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
			AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);

	newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
		  AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
		  AR_PHY_SPUR_REG_MASK_RATE_SELECT |
		  AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
		  SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);

	if (IS_CHAN_HT40(chan)) {
		if (bb_spur < 0) {
			spur_subchannel_sd = 1;
			bb_spur_off = bb_spur + 10;
		} else {
			spur_subchannel_sd = 0;
			bb_spur_off = bb_spur - 10;
		}
	} else {
		spur_subchannel_sd = 0;
		bb_spur_off = bb_spur;
	}

	if (IS_CHAN_HT40(chan))
		spur_delta_phase =
			((bb_spur * 262144) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
	else
		spur_delta_phase =
			((bb_spur * 524288) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;

	denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
	spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;

	newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
		  SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
		  SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, newVal);

	newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
	REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);

	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;

	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
	}

	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;

	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {

			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2051
			volatile int tmp_v = abs(cur_vit_mask - bin);
S
Sujith 已提交
2052

L
Luis R. Rodriguez 已提交
2053
			if (tmp_v < 75)
S
Sujith 已提交
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
	}

	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);

	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);

	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);

	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);

	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2119

S
Sujith 已提交
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2130

S
Sujith 已提交
2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2141

S
Sujith 已提交
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2152 2153
}

2154
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
2155
{
S
Sujith 已提交
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
	int bb_spur = AR_NO_SPUR;
	int bin, cur_bin;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, new;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
2171

S
Sujith 已提交
2172 2173 2174 2175 2176 2177
	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);
2178

S
Sujith 已提交
2179 2180
	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);
2181

S
Sujith 已提交
2182
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
2183
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
2184 2185 2186 2187 2188 2189 2190 2191
		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - (chan->channel * 10);
		if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}
2192

S
Sujith 已提交
2193 2194
	if (AR_NO_SPUR == bb_spur)
		return;
2195

S
Sujith 已提交
2196
	bin = bb_spur * 32;
2197

S
Sujith 已提交
2198 2199 2200 2201 2202
	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
	new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
		     AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
		     AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
		     AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2203

S
Sujith 已提交
2204
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2205

S
Sujith 已提交
2206 2207 2208 2209 2210 2211
	new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
	       AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
	       AR_PHY_SPUR_REG_MASK_RATE_SELECT |
	       AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
	       SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2212

S
Sujith 已提交
2213 2214
	spur_delta_phase = ((bb_spur * 524288) / 100) &
		AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2215

S
Sujith 已提交
2216 2217
	denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
	spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2218

S
Sujith 已提交
2219 2220 2221 2222
	new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
	       SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
	       SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, new);
2223

S
Sujith 已提交
2224 2225 2226
	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;
2227

S
Sujith 已提交
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2242 2243
	}

S
Sujith 已提交
2244 2245 2246
	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;
2247

S
Sujith 已提交
2248 2249
	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
2250

S
Sujith 已提交
2251
			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2252
			volatile int tmp_v = abs(cur_vit_mask - bin);
2253

L
Luis R. Rodriguez 已提交
2254
			if (tmp_v < 75)
S
Sujith 已提交
2255 2256 2257 2258 2259 2260 2261 2262 2263
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
2264 2265
	}

S
Sujith 已提交
2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2276

S
Sujith 已提交
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2287

S
Sujith 已提交
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2298

S
Sujith 已提交
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2309

S
Sujith 已提交
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2320

S
Sujith 已提交
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2331

S
Sujith 已提交
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2342

S
Sujith 已提交
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2353 2354
}

J
Johannes Berg 已提交
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

2367
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
2368
		    bool bChannelChange)
2369
{
2370
	struct ath_common *common = ath9k_hw_common(ah);
2371
	u32 saveLedState;
2372
	struct ath9k_channel *curchan = ah->curchan;
2373 2374
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
2375
	u64 tsf = 0;
2376
	int i, rx_chainmask, r;
2377

2378 2379
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
2380

2381
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2382
		return -EIO;
2383

2384
	if (curchan && !ah->chip_fullsleep)
2385 2386 2387
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
2388 2389 2390
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
2391
	    ((chan->channelFlags & CHANNEL_ALL) ==
2392
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
2393 2394
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
2395

L
Luis R. Rodriguez 已提交
2396
		if (ath9k_hw_channel_change(ah, chan)) {
2397
			ath9k_hw_loadnf(ah, ah->curchan);
2398
			ath9k_hw_start_nfcal(ah);
2399
			return 0;
2400 2401 2402 2403 2404 2405 2406 2407 2408
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
2409 2410 2411 2412
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

2413 2414 2415 2416 2417 2418
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

2419 2420 2421 2422 2423 2424 2425
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

2426
	if (!ath9k_hw_chip_reset(ah, chan)) {
2427
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
2428
		return -EINVAL;
2429 2430
	}

2431 2432 2433 2434 2435 2436 2437 2438
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
2439 2440 2441 2442
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

2443 2444
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2445

2446
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2447 2448 2449 2450 2451 2452 2453 2454 2455
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
2456
	r = ath9k_hw_process_ini(ah, chan);
2457 2458
	if (r)
		return r;
2459

2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2477 2478 2479 2480 2481 2482 2483 2484
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

2485
	ah->eep_ops->set_board_values(ah, chan);
2486 2487 2488

	ath9k_hw_decrease_chain_power(ah, chan);

2489 2490
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2491 2492
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2493
		  | (ah->config.
2494
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2495 2496
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2497

2498
	ath_hw_setbssidmask(common);
2499 2500 2501

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2502
	ath9k_hw_write_associd(ah);
2503 2504 2505 2506 2507

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2508 2509 2510
	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_ar9280_set_channel(ah, chan);
	else
2511 2512
		if (!(ath9k_hw_set_channel(ah, chan)))
			return -EIO;
2513 2514 2515 2516

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2517 2518
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2519 2520
		ath9k_hw_resettxqueue(ah, i);

2521
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2522 2523
	ath9k_hw_init_qos(ah);

2524
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2525
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2526

2527 2528
	ath9k_hw_init_user_settings(ah);

2529
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2545
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2546 2547 2548 2549
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2550 2551 2552 2553 2554 2555 2556
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2557
	if (ah->config.intr_mitigation) {
2558 2559 2560 2561 2562 2563
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2564
	if (!ath9k_hw_init_cal(ah, chan))
2565
		return -EIO;
2566

2567
	rx_chainmask = ah->rxchainmask;
2568 2569 2570 2571 2572 2573 2574
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2575 2576 2577
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2578 2579 2580 2581
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2582
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2583
				"CFG Byte Swap Set 0x%x\n", mask);
2584 2585 2586 2587
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2588
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2589
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2590 2591
		}
	} else {
2592 2593 2594
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2595
#ifdef __BIG_ENDIAN
2596 2597
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2598 2599 2600
#endif
	}

2601
	if (ah->btcoex_hw.enabled)
2602 2603
		ath9k_hw_btcoex_enable(ah);

2604
	return 0;
2605
}
2606
EXPORT_SYMBOL(ath9k_hw_reset);
2607

S
Sujith 已提交
2608 2609 2610
/************************/
/* Key Cache Management */
/************************/
2611

2612
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2613
{
S
Sujith 已提交
2614
	u32 keyType;
2615

2616
	if (entry >= ah->caps.keycache_size) {
2617 2618
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2619 2620 2621
		return false;
	}

S
Sujith 已提交
2622
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2623

S
Sujith 已提交
2624 2625 2626 2627 2628 2629 2630 2631
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2632

S
Sujith 已提交
2633 2634
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2635

S
Sujith 已提交
2636 2637 2638 2639
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2640 2641 2642 2643 2644

	}

	return true;
}
2645
EXPORT_SYMBOL(ath9k_hw_keyreset);
2646

2647
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2648
{
S
Sujith 已提交
2649
	u32 macHi, macLo;
2650

2651
	if (entry >= ah->caps.keycache_size) {
2652 2653
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2654
		return false;
2655 2656
	}

S
Sujith 已提交
2657 2658 2659 2660 2661 2662 2663 2664 2665
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2666
	} else {
S
Sujith 已提交
2667
		macLo = macHi = 0;
2668
	}
S
Sujith 已提交
2669 2670
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2671

S
Sujith 已提交
2672
	return true;
2673
}
2674
EXPORT_SYMBOL(ath9k_hw_keysetmac);
2675

2676
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2677
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2678
				 const u8 *mac)
2679
{
2680
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2681
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2682 2683
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2684

S
Sujith 已提交
2685
	if (entry >= pCap->keycache_size) {
2686 2687
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2688
		return false;
2689 2690
	}

S
Sujith 已提交
2691 2692 2693 2694 2695 2696
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2697 2698 2699
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2700 2701 2702 2703 2704 2705 2706 2707
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2708 2709
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2710 2711 2712 2713
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2714
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2715 2716
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2717 2718
			return false;
		}
2719
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2720
			keyType = AR_KEYTABLE_TYPE_40;
2721
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2722 2723 2724 2725 2726 2727 2728 2729
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2730 2731
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2732
		return false;
2733 2734
	}

J
Jouni Malinen 已提交
2735 2736 2737 2738 2739
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2740
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2741
		key4 &= 0xff;
2742

2743 2744 2745 2746 2747 2748 2749
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2750 2751
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2752

2753 2754 2755 2756 2757 2758
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2759 2760
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2761 2762

		/* Write key[95:48] */
S
Sujith 已提交
2763 2764
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2765 2766

		/* Write key[127:96] and key type */
S
Sujith 已提交
2767 2768
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2769 2770

		/* Write MAC address for the entry */
S
Sujith 已提交
2771
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2772

2773
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2786
			u32 mic0, mic1, mic2, mic3, mic4;
2787

S
Sujith 已提交
2788 2789 2790 2791 2792
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2793 2794

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2795 2796
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2797 2798

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2799 2800
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2801 2802

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2803 2804 2805
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2806

S
Sujith 已提交
2807
		} else {
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2824
			u32 mic0, mic2;
2825

S
Sujith 已提交
2826 2827
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2828 2829

			/* Write MIC key[31:0] */
S
Sujith 已提交
2830 2831
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2832 2833

			/* Write MIC key[63:32] */
S
Sujith 已提交
2834 2835
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2836 2837

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2838 2839 2840 2841
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2842 2843

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2844 2845
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2846 2847 2848 2849 2850 2851

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2852 2853 2854
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2855
		/* Write key[47:0] */
S
Sujith 已提交
2856 2857
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2858 2859

		/* Write key[95:48] */
S
Sujith 已提交
2860 2861
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2862 2863

		/* Write key[127:96] and key type */
S
Sujith 已提交
2864 2865
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2866

2867
		/* Write MAC address for the entry */
S
Sujith 已提交
2868 2869
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2870 2871 2872

	return true;
}
2873
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2874

2875
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2876
{
2877
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2878 2879 2880 2881 2882
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2883
}
2884
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2885

S
Sujith 已提交
2886 2887 2888 2889
/******************************/
/* Power Management (Chipset) */
/******************************/

2890
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2891
{
S
Sujith 已提交
2892 2893 2894 2895 2896 2897
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2898

S
Sujith 已提交
2899 2900 2901
		if(!AR_SREV_5416(ah))
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2902
	}
2903 2904
}

2905
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2906
{
S
Sujith 已提交
2907 2908
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2909
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2910

S
Sujith 已提交
2911 2912 2913 2914 2915 2916
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2917 2918 2919 2920
		}
	}
}

2921
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2922
{
S
Sujith 已提交
2923 2924
	u32 val;
	int i;
2925

S
Sujith 已提交
2926 2927 2928 2929 2930 2931 2932
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2933
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2934 2935 2936 2937
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2938

S
Sujith 已提交
2939 2940 2941
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2942

S
Sujith 已提交
2943 2944 2945 2946 2947 2948 2949
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2950
		}
S
Sujith 已提交
2951
		if (i == 0) {
2952 2953 2954
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2955
			return false;
2956 2957 2958
		}
	}

S
Sujith 已提交
2959
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2960

S
Sujith 已提交
2961
	return true;
2962 2963
}

2964
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2965
{
2966
	struct ath_common *common = ath9k_hw_common(ah);
2967
	int status = true, setChip = true;
S
Sujith 已提交
2968 2969 2970 2971 2972 2973 2974
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2975 2976 2977
	if (ah->power_mode == mode)
		return status;

2978 2979
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2980 2981 2982 2983 2984 2985 2986

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2987
		ah->chip_fullsleep = true;
S
Sujith 已提交
2988 2989 2990 2991
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2992
	default:
2993 2994
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2995 2996
		return false;
	}
2997
	ah->power_mode = mode;
S
Sujith 已提交
2998 2999

	return status;
3000
}
3001
EXPORT_SYMBOL(ath9k_hw_setpower);
3002

3003 3004 3005 3006 3007 3008 3009 3010 3011
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
3012
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
3013
{
S
Sujith 已提交
3014
	u8 i;
V
Vivek Natarajan 已提交
3015
	u32 val;
3016

3017
	if (ah->is_pciexpress != true)
S
Sujith 已提交
3018
		return;
3019

3020
	/* Do not touch SerDes registers */
3021
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
3022 3023
		return;

3024
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
3051

V
Vivek Natarajan 已提交
3052 3053 3054
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
3055

V
Vivek Natarajan 已提交
3056 3057
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
3058

V
Vivek Natarajan 已提交
3059 3060 3061
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
3062

V
Vivek Natarajan 已提交
3063 3064 3065 3066
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
3067

V
Vivek Natarajan 已提交
3068 3069 3070 3071 3072
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
3073

V
Vivek Natarajan 已提交
3074 3075 3076
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
3077

V
Vivek Natarajan 已提交
3078 3079 3080
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
3081

V
Vivek Natarajan 已提交
3082
		udelay(1000);
3083

V
Vivek Natarajan 已提交
3084 3085
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
3086

V
Vivek Natarajan 已提交
3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
3109

V
Vivek Natarajan 已提交
3110 3111
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
3112

V
Vivek Natarajan 已提交
3113
	if (power_off) {
3114
		/*
V
Vivek Natarajan 已提交
3115 3116 3117 3118
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
3119
		 */
V
Vivek Natarajan 已提交
3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
3132
	}
3133
}
3134
EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
3135

S
Sujith 已提交
3136 3137 3138 3139
/**********************/
/* Interrupt Handling */
/**********************/

3140
bool ath9k_hw_intrpend(struct ath_hw *ah)
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
3158
EXPORT_SYMBOL(ath9k_hw_intrpend);
3159

3160
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
3161 3162 3163
{
	u32 isr = 0;
	u32 mask2 = 0;
3164
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3165 3166
	u32 sync_cause = 0;
	bool fatal_int = false;
3167
	struct ath_common *common = ath9k_hw_common(ah);
3168 3169 3170 3171 3172 3173 3174 3175 3176

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
3177 3178
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
3205 3206
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

3217
		if (ah->config.intr_mitigation) {
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
3232 3233
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
3234 3235

			s1_s = REG_READ(ah, AR_ISR_S1_S);
3236 3237
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
3238 3239 3240
		}

		if (isr & AR_ISR_RXORN) {
3241 3242
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
3243 3244 3245
		}

		if (!AR_SREV_9100(ah)) {
3246
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3247 3248 3249 3250 3251 3252 3253 3254
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
3255

3256 3257
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
3258

3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

3276 3277 3278 3279 3280 3281 3282 3283
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
3284 3285
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
3286 3287
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
3288 3289
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
3290
			}
3291
			*masked |= ATH9K_INT_FATAL;
3292 3293
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
3294 3295
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
3296 3297 3298 3299 3300
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
3301 3302
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
3303 3304 3305 3306 3307
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
3308

3309 3310
	return true;
}
3311
EXPORT_SYMBOL(ath9k_hw_getisr);
3312

3313
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
3314
{
3315
	u32 omask = ah->mask_reg;
3316
	u32 mask, mask2;
3317
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3318
	struct ath_common *common = ath9k_hw_common(ah);
3319

3320
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
3321 3322

	if (omask & ATH9K_INT_GLOBAL) {
3323
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
3339
		if (ah->txok_interrupt_mask)
3340
			mask |= AR_IMR_TXOK;
3341
		if (ah->txdesc_interrupt_mask)
3342
			mask |= AR_IMR_TXDESC;
3343
		if (ah->txerr_interrupt_mask)
3344
			mask |= AR_IMR_TXERR;
3345
		if (ah->txeol_interrupt_mask)
3346 3347 3348 3349
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
3350
		if (ah->config.intr_mitigation)
3351 3352 3353
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
3354
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
3367 3368 3369
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

3380
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
3381 3382 3383 3384 3385 3386 3387 3388 3389
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
3390
	ah->mask_reg = ints;
3391

3392
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3393 3394 3395 3396 3397 3398 3399
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
3400
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
3413 3414
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
3415 3416 3417 3418
	}

	return omask;
}
3419
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
3420

S
Sujith 已提交
3421 3422 3423 3424
/*******************/
/* Beacon Handling */
/*******************/

3425
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
3426 3427 3428
{
	int flags = 0;

3429
	ah->beacon_interval = beacon_period;
3430

3431
	switch (ah->opmode) {
3432 3433
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3434 3435 3436 3437 3438
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3439
	case NL80211_IFTYPE_ADHOC:
3440
	case NL80211_IFTYPE_MESH_POINT:
3441 3442 3443 3444
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3445 3446
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3447
		flags |= AR_NDP_TIMER_EN;
3448
	case NL80211_IFTYPE_AP:
3449 3450 3451
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3452
				     ah->config.
3453
				     dma_beacon_response_time));
3454 3455
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3456
				     ah->config.
3457
				     sw_beacon_response_time));
3458 3459 3460
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3461
	default:
3462 3463 3464
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
3465 3466
		return;
		break;
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
3481
EXPORT_SYMBOL(ath9k_hw_beaconinit);
3482

3483
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3484
				    const struct ath9k_beacon_state *bs)
3485 3486
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3487
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3488
	struct ath_common *common = ath9k_hw_common(ah);
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3514 3515 3516 3517
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3518

S
Sujith 已提交
3519 3520 3521
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3522

S
Sujith 已提交
3523 3524 3525
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3526

S
Sujith 已提交
3527 3528 3529 3530
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3531

S
Sujith 已提交
3532 3533
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3534

S
Sujith 已提交
3535 3536
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3537

S
Sujith 已提交
3538 3539 3540
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3541

3542 3543
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3544
}
3545
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
3546

S
Sujith 已提交
3547 3548 3549 3550
/*******************/
/* HW Capabilities */
/*******************/

3551
void ath9k_hw_fill_cap_info(struct ath_hw *ah)
3552
{
3553
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3554
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3555
	struct ath_common *common = ath9k_hw_common(ah);
3556
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3557

S
Sujith 已提交
3558
	u16 capField = 0, eeval;
3559

S
Sujith 已提交
3560
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3561
	regulatory->current_rd = eeval;
3562

S
Sujith 已提交
3563
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3564 3565
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3566
	regulatory->current_rd_ext = eeval;
3567

S
Sujith 已提交
3568
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3569

3570
	if (ah->opmode != NL80211_IFTYPE_AP &&
3571
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3572 3573 3574 3575 3576
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3577 3578
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3579
	}
3580

S
Sujith 已提交
3581
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3582
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3583

S
Sujith 已提交
3584 3585
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3586
		if (ah->config.ht_enable) {
S
Sujith 已提交
3587 3588 3589 3590 3591 3592 3593 3594 3595
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3596 3597 3598
		}
	}

S
Sujith 已提交
3599 3600
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3601
		if (ah->config.ht_enable) {
S
Sujith 已提交
3602 3603 3604 3605 3606 3607 3608 3609 3610 3611
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3612
	}
S
Sujith 已提交
3613

S
Sujith 已提交
3614
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3615 3616 3617 3618
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3619
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3620 3621 3622
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3623 3624
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3625
		/* Use rx_chainmask from EEPROM. */
3626
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3627

3628
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3629
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3630

S
Sujith 已提交
3631 3632
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3633

S
Sujith 已提交
3634 3635
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3636

S
Sujith 已提交
3637 3638 3639
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3640

S
Sujith 已提交
3641 3642 3643
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3644

3645
	if (ah->config.ht_enable)
S
Sujith 已提交
3646 3647 3648
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3649

S
Sujith 已提交
3650 3651 3652 3653
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3654

S
Sujith 已提交
3655 3656 3657 3658 3659
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3660

S
Sujith 已提交
3661 3662 3663 3664 3665
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3666

S
Sujith 已提交
3667 3668
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3669

3670 3671 3672
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3673 3674 3675
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3676

S
Sujith 已提交
3677 3678 3679 3680 3681
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3682 3683
	}

S
Sujith 已提交
3684 3685
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3686
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3687 3688 3689 3690 3691 3692
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3693 3694

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3695
	}
S
Sujith 已提交
3696
#endif
3697

3698
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3699

3700
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3701 3702 3703
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3704

3705
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3706 3707 3708 3709 3710
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3711
	} else {
S
Sujith 已提交
3712 3713 3714
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3715 3716
	}

3717 3718 3719 3720
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
3721 3722

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3723
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3724
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3725
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3726

3727
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3728
	    ath9k_hw_btcoex_supported(ah)) {
3729 3730
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3731

3732
		if (AR_SREV_9285(ah)) {
3733 3734
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3735
		} else {
3736
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3737
		}
3738
	} else {
3739
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3740
	}
3741 3742
}

3743
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3744
			    u32 capability, u32 *result)
3745
{
3746
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3765
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3766 3767 3768 3769
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3770
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3784
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3795
			*result = regulatory->power_limit;
S
Sujith 已提交
3796 3797
			return 0;
		case 2:
3798
			*result = regulatory->max_power_level;
S
Sujith 已提交
3799 3800
			return 0;
		case 3:
3801
			*result = regulatory->tp_scale;
S
Sujith 已提交
3802 3803 3804
			return 0;
		}
		return false;
3805 3806 3807 3808
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3809 3810
	default:
		return false;
3811 3812
	}
}
3813
EXPORT_SYMBOL(ath9k_hw_getcapability);
3814

3815
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3816
			    u32 capability, u32 setting, int *status)
3817
{
S
Sujith 已提交
3818
	u32 v;
3819

S
Sujith 已提交
3820 3821 3822
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3823
			ah->sta_id1_defaults |=
S
Sujith 已提交
3824 3825
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3826
			ah->sta_id1_defaults &=
S
Sujith 已提交
3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3839
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3840
		else
3841
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3842 3843 3844
		return true;
	default:
		return false;
3845 3846
	}
}
3847
EXPORT_SYMBOL(ath9k_hw_setcapability);
3848

S
Sujith 已提交
3849 3850 3851
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3852

3853
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3854 3855 3856 3857
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3858

S
Sujith 已提交
3859 3860 3861 3862 3863 3864
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3865

S
Sujith 已提交
3866
	gpio_shift = (gpio % 6) * 5;
3867

S
Sujith 已提交
3868 3869 3870 3871
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3872
	} else {
S
Sujith 已提交
3873 3874 3875 3876 3877
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3878 3879 3880
	}
}

3881
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3882
{
S
Sujith 已提交
3883
	u32 gpio_shift;
3884

3885
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3886

S
Sujith 已提交
3887
	gpio_shift = gpio << 1;
3888

S
Sujith 已提交
3889 3890 3891 3892
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3893
}
3894
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3895

3896
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3897
{
3898 3899 3900
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3901
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3902
		return 0xffffffff;
3903

3904 3905 3906
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3907 3908 3909 3910 3911
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3912
}
3913
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3914

3915
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3916
			 u32 ah_signal_type)
3917
{
S
Sujith 已提交
3918
	u32 gpio_shift;
3919

S
Sujith 已提交
3920
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3921

S
Sujith 已提交
3922
	gpio_shift = 2 * gpio;
3923

S
Sujith 已提交
3924 3925 3926 3927
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3928
}
3929
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3930

3931
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3932
{
S
Sujith 已提交
3933 3934
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3935
}
3936
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3937

3938
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3939
{
S
Sujith 已提交
3940
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3941
}
3942
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3943

3944
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3945
{
S
Sujith 已提交
3946
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3947
}
3948
EXPORT_SYMBOL(ath9k_hw_setantenna);
3949

3950
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3951 3952 3953 3954 3955
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3956
{
S
Sujith 已提交
3957
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3958

S
Sujith 已提交
3959 3960
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3961

S
Sujith 已提交
3962 3963 3964
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3965

S
Sujith 已提交
3966 3967 3968 3969 3970 3971 3972
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3973
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
S
Sujith 已提交
3989
		ah->config.diversity_control = settings;
3990 3991
	}

S
Sujith 已提交
3992
	return true;
3993 3994
}

S
Sujith 已提交
3995 3996 3997 3998
/*********************/
/* General Operation */
/*********************/

3999
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
4000
{
S
Sujith 已提交
4001 4002
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
4003

S
Sujith 已提交
4004 4005 4006 4007
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
4008

S
Sujith 已提交
4009
	return bits;
4010
}
4011
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
4012

4013
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
4014
{
S
Sujith 已提交
4015
	u32 phybits;
4016

S
Sujith 已提交
4017 4018
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
4019 4020 4021 4022 4023 4024
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
4025

S
Sujith 已提交
4026 4027 4028 4029 4030 4031 4032
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
4033
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
4034

4035
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
4036
{
4037 4038 4039 4040 4041
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
4042
}
4043
EXPORT_SYMBOL(ath9k_hw_phy_disable);
4044

4045
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
4046
{
4047
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
4048
		return false;
4049

4050 4051 4052 4053 4054
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
4055
}
4056
EXPORT_SYMBOL(ath9k_hw_disable);
4057

4058
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
4059
{
4060
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
4061
	struct ath9k_channel *chan = ah->curchan;
4062
	struct ieee80211_channel *channel = chan->chan;
4063

4064
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
4065

4066
	ah->eep_ops->set_txpower(ah, chan,
4067
				 ath9k_regd_get_ctl(regulatory, chan),
4068 4069 4070
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
4071
				 (u32) regulatory->power_limit));
4072
}
4073
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
4074

4075
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
4076
{
4077
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
4078
}
4079
EXPORT_SYMBOL(ath9k_hw_setmac);
4080

4081
void ath9k_hw_setopmode(struct ath_hw *ah)
4082
{
4083
	ath9k_hw_set_operating_mode(ah, ah->opmode);
4084
}
4085
EXPORT_SYMBOL(ath9k_hw_setopmode);
4086

4087
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
4088
{
S
Sujith 已提交
4089 4090
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
4091
}
4092
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
4093

4094
void ath9k_hw_write_associd(struct ath_hw *ah)
4095
{
4096 4097 4098 4099 4100
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
4101
}
4102
EXPORT_SYMBOL(ath9k_hw_write_associd);
4103

4104
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
4105
{
S
Sujith 已提交
4106
	u64 tsf;
4107

S
Sujith 已提交
4108 4109
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4110

S
Sujith 已提交
4111 4112
	return tsf;
}
4113
EXPORT_SYMBOL(ath9k_hw_gettsf64);
4114

4115
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
4116 4117
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
4118
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
4119
}
4120
EXPORT_SYMBOL(ath9k_hw_settsf64);
4121

4122
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
4123
{
4124 4125
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
4126 4127
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
4128

S
Sujith 已提交
4129 4130
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
4131
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
4132

S
Sujith 已提交
4133
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
4134 4135
{
	if (setting)
4136
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4137
	else
4138
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4139
}
4140
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
4141

4142
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
4143 4144
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
4145 4146
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad slot time %u\n", us);
4147
		ah->slottime = (u32) -1;
S
Sujith 已提交
4148 4149 4150
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
4151
		ah->slottime = us;
S
Sujith 已提交
4152
		return true;
4153
	}
S
Sujith 已提交
4154
}
4155
EXPORT_SYMBOL(ath9k_hw_setslottime);
S
Sujith 已提交
4156

L
Luis R. Rodriguez 已提交
4157
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
4158
{
L
Luis R. Rodriguez 已提交
4159
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
4160 4161
	u32 macmode;

L
Luis R. Rodriguez 已提交
4162
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
4163 4164 4165
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
4166

S
Sujith 已提交
4167
	REG_WRITE(ah, AR_2040_MODE, macmode);
4168
}
4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

4215
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
4216 4217 4218
{
	return REG_READ(ah, AR_TSF_L32);
}
4219
EXPORT_SYMBOL(ath9k_hw_gettsf32);
4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
4233 4234 4235
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
4248
EXPORT_SYMBOL(ath_gen_timer_alloc);
4249

4250 4251 4252 4253
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

4264 4265 4266
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
4290
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
4291

4292
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
4312
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
4313 4314 4315 4316 4317 4318 4319 4320 4321

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
4322
EXPORT_SYMBOL(ath_gen_timer_free);
4323 4324 4325 4326 4327 4328 4329 4330

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
4331
	struct ath_common *common = ath9k_hw_common(ah);
4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4346 4347
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
4348 4349 4350 4351 4352 4353 4354
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4355 4356
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
4357 4358 4359
		timer->trigger(timer->arg);
	}
}
4360
EXPORT_SYMBOL(ath_gen_timer_isr);
4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373

static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
4374 4375
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
4393
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
4410
static const char *ath9k_hw_rf_name(u16 rf_version)
4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);