hw.c 79.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20
#include <linux/time.h>
21
#include <linux/bitops.h>
22
#include <linux/etherdevice.h>
23 24
#include <asm/unaligned.h>

25
#include "hw.h"
26
#include "hw-ops.h"
27
#include "ar9003_mac.h"
28
#include "ar9003_mci.h"
29
#include "ar9003_phy.h"
30
#include "ath9k.h"
31

32
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
33

34 35 36 37 38
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

39
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
40
{
41
	struct ath_common *common = ath9k_hw_common(ah);
42
	struct ath9k_channel *chan = ah->curchan;
43
	unsigned int clockrate;
44

45 46 47
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
48
	else if (!chan) /* should really check for CCK instead */
49
		clockrate = ATH9K_CLOCK_RATE_CCK;
50
	else if (IS_CHAN_2GHZ(chan))
51 52 53
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
54
	else
55 56
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

57 58 59
	if (chan) {
		if (IS_CHAN_HT40(chan))
			clockrate *= 2;
60
		if (IS_CHAN_HALF_RATE(chan))
61
			clockrate /= 2;
62
		if (IS_CHAN_QUARTER_RATE(chan))
63 64 65
			clockrate /= 4;
	}

66
	common->clockrate = clockrate;
S
Sujith 已提交
67 68
}

69
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
70
{
71
	struct ath_common *common = ath9k_hw_common(ah);
72

73
	return usecs * common->clockrate;
S
Sujith 已提交
74
}
75

S
Sujith 已提交
76
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
77 78 79
{
	int i;

S
Sujith 已提交
80 81 82
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
83 84 85 86 87
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
88

89
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
90 91
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
92

S
Sujith 已提交
93
	return false;
94
}
95
EXPORT_SYMBOL(ath9k_hw_wait);
96

97 98 99
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
F
Felix Fietkau 已提交
100
	hw_delay /= 10;
101 102 103 104 105 106 107 108 109

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

110
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
111 112 113 114 115 116 117 118 119 120 121 122 123
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

124 125 126 127 128 129 130 131 132 133 134 135
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

136
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
137
			   u8 phy, int kbps,
S
Sujith 已提交
138 139
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
140
{
S
Sujith 已提交
141
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
142

S
Sujith 已提交
143 144
	if (kbps == 0)
		return 0;
145

146
	switch (phy) {
S
Sujith 已提交
147
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
148
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
149
		if (shortPreamble)
S
Sujith 已提交
150 151 152 153
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
154
	case WLAN_RC_PHY_OFDM:
155
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
156 157 158 159 160 161
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
162 163
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
179 180
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
181 182 183
		txTime = 0;
		break;
	}
184

S
Sujith 已提交
185 186
	return txTime;
}
187
EXPORT_SYMBOL(ath9k_hw_computetxtime);
188

189
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
190 191
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
192
{
S
Sujith 已提交
193
	int8_t extoff;
194

S
Sujith 已提交
195 196 197 198
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
199 200
	}

201
	if (IS_CHAN_HT40PLUS(chan)) {
S
Sujith 已提交
202 203 204 205 206 207 208 209
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
210

S
Sujith 已提交
211 212
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
213
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
214
	centers->ext_center =
215
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
216 217
}

S
Sujith 已提交
218 219 220 221
/******************/
/* Chip Revisions */
/******************/

222
static void ath9k_hw_read_revisions(struct ath_hw *ah)
223
{
S
Sujith 已提交
224
	u32 val;
225

226 227 228
	if (ah->get_mac_revision)
		ah->hw_version.macRev = ah->get_mac_revision();

229 230 231 232
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
233 234
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
235
		if (!ah->get_mac_revision) {
236 237 238 239
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
240 241 242
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		return;
G
Gabor Juhos 已提交
243 244 245
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
246 247 248
	case AR9300_DEVID_AR953X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9531;
		return;
M
Miaoqing Pan 已提交
249 250
	case AR9300_DEVID_QCA956X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9561;
251 252
	}

S
Sujith 已提交
253
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254

S
Sujith 已提交
255 256
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
257 258 259
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
260

261
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
262 263 264 265
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
266 267
	} else {
		if (!AR_SREV_9100(ah))
268
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
269

270
		ah->hw_version.macRev = val & AR_SREV_REVISION;
271

272
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
273
			ah->is_pciexpress = true;
S
Sujith 已提交
274
	}
275 276
}

S
Sujith 已提交
277 278 279 280
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

281
static void ath9k_hw_disablepcie(struct ath_hw *ah)
282
{
283
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
284
		return;
285

S
Sujith 已提交
286 287 288 289 290 291 292 293 294
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295

S
Sujith 已提交
296
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297 298
}

299
/* This should work for all families including legacy */
300
static bool ath9k_hw_chip_test(struct ath_hw *ah)
301
{
302
	struct ath_common *common = ath9k_hw_common(ah);
303
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
304
	u32 regHold[2];
J
Joe Perches 已提交
305 306 307
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
308
	int i, j, loop_max;
309

310 311 312 313 314 315 316
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
317 318
		u32 addr = regAddr[i];
		u32 wrData, rdData;
319

S
Sujith 已提交
320 321 322 323 324 325
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
326 327 328
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
329 330 331 332 333 334 335 336
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
337 338 339
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
340 341
				return false;
			}
342
		}
S
Sujith 已提交
343
		REG_WRITE(ah, regAddr[i], regHold[i]);
344
	}
S
Sujith 已提交
345
	udelay(100);
346

347 348 349
	return true;
}

350
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
351
{
352 353
	struct ath_common *common = ath9k_hw_common(ah);

354 355
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
356 357
	ah->config.cwm_ignore_extcca = 0;
	ah->config.analog_shiftreg = 1;
358

S
Sujith 已提交
359
	ah->config.rx_intr_mitigation = true;
360

361 362 363 364 365 366 367 368
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->config.rimt_last = 500;
		ah->config.rimt_first = 2000;
	} else {
		ah->config.rimt_last = 250;
		ah->config.rimt_first = 700;
	}

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
386
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404

	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
		     !ah->is_pciexpress)) {
			ah->config.serialize_regmode = SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode = SER_REG_MODE_OFF;
		}
	}

	ath_dbg(common, RESET, "serialize_regmode is %d\n",
		ah->config.serialize_regmode);

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
405 406
}

407
static void ath9k_hw_init_defaults(struct ath_hw *ah)
408
{
409 410 411 412 413
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

414 415
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
416

417 418
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
			       AR_STA_ID1_MCAST_KSRCH;
419 420
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
421

422
	ah->slottime = ATH9K_SLOT_TIME_9;
423
	ah->globaltxtimeout = (u32) -1;
424
	ah->power_mode = ATH9K_PM_UNDEFINED;
425
	ah->htc_reset_init = true;
426

427
	ah->tpc_enabled = true;
L
Lorenzo Bianconi 已提交
428

429 430 431 432 433 434 435 436
	ah->ani_function = ATH9K_ANI_ALL;
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
	else
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
437 438
}

439
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
440
{
441
	struct ath_common *common = ath9k_hw_common(ah);
442 443 444
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
445
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
446 447 448

	sum = 0;
	for (i = 0; i < 3; i++) {
449
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
450
		sum += eeval;
451 452
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
453
	}
454 455 456 457 458 459 460 461 462 463
	if (!is_valid_ether_addr(common->macaddr)) {
		ath_err(common,
			"eeprom contains invalid mac address: %pM\n",
			common->macaddr);

		random_ether_addr(common->macaddr);
		ath_err(common,
			"random mac address will be used: %pM\n",
			common->macaddr);
	}
464 465 466 467

	return 0;
}

468
static int ath9k_hw_post_init(struct ath_hw *ah)
469
{
S
Sujith Manoharan 已提交
470
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
471
	int ecode;
472

S
Sujith Manoharan 已提交
473
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
474 475 476
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
477

478 479 480 481 482
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
483

484
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
485 486
	if (ecode != 0)
		return ecode;
487

488
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
489 490
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
491

492
	ath9k_hw_ani_init(ah);
493

494 495 496 497
	/*
	 * EEPROM needs to be initialized before we do this.
	 * This is required for regulatory compliance.
	 */
498
	if (AR_SREV_9300_20_OR_LATER(ah)) {
499 500
		u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
		if ((regdmn & 0xF0) == CTL_FCC) {
501 502
			ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
			ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
503 504 505
		}
	}

506 507 508
	return 0;
}

509
static int ath9k_hw_attach_ops(struct ath_hw *ah)
510
{
511 512 513 514 515
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
516 517
}

518 519
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
520
{
521
	struct ath_common *common = ath9k_hw_common(ah);
522
	int r = 0;
523

524 525
	ath9k_hw_read_revisions(ah);

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9330:
	case AR_SREV_VERSION_9485:
	case AR_SREV_VERSION_9340:
	case AR_SREV_VERSION_9462:
	case AR_SREV_VERSION_9550:
	case AR_SREV_VERSION_9565:
542
	case AR_SREV_VERSION_9531:
M
Miaoqing Pan 已提交
543
	case AR_SREV_VERSION_9561:
544 545 546 547 548 549 550 551
		break;
	default:
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
		return -EOPNOTSUPP;
	}

552 553 554 555 556
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
557 558 559 560 561
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->WARegVal = REG_READ(ah, AR_WA);
		ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
				 AR_WA_ASPM_TIMER_BASED_DISABLE);
	}
562

563
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
564
		ath_err(common, "Couldn't reset chip\n");
565
		return -EIO;
566 567
	}

568 569 570 571 572
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

573 574 575
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

576 577 578
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
579

580
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
581
		ath_err(common, "Couldn't wakeup chip\n");
582
		return -EIO;
583 584
	}

585
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
586
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
587 588
		ah->is_pciexpress = false;

589 590 591
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

592
	if (!ah->is_pciexpress)
593 594
		ath9k_hw_disablepcie(ah);

595
	r = ath9k_hw_post_init(ah);
596
	if (r)
597
		return r;
598 599

	ath9k_hw_init_mode_gain_regs(ah);
600 601 602 603
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

604 605
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
606
		ath_err(common, "Failed to initialize MAC address\n");
607
		return r;
608 609
	}

610
	ath9k_hw_init_hang_checks(ah);
611

612 613
	common->state = ATH_HW_INITIALIZED;

614
	return 0;
615 616
}

617
int ath9k_hw_init(struct ath_hw *ah)
618
{
619 620
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
621

622
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
623 624 625 626 627 628 629 630
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
631 632
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
633
	case AR2427_DEVID_PCIE:
634
	case AR9300_DEVID_PCIE:
635
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
636
	case AR9300_DEVID_AR9330:
637
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
638
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
639
	case AR9300_DEVID_AR9580:
640
	case AR9300_DEVID_AR9462:
641
	case AR9485_DEVID_AR1111:
642
	case AR9300_DEVID_AR9565:
643
	case AR9300_DEVID_AR953X:
M
Miaoqing Pan 已提交
644
	case AR9300_DEVID_QCA956X:
645 646 647 648
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
649 650
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
651 652
		return -EOPNOTSUPP;
	}
653

654 655
	ret = __ath9k_hw_init(ah);
	if (ret) {
656 657 658
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
659 660
		return ret;
	}
661

662 663
	ath_dynack_init(ah);

664
	return 0;
665
}
666
EXPORT_SYMBOL(ath9k_hw_init);
667

668
static void ath9k_hw_init_qos(struct ath_hw *ah)
669
{
S
Sujith 已提交
670 671
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
672 673
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
674

S
Sujith 已提交
675 676 677 678 679 680 681 682 683 684
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
685 686

	REGWRITE_BUFFER_FLUSH(ah);
687 688
}

689
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
690
{
691 692 693
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

694 695 696
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
697

698 699
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

700
		udelay(100);
701

702 703 704 705 706 707 708 709
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

710
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
711 712 713
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

714
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
715
			      struct ath9k_channel *chan)
716
{
717 718
	u32 pll;

719 720
	pll = ath9k_hw_compute_pll_control(ah, chan);

721
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
722 723 724 725 726 727 728
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
729

730 731 732 733 734 735
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
736 737

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
738 739 740
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
741
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
742
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
743

744
		/* program BB PLL phase_shift to 0x6 */
745
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
746 747 748 749
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
750
		udelay(1000);
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

771 772
		REG_WRITE(ah, AR_RTC_PLL_CONTROL,
			  pll | AR_RTC_9300_PLL_BYPASS);
773 774 775 776 777 778 779 780 781 782 783 784
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
M
Miaoqing Pan 已提交
785 786
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
		   AR_SREV_9561(ah)) {
787 788
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

789 790
		REG_WRITE(ah, AR_RTC_PLL_CONTROL,
			  pll | AR_RTC_9300_SOC_PLL_BYPASS);
791 792 793 794 795 796
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
M
Miaoqing Pan 已提交
797
			if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
798 799 800 801 802 803 804 805
				pll2_divint = 0x1c;
				pll2_divfrac = 0xa3d2;
				refdiv = 1;
			} else {
				pll2_divint = 0x54;
				pll2_divfrac = 0x1eb85;
				refdiv = 3;
			}
806
		} else {
807 808 809 810 811 812
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
M
Miaoqing Pan 已提交
813 814 815
				pll2_divfrac = (AR_SREV_9531(ah) ||
						AR_SREV_9561(ah)) ?
						0x26665 : 0x26666;
816 817
				refdiv = 1;
			}
818 819 820
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
M
Miaoqing Pan 已提交
821
		if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
822 823 824
			regval |= (0x1 << 22);
		else
			regval |= (0x1 << 16);
825 826 827 828 829 830 831 832
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
833
		if (AR_SREV_9340(ah))
834 835 836 837 838
			regval = (regval & 0x80071fff) |
				(0x1 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x18 << 19);
M
Miaoqing Pan 已提交
839
		else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
840 841 842 843
			regval = (regval & 0x01c00fff) |
				(0x1 << 31) |
				(0x2 << 29) |
				(0xa << 25) |
M
Miaoqing Pan 已提交
844 845 846 847 848
				(0x1 << 19);

			if (AR_SREV_9531(ah))
				regval |= (0x6 << 12);
		} else
849 850 851 852 853
			regval = (regval & 0x80071fff) |
				(0x3 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x60 << 19);
854
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
855

M
Miaoqing Pan 已提交
856
		if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
857 858 859 860 861 862
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
		else
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);

863
		udelay(1000);
864
	}
865

866 867
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
868
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
869

870 871
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
872 873
		udelay(1000);

874 875
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
876 877
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
878 879
	}

S
Sujith 已提交
880 881 882
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
883 884
}

885
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
886
					  enum nl80211_iftype opmode)
887
{
888
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
889
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
890 891 892 893
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
894

M
Miaoqing Pan 已提交
895 896
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
	    AR_SREV_9561(ah))
897 898
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

899 900 901 902 903 904
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
905

906 907 908 909 910 911
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
912

913 914 915 916
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
917

S
Sujith 已提交
918 919
	ENABLE_REGWRITE_BUFFER(ah);

920
	REG_WRITE(ah, AR_IMR, imr_reg);
921 922
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
923

S
Sujith 已提交
924 925
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
926
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
927 928
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
929

S
Sujith 已提交
930 931
	REGWRITE_BUFFER_FLUSH(ah);

932 933 934 935 936 937
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
938 939
}

940 941 942 943 944 945 946
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

947
void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
948
{
949 950 951
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
952 953
}

954
void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
955
{
956 957 958 959 960
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

961
void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
962 963 964 965
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
966
}
S
Sujith 已提交
967

968
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
969 970
{
	if (tu > 0xFFFF) {
971 972
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
973
		ah->globaltxtimeout = (u32) -1;
974 975 976
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
977
		ah->globaltxtimeout = tu;
978 979 980 981
		return true;
	}
}

982
void ath9k_hw_init_global_settings(struct ath_hw *ah)
983
{
984 985
	struct ath_common *common = ath9k_hw_common(ah);
	const struct ath9k_channel *chan = ah->curchan;
986
	int acktimeout, ctstimeout, ack_offset = 0;
987
	int slottime;
988
	int sifstime;
989 990
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
991

992
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
993
		ah->misc_mode);
994

995 996 997
	if (!chan)
		return;

998
	if (ah->misc_mode != 0)
999
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
1000

1001 1002 1003 1004
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
1005 1006
	tx_lat = 54;

1007 1008 1009 1010 1011
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1012 1013 1014 1015 1016 1017 1018
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1019
		sifstime = 32;
1020
		ack_offset = 16;
1021 1022 1023
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1024
		rx_lat = (rx_lat * 4) - 1;
1025 1026 1027 1028
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1029
		sifstime = 64;
1030
		ack_offset = 32;
1031 1032
		slottime = 21;
	} else {
1033 1034 1035 1036 1037 1038 1039 1040
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1041 1042 1043 1044 1045
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1046

1047
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1048 1049
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
1050
	ctstimeout = acktimeout;
1051 1052 1053

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1054
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1055 1056 1057 1058
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1059
	if (IS_CHAN_2GHZ(chan) &&
1060
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1061
		acktimeout += 64 - sifstime - ah->slottime;
1062 1063 1064
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1065 1066 1067 1068 1069 1070 1071 1072
	if (ah->dynack.enabled) {
		acktimeout = ah->dynack.ackto;
		ctstimeout = acktimeout;
		slottime = (acktimeout - 3) / 2;
	} else {
		ah->dynack.ackto = acktimeout;
	}

1073 1074
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1075
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1076
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1077 1078
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1079 1080 1081 1082 1083 1084 1085 1086

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1087
}
1088
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1089

S
Sujith 已提交
1090
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1091
{
1092 1093
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1094
	if (common->state < ATH_HW_INITIALIZED)
1095
		return;
1096

1097
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1098
}
S
Sujith 已提交
1099
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1100 1101 1102 1103 1104

/*******/
/* INI */
/*******/

1105
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1106 1107 1108
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

F
Felix Fietkau 已提交
1109
	if (IS_CHAN_2GHZ(chan))
1110 1111 1112 1113 1114 1115 1116
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1117 1118 1119 1120
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1121
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1122
{
1123
	struct ath_common *common = ath9k_hw_common(ah);
1124
	int txbuf_size;
S
Sujith 已提交
1125

S
Sujith 已提交
1126 1127
	ENABLE_REGWRITE_BUFFER(ah);

1128 1129 1130
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1131 1132
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1133

1134 1135 1136
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1137
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1138

S
Sujith 已提交
1139 1140
	REGWRITE_BUFFER_FLUSH(ah);

1141 1142 1143 1144 1145
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1146 1147
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1148

S
Sujith 已提交
1149
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1150

1151 1152 1153
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1154
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1155

1156 1157 1158
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1159 1160
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1161 1162 1163 1164 1165 1166 1167 1168
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1169 1170 1171 1172
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1173
	if (AR_SREV_9285(ah)) {
1174 1175 1176 1177
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1178 1179 1180 1181 1182 1183
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1184
	}
1185

1186 1187 1188
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1189 1190
	REGWRITE_BUFFER_FLUSH(ah);

1191 1192
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1193 1194
}

1195
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1196
{
1197 1198
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1199 1200

	switch (opmode) {
1201
	case NL80211_IFTYPE_ADHOC:
1202 1203 1204 1205 1206 1207
		if (!AR_SREV_9340_13(ah)) {
			set |= AR_STA_ID1_ADHOC;
			REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
			break;
		}
		/* fall through */
1208
	case NL80211_IFTYPE_MESH_POINT:
1209 1210 1211
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1212
	case NL80211_IFTYPE_STATION:
1213
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1214
		break;
1215
	default:
1216 1217
		if (!ah->is_monitoring)
			set = 0;
1218
		break;
S
Sujith 已提交
1219
	}
1220
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1221 1222
}

1223 1224
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
/* AR9330 WAR:
 * call external reset function to reset WMAC if:
 * - doing a cold reset
 * - we have pending frames in the TX queues.
 */
static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
{
	int i, npend = 0;

	for (i = 0; i < AR_NUM_QCU; i++) {
		npend = ath9k_hw_numtxpending(ah, i);
		if (npend)
			break;
	}

	if (ah->external_reset &&
	    (npend || type == ATH9K_RESET_COLD)) {
		int reset_err = 0;

		ath_dbg(ath9k_hw_common(ah), RESET,
			"reset MAC via external reset\n");

		reset_err = ah->external_reset();
		if (reset_err) {
			ath_err(ath9k_hw_common(ah),
				"External reset failed, err=%d\n",
				reset_err);
			return false;
		}

		REG_WRITE(ah, AR_RTC_RESET, 1);
	}

	return true;
}

1276
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1277 1278 1279 1280
{
	u32 rst_flags;
	u32 tmpReg;

1281
	if (AR_SREV_9100(ah)) {
1282 1283
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1284 1285 1286
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1287 1288
	ENABLE_REGWRITE_BUFFER(ah);

1289 1290 1291 1292 1293
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1294 1295 1296 1297 1298 1299 1300 1301
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1302 1303 1304 1305 1306 1307 1308
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1309
			u32 val;
S
Sujith 已提交
1310
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1311 1312 1313 1314 1315 1316 1317

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1318 1319 1320 1321 1322 1323 1324
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1325
	if (AR_SREV_9330(ah)) {
1326 1327
		if (!ath9k_hw_ar9330_reset_war(ah, type))
			return false;
1328 1329
	}

1330
	if (ath9k_hw_mci_is_enabled(ah))
1331
		ar9003_mci_check_gpm_offset(ah);
1332

1333
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1334 1335 1336

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith Manoharan 已提交
1337 1338 1339
	if (AR_SREV_9300_20_OR_LATER(ah))
		udelay(50);
	else if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
1340
		mdelay(10);
S
Sujith Manoharan 已提交
1341 1342
	else
		udelay(100);
S
Sujith 已提交
1343

1344
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1345
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1346
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1359
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1360
{
S
Sujith 已提交
1361 1362
	ENABLE_REGWRITE_BUFFER(ah);

1363 1364 1365 1366 1367
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1368 1369 1370
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1371
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1372 1373
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1374
	REG_WRITE(ah, AR_RTC_RESET, 0);
1375

S
Sujith 已提交
1376 1377
	REGWRITE_BUFFER_FLUSH(ah);

1378
	udelay(2);
1379 1380

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1381 1382
		REG_WRITE(ah, AR_RC, 0);

1383
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1384 1385 1386 1387

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1388 1389
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1390
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1391
		return false;
1392 1393
	}

S
Sujith 已提交
1394 1395 1396
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1397
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1398
{
1399
	bool ret = false;
1400

1401 1402 1403 1404 1405
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1406 1407 1408
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1409 1410 1411
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1412 1413
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1414
		ret = ath9k_hw_set_reset_power_on(ah);
1415
		if (ret)
1416
			ah->reset_power_on = true;
1417
		break;
S
Sujith 已提交
1418 1419
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1420 1421
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1422
	default:
1423
		break;
S
Sujith 已提交
1424
	}
1425 1426

	return ret;
1427 1428
}

1429
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1430
				struct ath9k_channel *chan)
1431
{
1432 1433 1434 1435 1436 1437 1438
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1439 1440 1441
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1442 1443

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1444
		return false;
1445

1446
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1447
		return false;
1448

1449
	ah->chip_fullsleep = false;
1450 1451 1452

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1453
	ath9k_hw_init_pll(ah, chan);
1454

S
Sujith 已提交
1455
	return true;
1456 1457
}

1458
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1459
				    struct ath9k_channel *chan)
1460
{
1461
	struct ath_common *common = ath9k_hw_common(ah);
1462 1463
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1464
	u8 ini_reloaded = 0;
1465
	u32 qnum;
1466
	int r;
1467

1468
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1469 1470 1471
		u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
		band_switch = !!(flags_diff & CHANNEL_5GHZ);
		mode_diff = !!(flags_diff & ~CHANNEL_HT);
1472
	}
1473 1474 1475

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1476
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1477
				"Transmit frames pending on queue %d\n", qnum);
1478 1479 1480 1481
			return false;
		}
	}

1482
	if (!ath9k_hw_rfbus_req(ah)) {
1483
		ath_err(common, "Could not kill baseband RX\n");
1484 1485 1486
		return false;
	}

1487
	if (band_switch || mode_diff) {
1488 1489 1490
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1491 1492
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1493 1494 1495 1496 1497 1498 1499

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1500
	ath9k_hw_set_channel_regs(ah, chan);
1501

1502
	r = ath9k_hw_rf_set_freq(ah, chan);
1503
	if (r) {
1504
		ath_err(common, "Failed to set channel\n");
1505
		return false;
1506
	}
1507
	ath9k_hw_set_clockrate(ah);
1508
	ath9k_hw_apply_txpower(ah, chan, false);
1509

F
Felix Fietkau 已提交
1510
	ath9k_hw_set_delta_slope(ah, chan);
1511
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1512

1513 1514
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1515

1516 1517
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1518

1519 1520 1521
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1522
		ah->ah_flags &= ~AH_FASTCC;
1523 1524
	}

S
Sujith 已提交
1525 1526 1527
	return true;
}

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
void ath9k_hw_check_nav(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);
	u32 val;

	val = REG_READ(ah, AR_NAV);
	if (val != 0xdeadbeef && val > 0x7fff) {
		ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
		REG_WRITE(ah, AR_NAV, 0);
	}
}
EXPORT_SYMBOL(ath9k_hw_check_nav);

1555
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1556
{
1557
	int count = 50;
1558
	u32 reg, last_val;
1559

1560 1561 1562
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1563
	if (AR_SREV_9285_12_OR_LATER(ah))
1564 1565
		return true;

1566
	last_val = REG_READ(ah, AR_OBS_BUS_1);
1567 1568
	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
1569 1570
		if (reg != last_val)
			return true;
J
Johannes Berg 已提交
1571

1572
		udelay(1);
1573
		last_val = reg;
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1586

1587
	return false;
J
Johannes Berg 已提交
1588
}
1589
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1590

1591 1592 1593 1594 1595 1596 1597 1598
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
1599 1600 1601 1602
		if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
			ah->sw_mgmt_crypto_tx = true;
		else
			ah->sw_mgmt_crypto_tx = false;
1603
		ah->sw_mgmt_crypto_rx = false;
1604 1605 1606 1607 1608 1609
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1610 1611
		ah->sw_mgmt_crypto_tx = true;
		ah->sw_mgmt_crypto_rx = true;
1612
	} else {
1613 1614
		ah->sw_mgmt_crypto_tx = true;
		ah->sw_mgmt_crypto_rx = true;
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1625
	REG_RMW(ah, AR_STA_ID1, macStaId1
1626
		  | AR_STA_ID1_RTS_USE_DEF
1627 1628
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
M
Miaoqing Pan 已提交
1685 1686
			 AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
			 AR_SREV_9561(ah))
1687 1688 1689 1690 1691 1692 1693
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1694 1695 1696 1697 1698 1699 1700
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1701
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1716 1717 1718 1719
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1720
	/*
F
Felix Fietkau 已提交
1721
	 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
1722
	 */
F
Felix Fietkau 已提交
1723
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1724
	    ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
F
Felix Fietkau 已提交
1725
		goto fail;
1726 1727 1728 1729 1730 1731 1732 1733

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1734
	if (AR_SREV_9462(ah) && (ah->caldata &&
1735 1736 1737
				 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
1738 1739 1740 1741 1742 1743 1744 1745 1746
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1747
	if (ath9k_hw_mci_is_enabled(ah))
1748
		ar9003_mci_2g5g_switch(ah, false);
1749

1750 1751 1752
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1753 1754 1755 1756 1757 1758 1759 1760
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
{
	struct timespec ts;
	s64 usec;

	if (!cur) {
		getrawmonotonic(&ts);
		cur = &ts;
	}

	usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
	usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;

	return (u32) usec;
}
EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);

1778
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1779
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1780
{
1781
	struct ath_common *common = ath9k_hw_common(ah);
1782 1783 1784
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1785
	u64 tsf = 0;
1786
	s64 usec = 0;
1787
	int r;
1788
	bool start_mci_reset = false;
1789 1790
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1791
	if (ath9k_hw_mci_is_enabled(ah)) {
1792 1793 1794
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1795 1796
	}

1797
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1798
		return -EIO;
1799

1800 1801
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1802

1803
	ah->caldata = caldata;
1804
	if (caldata && (chan->channel != caldata->channel ||
F
Felix Fietkau 已提交
1805
			chan->channelFlags != caldata->channelFlags)) {
1806 1807 1808
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1809
	} else if (caldata) {
1810
		clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
1811
	}
1812
	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
1813

1814 1815 1816 1817
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1818 1819
	}

S
Sujith Manoharan 已提交
1820
	if (ath9k_hw_mci_is_enabled(ah))
1821
		ar9003_mci_stop_bt(ah, save_fullsleep);
1822

1823 1824 1825 1826 1827 1828
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

1829 1830
	/* Save TSF before chip reset, a cold reset clears it */
	tsf = ath9k_hw_gettsf64(ah);
1831
	usec = ktime_to_us(ktime_get_raw());
S
Sujith 已提交
1832

1833 1834 1835 1836 1837 1838
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1839 1840
	ah->paprd_table_write_done = false;

1841
	/* Only required on the first reset */
1842 1843 1844 1845 1846 1847 1848
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1849
	if (!ath9k_hw_chip_reset(ah, chan)) {
1850
		ath_err(common, "Chip reset failed\n");
1851
		return -EINVAL;
1852 1853
	}

1854
	/* Only required on the first reset */
1855 1856 1857 1858 1859 1860 1861 1862
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1863
	/* Restore TSF */
1864
	usec = ktime_to_us(ktime_get_raw()) - usec;
1865
	ath9k_hw_settsf64(ah, tsf + usec);
S
Sujith 已提交
1866

1867
	if (AR_SREV_9280_20_OR_LATER(ah))
1868
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1869

S
Sujith 已提交
1870 1871 1872
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1873
	r = ath9k_hw_process_ini(ah, chan);
1874 1875
	if (r)
		return r;
1876

1877 1878
	ath9k_hw_set_rfmode(ah, chan);

S
Sujith Manoharan 已提交
1879
	if (ath9k_hw_mci_is_enabled(ah))
1880 1881
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1893
	ath9k_hw_init_mfp(ah);
1894

F
Felix Fietkau 已提交
1895
	ath9k_hw_set_delta_slope(ah, chan);
1896
	ath9k_hw_spur_mitigate_freq(ah, chan);
1897
	ah->eep_ops->set_board_values(ah, chan);
1898

1899
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1900

1901
	r = ath9k_hw_rf_set_freq(ah, chan);
1902 1903
	if (r)
		return r;
1904

1905 1906
	ath9k_hw_set_clockrate(ah);

1907
	ath9k_hw_init_queues(ah);
1908
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1909
	ath9k_hw_ani_cache_ini_regs(ah);
1910 1911
	ath9k_hw_init_qos(ah);

1912
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1913
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1914

1915
	ath9k_hw_init_global_settings(ah);
1916

1917 1918 1919 1920 1921 1922 1923
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1924 1925
	}

1926
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1927 1928 1929

	ath9k_hw_set_dma(ah);

1930 1931
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
1932

S
Sujith 已提交
1933
	if (ah->config.rx_intr_mitigation) {
1934 1935
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
1936 1937
	}

1938 1939 1940 1941 1942
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1943 1944
	ath9k_hw_init_bb(ah, chan);

1945
	if (caldata) {
1946 1947
		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
1948
	}
1949
	if (!ath9k_hw_init_cal(ah, chan))
1950
		return -EIO;
1951

S
Sujith Manoharan 已提交
1952
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
1953
		return -EIO;
1954

S
Sujith 已提交
1955
	ENABLE_REGWRITE_BUFFER(ah);
1956

1957
	ath9k_hw_restore_chainmask(ah);
1958 1959
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1960 1961
	REGWRITE_BUFFER_FLUSH(ah);

1962 1963
	ath9k_hw_gen_timer_start_tsf2(ah);

1964
	ath9k_hw_init_desc(ah);
1965

1966
	if (ath9k_hw_btcoex_is_enabled(ah))
1967 1968
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
1969
	if (ath9k_hw_mci_is_enabled(ah))
1970
		ar9003_mci_check_bt(ah);
1971

1972 1973 1974 1975
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, chan);
		ath9k_hw_start_nfcal(ah, true);
	}
1976

1977
	if (AR_SREV_9300_20_OR_LATER(ah))
1978
		ar9003_hw_bb_watchdog_config(ah);
1979 1980

	if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
1981 1982
		ar9003_hw_disable_phy_restart(ah);

1983 1984
	ath9k_hw_apply_gpio_override(ah);

1985
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
1986 1987
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

1988 1989
	if (ah->hw->conf.radar_enabled) {
		/* set HW specific DFS configuration */
1990
		ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
1991 1992 1993
		ath9k_hw_set_radar_params(ah);
	}

1994
	return 0;
1995
}
1996
EXPORT_SYMBOL(ath9k_hw_reset);
1997

S
Sujith 已提交
1998 1999 2000 2001
/******************************/
/* Power Management (Chipset) */
/******************************/

2002 2003 2004 2005
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
2006
static void ath9k_set_power_sleep(struct ath_hw *ah)
2007
{
S
Sujith 已提交
2008
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2009

2010
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2011 2012 2013
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
2014 2015 2016 2017
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
2018

2019 2020 2021 2022 2023 2024
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

2025
	if (ath9k_hw_mci_is_enabled(ah))
2026
		udelay(100);
2027

2028 2029
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2030

2031 2032 2033 2034
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
2035
	}
2036 2037

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
2038 2039
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2040 2041
}

2042 2043 2044 2045 2046
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
2047
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
2048
{
2049
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2050

S
Sujith 已提交
2051
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2052

2053 2054 2055 2056 2057
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2058

2059 2060 2061 2062 2063 2064 2065 2066 2067
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2068 2069 2070
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2071 2072 2073 2074
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2075
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2076

2077
		if (ath9k_hw_mci_is_enabled(ah))
2078
			udelay(30);
2079
	}
2080 2081 2082 2083

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2084 2085
}

2086
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2087
{
S
Sujith 已提交
2088 2089
	u32 val;
	int i;
2090

2091 2092 2093 2094 2095 2096
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2097 2098 2099 2100
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2101
		}
2102 2103 2104 2105 2106 2107 2108 2109 2110
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
2111
	if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
2112
		mdelay(10);
2113 2114
	else
		udelay(50);
2115

2116 2117 2118 2119 2120
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2121 2122
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2123 2124 2125 2126 2127 2128
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2129 2130
	}

2131 2132 2133
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2134
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2135

S
Sujith 已提交
2136
	return true;
2137 2138
}

2139
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2140
{
2141
	struct ath_common *common = ath9k_hw_common(ah);
2142
	int status = true;
S
Sujith 已提交
2143 2144 2145 2146 2147 2148 2149
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2150 2151 2152
	if (ah->power_mode == mode)
		return status;

2153
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2154
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2155 2156 2157

	switch (mode) {
	case ATH9K_PM_AWAKE:
2158
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2159 2160
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2161
		if (ath9k_hw_mci_is_enabled(ah))
2162
			ar9003_mci_set_full_sleep(ah);
2163

2164
		ath9k_set_power_sleep(ah);
2165
		ah->chip_fullsleep = true;
S
Sujith 已提交
2166 2167
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2168
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2169
		break;
2170
	default:
2171
		ath_err(common, "Unknown power mode %u\n", mode);
2172 2173
		return false;
	}
2174
	ah->power_mode = mode;
S
Sujith 已提交
2175

2176 2177 2178 2179 2180
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2181 2182 2183

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2184

S
Sujith 已提交
2185
	return status;
2186
}
2187
EXPORT_SYMBOL(ath9k_hw_setpower);
2188

S
Sujith 已提交
2189 2190 2191 2192
/*******************/
/* Beacon Handling */
/*******************/

2193
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2194 2195 2196
{
	int flags = 0;

S
Sujith 已提交
2197 2198
	ENABLE_REGWRITE_BUFFER(ah);

2199
	switch (ah->opmode) {
2200
	case NL80211_IFTYPE_ADHOC:
2201 2202
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2203
	case NL80211_IFTYPE_MESH_POINT:
2204
	case NL80211_IFTYPE_AP:
2205 2206 2207 2208 2209
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2210 2211 2212
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2213
	default:
2214 2215
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2216 2217
		return;
		break;
2218 2219
	}

2220 2221 2222
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2223

S
Sujith 已提交
2224 2225
	REGWRITE_BUFFER_FLUSH(ah);

2226 2227
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2228
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2229

2230
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2231
				    const struct ath9k_beacon_state *bs)
2232 2233
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2234
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2235
	struct ath_common *common = ath9k_hw_common(ah);
2236

S
Sujith 已提交
2237 2238
	ENABLE_REGWRITE_BUFFER(ah);

2239 2240 2241
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
	REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
2242

S
Sujith 已提交
2243 2244
	REGWRITE_BUFFER_FLUSH(ah);

2245 2246 2247
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2248
	beaconintval = bs->bs_intval;
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2262 2263 2264 2265
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2266

S
Sujith 已提交
2267 2268
	ENABLE_REGWRITE_BUFFER(ah);

2269 2270
	REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
	REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
2271

S
Sujith 已提交
2272 2273 2274
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2275

S
Sujith 已提交
2276 2277 2278 2279
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2280

S
Sujith 已提交
2281 2282
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2283

2284 2285
	REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
	REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
2286

S
Sujith 已提交
2287 2288
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2289 2290 2291
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2292

2293 2294
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2295
}
2296
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2297

S
Sujith 已提交
2298 2299 2300 2301
/*******************/
/* HW Capabilities */
/*******************/

2302 2303 2304 2305 2306 2307 2308 2309 2310
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2328 2329
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2330 2331
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2332
		return true;
Z
Zefir Kurtisi 已提交
2333 2334 2335 2336 2337
	default:
		return false;
	}
}

2338
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2339
{
2340
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2341
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2342
	struct ath_common *common = ath9k_hw_common(ah);
2343

2344
	u16 eeval;
2345
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2346

S
Sujith 已提交
2347
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2348
	regulatory->current_rd = eeval;
2349

2350
	if (ah->opmode != NL80211_IFTYPE_AP &&
2351
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2352 2353 2354 2355 2356
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2357 2358
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2359
	}
2360

S
Sujith 已提交
2361
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2362 2363 2364 2365 2366 2367

	if (eeval & AR5416_OPFLAGS_11A) {
		if (ah->disable_5ghz)
			ath_warn(common, "disabling 5GHz band\n");
		else
			pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2368 2369
	}

2370 2371 2372 2373 2374 2375
	if (eeval & AR5416_OPFLAGS_11G) {
		if (ah->disable_2ghz)
			ath_warn(common, "disabling 2GHz band\n");
		else
			pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
	}
2376

2377 2378 2379 2380
	if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
		ath_err(common, "both bands are disabled\n");
		return -EINVAL;
	}
S
Sujith 已提交
2381

2382 2383 2384 2385
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2386
		pCap->chip_chainmask = 1;
2387
	else if (!AR_SREV_9280_20_OR_LATER(ah))
2388 2389 2390 2391 2392 2393
		pCap->chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) ||
		 AR_SREV_9340(ah) ||
		 AR_SREV_9462(ah) ||
		 AR_SREV_9531(ah))
		pCap->chip_chainmask = 3;
2394
	else
2395
		pCap->chip_chainmask = 7;
2396

S
Sujith 已提交
2397
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2398 2399 2400 2401
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2402
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2403 2404 2405
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2406
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2407 2408
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2409
	else
2410
		/* Use rx_chainmask from EEPROM. */
2411
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2412

2413 2414
	pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
2415 2416
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2417

2418
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2419

2420 2421 2422 2423
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2424 2425
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2426
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2427 2428 2429
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2430

2431 2432
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2433 2434
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2435 2436 2437 2438
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2439
	else if (AR_SREV_9285_12_OR_LATER(ah))
2440
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2441
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2442 2443 2444
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2445

2446
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2447
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2448
	else
S
Sujith 已提交
2449
		pCap->rts_aggr_limit = (8 * 1024);
2450

J
Johannes Berg 已提交
2451
#ifdef CONFIG_ATH9K_RFKILL
2452 2453 2454 2455 2456 2457
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2458 2459

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2460
	}
S
Sujith 已提交
2461
#endif
2462
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2463 2464 2465
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2466

2467
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2468 2469 2470
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2471

2472
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2473
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
M
Miaoqing Pan 已提交
2474 2475
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
		    !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
2476 2477
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2478 2479 2480
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2481
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2482
		pCap->txs_len = sizeof(struct ar9003_txs);
2483 2484
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2485
		if (AR_SREV_9280_20(ah))
2486
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2487
	}
2488

2489 2490 2491
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

M
Miaoqing Pan 已提交
2492 2493 2494
	if (AR_SREV_9561(ah))
		ah->ent_mode = 0x3BDA000;
	else if (AR_SREV_9300_20_OR_LATER(ah))
2495 2496
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2497
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2498 2499
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2500
	if (AR_SREV_9285(ah)) {
2501 2502 2503
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2504
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2505
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2506 2507
				ath_info(common, "Enable LNA combining\n");
			}
2508
		}
2509 2510
	}

2511 2512 2513 2514 2515
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2516
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2517
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2518
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2519
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2520 2521
			ath_info(common, "Enable LNA combining\n");
		}
2522
	}
2523

Z
Zefir Kurtisi 已提交
2524 2525 2526
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2539
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2540 2541 2542
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2543
		if (AR_SREV_9462_20_OR_LATER(ah))
2544 2545 2546
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

S
Sujith Manoharan 已提交
2547 2548 2549 2550
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

2551 2552 2553 2554 2555 2556 2557
#ifdef CONFIG_ATH9K_WOW
	if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah))
		ah->wow.max_patterns = MAX_NUM_PATTERN;
	else
		ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY;
#endif

2558
	return 0;
2559 2560
}

S
Sujith 已提交
2561 2562 2563
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2564

2565
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2566 2567 2568 2569
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2570

S
Sujith 已提交
2571 2572 2573 2574 2575 2576
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2577

S
Sujith 已提交
2578
	gpio_shift = (gpio % 6) * 5;
2579

S
Sujith 已提交
2580 2581 2582 2583
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2584
	} else {
S
Sujith 已提交
2585 2586 2587 2588 2589
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2590 2591 2592
	}
}

2593
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2594
{
S
Sujith 已提交
2595
	u32 gpio_shift;
2596

2597
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2598

S
Sujith 已提交
2599 2600 2601 2602 2603 2604 2605
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2606

S
Sujith 已提交
2607
	gpio_shift = gpio << 1;
S
Sujith 已提交
2608 2609 2610 2611
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2612
}
2613
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2614

2615
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2616
{
2617 2618 2619
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2620
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2621
		return 0xffffffff;
2622

S
Sujith 已提交
2623 2624 2625 2626 2627
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2628 2629
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2630
	else if (AR_SREV_9271(ah))
2631
		return MS_REG_READ(AR9271, gpio) != 0;
2632
	else if (AR_SREV_9287_11_OR_LATER(ah))
2633
		return MS_REG_READ(AR9287, gpio) != 0;
2634
	else if (AR_SREV_9285_12_OR_LATER(ah))
2635
		return MS_REG_READ(AR9285, gpio) != 0;
2636
	else if (AR_SREV_9280_20_OR_LATER(ah))
2637 2638 2639
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2640
}
2641
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2642

2643
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2644
			 u32 ah_signal_type)
2645
{
S
Sujith 已提交
2646
	u32 gpio_shift;
2647

S
Sujith 已提交
2648 2649 2650 2651 2652 2653 2654
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2655

S
Sujith 已提交
2656
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2657 2658 2659 2660 2661
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2662
}
2663
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2664

2665
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2666
{
S
Sujith 已提交
2667 2668 2669 2670 2671 2672 2673
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2674 2675 2676
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2677 2678
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2679
}
2680
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2681

2682
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2683
{
S
Sujith 已提交
2684
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2685
}
2686
EXPORT_SYMBOL(ath9k_hw_setantenna);
2687

S
Sujith 已提交
2688 2689 2690 2691
/*********************/
/* General Operation */
/*********************/

2692
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2693
{
S
Sujith 已提交
2694 2695
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2696

S
Sujith 已提交
2697 2698 2699 2700
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2701

S
Sujith 已提交
2702
	return bits;
2703
}
2704
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2705

2706
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2707
{
S
Sujith 已提交
2708
	u32 phybits;
2709

S
Sujith 已提交
2710 2711
	ENABLE_REGWRITE_BUFFER(ah);

2712
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2713 2714
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2715 2716
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2717 2718 2719 2720 2721 2722
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2723

S
Sujith 已提交
2724
	if (phybits)
2725
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2726
	else
2727
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2728 2729

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2730
}
2731
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2732

2733
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2734
{
2735 2736 2737
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2738 2739 2740 2741
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2742
	ah->htc_reset_init = true;
2743
	return true;
S
Sujith 已提交
2744
}
2745
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2746

2747
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2748
{
2749
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2750
		return false;
2751

2752 2753 2754 2755 2756
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2757
}
2758
EXPORT_SYMBOL(ath9k_hw_disable);
2759

2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2772 2773
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2794
				 ant_reduction, new_pwr, test);
2795 2796
}

2797
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2798
{
2799
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2800
	struct ath9k_channel *chan = ah->curchan;
2801
	struct ieee80211_channel *channel = chan->chan;
2802

D
Dan Carpenter 已提交
2803
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2804
	if (test)
2805
		channel->max_power = MAX_RATE_POWER / 2;
2806

2807
	ath9k_hw_apply_txpower(ah, chan, test);
2808

2809 2810
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2811
}
2812
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2813

2814
void ath9k_hw_setopmode(struct ath_hw *ah)
2815
{
2816
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2817
}
2818
EXPORT_SYMBOL(ath9k_hw_setopmode);
2819

2820
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2821
{
S
Sujith 已提交
2822 2823
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2824
}
2825
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2826

2827
void ath9k_hw_write_associd(struct ath_hw *ah)
2828
{
2829 2830 2831 2832 2833
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2834
}
2835
EXPORT_SYMBOL(ath9k_hw_write_associd);
2836

2837 2838
#define ATH9K_MAX_TSF_READ 10

2839
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2840
{
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2852

2853
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2854

2855
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2856
}
2857
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2858

2859
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2860 2861
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2862
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2863
}
2864
EXPORT_SYMBOL(ath9k_hw_settsf64);
2865

2866
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2867
{
2868 2869
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2870
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2871
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2872

S
Sujith 已提交
2873 2874
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2875
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2876

2877
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2878
{
2879
	if (set)
2880
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2881
	else
2882
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2883
}
2884
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2885

2886
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
2887 2888 2889
{
	u32 macmode;

2890
	if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2891 2892 2893
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2894

S
Sujith 已提交
2895
	REG_WRITE(ah, AR_2040_MODE, macmode);
2896
}
2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

2929
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2930 2931 2932
{
	return REG_READ(ah, AR_TSF_L32);
}
2933
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2934

2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if (timer_table->tsf2_enabled) {
		REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
		REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
	}
}

2945 2946 2947 2948 2949 2950 2951 2952 2953
struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

2954
	if ((timer_index < AR_FIRST_NDP_TIMER) ||
2955 2956 2957 2958 2959
	    (timer_index >= ATH_MAX_GEN_TIMER))
		return NULL;

	if ((timer_index > AR_FIRST_NDP_TIMER) &&
	    !AR_SREV_9300_20_OR_LATER(ah))
2960 2961
		return NULL;

2962
	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2963
	if (timer == NULL)
2964 2965 2966 2967 2968 2969 2970 2971 2972
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

2973 2974 2975 2976 2977
	if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
		timer_table->tsf2_enabled = true;
		ath9k_hw_gen_timer_start_tsf2(ah);
	}

2978 2979
	return timer;
}
2980
EXPORT_SYMBOL(ath_gen_timer_alloc);
2981

2982 2983
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2984
			      u32 timer_next,
2985
			      u32 timer_period)
2986 2987
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2988
	u32 mask = 0;
2989

2990
	timer_table->timer_mask |= BIT(timer->index);
2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

3002
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3003
		/*
3004
		 * Starting from AR9462, each generic timer can select which tsf
3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
	if (timer->trigger)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_TRIG);
	if (timer->overflow)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_THRESH);

	REG_SET_BIT(ah, AR_IMR_S5, mask);

	if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
		ah->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3029
}
3030
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3031

3032
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3033 3034 3035 3036 3037 3038 3039
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

3040 3041 3042 3043 3044 3045 3046 3047 3048 3049
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

3050 3051 3052 3053 3054
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

3055 3056 3057 3058 3059 3060
	timer_table->timer_mask &= ~BIT(timer->index);

	if (timer_table->timer_mask == 0) {
		ah->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
3061
}
3062
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3063 3064 3065 3066 3067 3068 3069 3070 3071

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3072
EXPORT_SYMBOL(ath_gen_timer_free);
3073 3074 3075 3076 3077 3078 3079 3080

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3081 3082
	unsigned long trigger_mask, thresh_mask;
	unsigned int index;
3083 3084 3085 3086

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
3087 3088
	trigger_mask &= timer_table->timer_mask;
	thresh_mask &= timer_table->timer_mask;
3089

3090
	for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
3091
		timer = timer_table->timers[index];
3092 3093 3094 3095
		if (!timer)
		    continue;
		if (!timer->overflow)
		    continue;
3096 3097

		trigger_mask &= ~BIT(index);
3098 3099 3100
		timer->overflow(timer->arg);
	}

3101
	for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
3102
		timer = timer_table->timers[index];
3103 3104 3105 3106
		if (!timer)
		    continue;
		if (!timer->trigger)
		    continue;
3107 3108 3109
		timer->trigger(timer->arg);
	}
}
3110
EXPORT_SYMBOL(ath_gen_timer_isr);
3111

3112 3113 3114 3115
/********/
/* HTC  */
/********/

3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3128 3129
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3130
	{ AR_SREV_VERSION_9300,         "9300" },
3131
	{ AR_SREV_VERSION_9330,         "9330" },
3132
	{ AR_SREV_VERSION_9340,		"9340" },
3133
	{ AR_SREV_VERSION_9485,         "9485" },
3134
	{ AR_SREV_VERSION_9462,         "9462" },
3135
	{ AR_SREV_VERSION_9550,         "9550" },
3136
	{ AR_SREV_VERSION_9565,         "9565" },
3137
	{ AR_SREV_VERSION_9531,         "9531" },
3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3155
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3172
static const char *ath9k_hw_rf_name(u16 rf_version)
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3184 3185 3186 3187 3188 3189

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3190
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3191 3192 3193 3194
		used = scnprintf(hw_name, len,
				 "Atheros AR%s Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev);
3195 3196
	}
	else {
3197 3198 3199 3200 3201 3202 3203
		used = scnprintf(hw_name, len,
				 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev,
				 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
						  & AR_RADIO_SREV_MAJOR)),
				 ah->hw_version.phyRev);
3204 3205 3206 3207 3208
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);