hw.c 74.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

64 65 66 67 68 69
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

70 71 72 73 74 75 76 77
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

S
Sujith 已提交
78 79 80
/********************/
/* Helper Functions */
/********************/
81

82
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
83
{
84
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
85

86
	if (!ah->curchan) /* should really check for CCK instead */
87 88 89
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
90 91 92 93 94

	if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		return usecs * ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
	else
		return usecs * ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
95 96
}

97
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
98
{
99
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
100

101
	if (conf_is_ht40(conf))
S
Sujith 已提交
102 103 104 105
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
106

S
Sujith 已提交
107
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
108 109 110
{
	int i;

S
Sujith 已提交
111 112 113
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
114 115 116 117 118
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
119

120 121 122
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
123

S
Sujith 已提交
124
	return false;
125
}
126
EXPORT_SYMBOL(ath9k_hw_wait);
127 128 129 130 131 132 133 134 135 136 137 138 139

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

140
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
141 142
			     u16 flags, u16 *low,
			     u16 *high)
143
{
144
	struct ath9k_hw_capabilities *pCap = &ah->caps;
145

S
Sujith 已提交
146 147 148 149
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
150
	}
S
Sujith 已提交
151 152 153 154 155 156
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
157 158
}

159
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
160
			   u8 phy, int kbps,
S
Sujith 已提交
161 162
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
163
{
S
Sujith 已提交
164
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
165

S
Sujith 已提交
166 167
	if (kbps == 0)
		return 0;
168

169
	switch (phy) {
S
Sujith 已提交
170
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
171
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
172
		if (shortPreamble)
S
Sujith 已提交
173 174 175 176
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
177
	case WLAN_RC_PHY_OFDM:
178
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
179 180 181 182 183 184
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
185 186
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
202
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
203
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
204 205 206
		txTime = 0;
		break;
	}
207

S
Sujith 已提交
208 209
	return txTime;
}
210
EXPORT_SYMBOL(ath9k_hw_computetxtime);
211

212
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
213 214
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
215
{
S
Sujith 已提交
216
	int8_t extoff;
217

S
Sujith 已提交
218 219 220 221
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
222 223
	}

S
Sujith 已提交
224 225 226 227 228 229 230 231 232 233
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
234

S
Sujith 已提交
235 236
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
237
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
238
	centers->ext_center =
239
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
240 241
}

S
Sujith 已提交
242 243 244 245
/******************/
/* Chip Revisions */
/******************/

246
static void ath9k_hw_read_revisions(struct ath_hw *ah)
247
{
S
Sujith 已提交
248
	u32 val;
249

S
Sujith 已提交
250
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
251

S
Sujith 已提交
252 253
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
254 255 256
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
257
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
258 259
	} else {
		if (!AR_SREV_9100(ah))
260
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
261

262
		ah->hw_version.macRev = val & AR_SREV_REVISION;
263

264
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
265
			ah->is_pciexpress = true;
S
Sujith 已提交
266
	}
267 268
}

S
Sujith 已提交
269 270 271 272
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

273
static void ath9k_hw_disablepcie(struct ath_hw *ah)
274
{
275
	if (AR_SREV_9100(ah))
S
Sujith 已提交
276
		return;
277

S
Sujith 已提交
278 279
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
280 281 282 283 284 285 286 287 288
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
289

S
Sujith 已提交
290
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
291 292 293

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
294 295
}

296
/* This should work for all families including legacy */
297
static bool ath9k_hw_chip_test(struct ath_hw *ah)
298
{
299
	struct ath_common *common = ath9k_hw_common(ah);
300
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
301 302 303 304 305
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
306
	int i, j, loop_max;
307

308 309 310 311 312 313 314
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
315 316
		u32 addr = regAddr[i];
		u32 wrData, rdData;
317

S
Sujith 已提交
318 319 320 321 322 323
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
324 325 326 327 328
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
329 330 331 332 333 334 335 336
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
337 338 339 340 341
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
342 343
				return false;
			}
344
		}
S
Sujith 已提交
345
		REG_WRITE(ah, regAddr[i], regHold[i]);
346
	}
S
Sujith 已提交
347
	udelay(100);
348

349 350 351
	return true;
}

352
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
353 354
{
	int i;
355

356 357 358 359 360 361 362 363 364 365 366 367 368
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
369 370 371 372 373 374 375

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
376

S
Sujith 已提交
377
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
378 379
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
380 381
	}

382 383 384 385 386
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
387
	ah->config.rx_intr_mitigation = true;
388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
406
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
407 408
}

409
static void ath9k_hw_init_defaults(struct ath_hw *ah)
410
{
411 412 413 414 415 416
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

417 418
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
419 420 421 422 423

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

424 425 426 427 428 429
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
430
	ah->power_mode = ATH9K_PM_UNDEFINED;
431 432
}

433
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
434
{
435
	struct ath_common *common = ath9k_hw_common(ah);
436 437 438
	u32 sum;
	int i;
	u16 eeval;
439
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
440 441 442

	sum = 0;
	for (i = 0; i < 3; i++) {
443
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
444
		sum += eeval;
445 446
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
447
	}
S
Sujith 已提交
448
	if (sum == 0 || sum == 0xffff * 3)
449 450 451 452 453
		return -EADDRNOTAVAIL;

	return 0;
}

454
static int ath9k_hw_post_init(struct ath_hw *ah)
455
{
S
Sujith 已提交
456
	int ecode;
457

S
Sujith 已提交
458 459 460 461
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
462

463 464 465 466 467
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
468

469
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
470 471
	if (ecode != 0)
		return ecode;
472

473 474 475 476
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
477

478 479 480 481 482 483
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
484
	}
485

S
Sujith 已提交
486 487
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
488
		ath9k_hw_ani_init(ah);
489 490 491 492 493
	}

	return 0;
}

494
static void ath9k_hw_attach_ops(struct ath_hw *ah)
495
{
496 497 498 499
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
500 501
}

502 503
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
504
{
505
	struct ath_common *common = ath9k_hw_common(ah);
506
	int r = 0;
507

508 509
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
510 511

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
512 513
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
514
		return -EIO;
515 516
	}

517 518 519
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

520
	ath9k_hw_attach_ops(ah);
521

522
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
523
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
524
		return -EIO;
525 526 527 528 529 530 531 532 533 534 535 536 537
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

538
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
539 540
		ah->config.serialize_regmode);

541 542 543 544 545
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

546
	if (!ath9k_hw_macversion_supported(ah)) {
547 548 549 550
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
551
		return -EOPNOTSUPP;
552 553
	}

554
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
555 556
		ah->is_pciexpress = false;

557 558 559 560
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
561
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
562 563 564 565
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
	/*
	 * Configire PCIE after Ini init. SERDES values now come from ini file
	 * This enables PCIe low power mode.
	 */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		u32 regval;
		unsigned int i;

		/* Set Bits 16 and 17 in the AR_WA register. */
		regval = REG_READ(ah, AR_WA);
		regval |= 0x00030000;
		REG_WRITE(ah, AR_WA, regval);

		for (i = 0; i < ah->iniPcieSerdesLowPower.ia_rows; i++) {
			REG_WRITE(ah,
				  INI_RA(&ah->iniPcieSerdesLowPower, i, 0),
				  INI_RA(&ah->iniPcieSerdesLowPower, i, 1));
		}
	}

586
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
587
		ath9k_hw_configpcipowersave(ah, 0, 0);
588 589 590
	else
		ath9k_hw_disablepcie(ah);

591 592
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
593

594
	r = ath9k_hw_post_init(ah);
595
	if (r)
596
		return r;
597 598

	ath9k_hw_init_mode_gain_regs(ah);
599 600 601 602
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

603 604
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
605 606
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
607
		return r;
608 609
	}

610
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
611
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
612
	else
613
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
614

615 616 617
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
618
	ath9k_init_nfcal_hist_buffer(ah);
619
	ah->bb_watchdog_timeout_ms = 25;
620

621 622
	common->state = ATH_HW_INITIALIZED;

623
	return 0;
624 625
}

626
int ath9k_hw_init(struct ath_hw *ah)
627
{
628 629
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
630

631 632 633 634 635 636 637 638 639
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
640 641
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
642
	case AR2427_DEVID_PCIE:
643
	case AR9300_DEVID_PCIE:
644 645 646 647 648 649 650 651 652
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}
653

654 655 656 657 658 659 660
	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}
661

662
	return 0;
663
}
664
EXPORT_SYMBOL(ath9k_hw_init);
665

666
static void ath9k_hw_init_qos(struct ath_hw *ah)
667
{
S
Sujith 已提交
668 669
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
670 671
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
672

S
Sujith 已提交
673 674 675 676 677 678 679 680 681 682
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
683 684 685

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
686 687
}

688
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
689
			      struct ath9k_channel *chan)
690
{
691
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
692

693
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
694

695 696
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
697 698
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
699 700
	}

S
Sujith 已提交
701 702 703
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
704 705
}

706
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
707
					  enum nl80211_iftype opmode)
708
{
709
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
710 711 712 713
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
714

715 716 717 718 719 720
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
721

722 723 724 725 726 727
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
728

729 730 731 732
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
733

734
	if (opmode == NL80211_IFTYPE_AP)
735
		imr_reg |= AR_IMR_MIB;
736

S
Sujith 已提交
737 738
	ENABLE_REGWRITE_BUFFER(ah);

739
	REG_WRITE(ah, AR_IMR, imr_reg);
740 741
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
742

S
Sujith 已提交
743 744 745 746 747
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
748

S
Sujith 已提交
749 750 751
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

752 753 754 755 756 757
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
758 759
}

760
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
761
{
762 763 764
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
765 766
}

767
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
768
{
769 770 771 772 773 774 775 776 777 778
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
779
}
S
Sujith 已提交
780

781
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
782 783
{
	if (tu > 0xFFFF) {
784 785
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
786
		ah->globaltxtimeout = (u32) -1;
787 788 789
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
790
		ah->globaltxtimeout = tu;
791 792 793 794
		return true;
	}
}

795
void ath9k_hw_init_global_settings(struct ath_hw *ah)
796
{
797 798
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
799
	int slottime;
800 801
	int sifstime;

802 803
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
804

805
	if (ah->misc_mode != 0)
S
Sujith 已提交
806
		REG_WRITE(ah, AR_PCU_MISC,
807
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
808 809 810 811 812 813

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

814 815 816
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
817 818 819 820 821 822 823 824 825 826 827

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

828
	ath9k_hw_setslottime(ah, slottime);
829 830
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
831 832
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
833
}
834
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
835

S
Sujith 已提交
836
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
837
{
838 839
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
840
	if (common->state < ATH_HW_INITIALIZED)
841 842
		goto free_hw;

843
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
844 845

free_hw:
846
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
847
}
S
Sujith 已提交
848
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
849 850 851 852 853

/*******/
/* INI */
/*******/

854
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
855 856 857 858 859 860 861 862 863 864 865 866 867
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
868 869 870 871
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

872
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
873
{
874
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
875 876
	u32 regval;

S
Sujith 已提交
877 878
	ENABLE_REGWRITE_BUFFER(ah);

879 880 881
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
882 883 884 885
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
886

887 888 889
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
890 891 892
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
893 894 895
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

896 897 898 899 900
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
901 902
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
903

S
Sujith 已提交
904
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
905

906 907 908
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
909 910 911
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

912 913 914
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
915 916
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

917 918 919 920 921 922 923 924
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

925 926 927 928
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
929
	if (AR_SREV_9285(ah)) {
930 931 932 933
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
934 935
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
936
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
937 938 939
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
940

S
Sujith 已提交
941 942 943
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

944 945
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
946 947
}

948
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
949 950 951 952 953 954
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
955
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
956 957 958
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
959
		break;
960
	case NL80211_IFTYPE_ADHOC:
961
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
962 963 964
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
965
		break;
966 967
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
968
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
969
		break;
S
Sujith 已提交
970 971 972
	}
}

973 974
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

990
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
991 992 993 994
{
	u32 rst_flags;
	u32 tmpReg;

995 996 997 998 999 1000 1001 1002
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1003 1004
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1016
			u32 val;
S
Sujith 已提交
1017
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1018 1019 1020 1021 1022 1023 1024

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1025 1026 1027 1028 1029 1030 1031
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1032
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1033 1034 1035 1036

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1037 1038
	udelay(50);

1039
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1040
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1041 1042
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1055
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1056
{
S
Sujith 已提交
1057 1058
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1059 1060 1061
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1062
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1063 1064
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1065
	REG_WRITE(ah, AR_RTC_RESET, 0);
1066

S
Sujith 已提交
1067 1068 1069
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1070 1071 1072 1073
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1074 1075
		REG_WRITE(ah, AR_RC, 0);

1076
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1077 1078 1079 1080

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1081 1082
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1083 1084
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1085
		return false;
1086 1087
	}

S
Sujith 已提交
1088 1089 1090 1091 1092
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1093
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1107 1108
}

1109
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1110
				struct ath9k_channel *chan)
1111
{
1112
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1113 1114 1115
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1116
		return false;
1117

1118
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1119
		return false;
1120

1121
	ah->chip_fullsleep = false;
S
Sujith 已提交
1122 1123
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1124

S
Sujith 已提交
1125
	return true;
1126 1127
}

1128
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1129
				    struct ath9k_channel *chan)
1130
{
1131
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1132
	struct ath_common *common = ath9k_hw_common(ah);
1133
	struct ieee80211_channel *channel = chan->chan;
1134
	u32 qnum;
1135
	int r;
1136 1137 1138

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1139 1140 1141
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1142 1143 1144 1145
			return false;
		}
	}

1146
	if (!ath9k_hw_rfbus_req(ah)) {
1147 1148
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1149 1150 1151
		return false;
	}

1152
	ath9k_hw_set_channel_regs(ah, chan);
1153

1154
	r = ath9k_hw_rf_set_freq(ah, chan);
1155 1156 1157 1158
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1159 1160
	}

1161
	ah->eep_ops->set_txpower(ah, chan,
1162
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1163 1164 1165
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1166
			     (u32) regulatory->power_limit));
1167

1168
	ath9k_hw_rfbus_done(ah);
1169

S
Sujith 已提交
1170 1171 1172
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1173
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1174 1175 1176 1177 1178 1179 1180

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1181
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1182
{
1183 1184 1185 1186 1187 1188 1189 1190
	int count = 50;
	u32 reg;

	if (AR_SREV_9285_10_OR_LATER(ah))
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1191

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1204

1205
	return false;
J
Johannes Berg 已提交
1206
}
1207
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1208

1209
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1210
		    bool bChannelChange)
1211
{
1212
	struct ath_common *common = ath9k_hw_common(ah);
1213
	u32 saveLedState;
1214
	struct ath9k_channel *curchan = ah->curchan;
1215 1216
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1217
	u64 tsf = 0;
1218
	int i, r;
1219

1220 1221
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1222

1223 1224 1225 1226 1227 1228 1229
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
		if (!ath9k_hw_stopdmarecv(ah))
			ath_print(common, ATH_DBG_XMIT,
				"Failed to stop receive dma\n");
	}

1230
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1231
		return -EIO;
1232

1233
	if (curchan && !ah->chip_fullsleep)
1234 1235 1236
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1237 1238 1239
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1240
	    ((chan->channelFlags & CHANNEL_ALL) ==
1241
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1242
	    !AR_SREV_9280(ah)) {
1243

L
Luis R. Rodriguez 已提交
1244
		if (ath9k_hw_channel_change(ah, chan)) {
1245
			ath9k_hw_loadnf(ah, ah->curchan);
1246
			ath9k_hw_start_nfcal(ah);
1247
			return 0;
1248 1249 1250 1251 1252 1253 1254 1255 1256
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1257 1258 1259 1260
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1261 1262 1263 1264 1265 1266
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1267
	/* Only required on the first reset */
1268 1269 1270 1271 1272 1273 1274
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1275
	if (!ath9k_hw_chip_reset(ah, chan)) {
1276
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1277
		return -EINVAL;
1278 1279
	}

1280
	/* Only required on the first reset */
1281 1282 1283 1284 1285 1286 1287 1288
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1289 1290 1291 1292
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1293 1294
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1295

S
Sujith 已提交
1296 1297 1298
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1299
	r = ath9k_hw_process_ini(ah, chan);
1300 1301
	if (r)
		return r;
1302

1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1320 1321 1322
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1323
	ath9k_hw_spur_mitigate_freq(ah, chan);
1324
	ah->eep_ops->set_board_values(ah, chan);
1325

1326 1327
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1328 1329
	ENABLE_REGWRITE_BUFFER(ah);

1330 1331
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1332 1333
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1334
		  | (ah->config.
1335
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1336
		  | ah->sta_id1_defaults);
1337
	ath_hw_setbssidmask(common);
1338
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1339
	ath9k_hw_write_associd(ah);
1340 1341 1342
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1343 1344 1345
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1346
	r = ath9k_hw_rf_set_freq(ah, chan);
1347 1348
	if (r)
		return r;
1349

S
Sujith 已提交
1350 1351
	ENABLE_REGWRITE_BUFFER(ah);

1352 1353 1354
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1355 1356 1357
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1358 1359
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1360 1361
		ath9k_hw_resettxqueue(ah, i);

1362
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1363 1364
	ath9k_hw_init_qos(ah);

1365
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1366
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1367

1368
	ath9k_hw_init_global_settings(ah);
1369

1370
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1371
		ar9002_hw_update_async_fifo(ah);
1372
		ar9002_hw_enable_wep_aggregation(ah);
1373 1374
	}

1375 1376 1377 1378 1379 1380 1381
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1382
	if (ah->config.rx_intr_mitigation) {
1383 1384 1385 1386
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1387 1388 1389 1390 1391
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1392 1393
	ath9k_hw_init_bb(ah, chan);

1394
	if (!ath9k_hw_init_cal(ah, chan))
1395
		return -EIO;
1396

S
Sujith 已提交
1397
	ENABLE_REGWRITE_BUFFER(ah);
1398

1399
	ath9k_hw_restore_chainmask(ah);
1400 1401
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1402 1403 1404
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1405 1406 1407
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1408 1409 1410 1411
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1412
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1413
				"CFG Byte Swap Set 0x%x\n", mask);
1414 1415 1416 1417
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1418
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1419
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1420 1421
		}
	} else {
1422 1423 1424 1425 1426 1427 1428
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1429
#ifdef __BIG_ENDIAN
1430 1431
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1432 1433 1434
#endif
	}

1435
	if (ah->btcoex_hw.enabled)
1436 1437
		ath9k_hw_btcoex_enable(ah);

1438 1439 1440
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, curchan);
		ath9k_hw_start_nfcal(ah);
1441
		ar9003_hw_bb_watchdog_config(ah);
1442 1443
	}

1444
	return 0;
1445
}
1446
EXPORT_SYMBOL(ath9k_hw_reset);
1447

S
Sujith 已提交
1448 1449 1450
/************************/
/* Key Cache Management */
/************************/
1451

1452
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1453
{
S
Sujith 已提交
1454
	u32 keyType;
1455

1456
	if (entry >= ah->caps.keycache_size) {
1457 1458
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1459 1460 1461
		return false;
	}

S
Sujith 已提交
1462
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1463

S
Sujith 已提交
1464 1465 1466 1467 1468 1469 1470 1471
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1472

S
Sujith 已提交
1473 1474
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1475

S
Sujith 已提交
1476 1477 1478 1479
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1480 1481 1482 1483 1484

	}

	return true;
}
1485
EXPORT_SYMBOL(ath9k_hw_keyreset);
1486

1487
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1488
{
S
Sujith 已提交
1489
	u32 macHi, macLo;
1490
	u32 unicast_flag = AR_KEYTABLE_VALID;
1491

1492
	if (entry >= ah->caps.keycache_size) {
1493 1494
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1495
		return false;
1496 1497
	}

S
Sujith 已提交
1498
	if (mac != NULL) {
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
		/*
		 * AR_KEYTABLE_VALID indicates that the address is a unicast
		 * address, which must match the transmitter address for
		 * decrypting frames.
		 * Not setting this bit allows the hardware to use the key
		 * for multicast frame decryption.
		 */
		if (mac[0] & 0x01)
			unicast_flag = 0;

S
Sujith 已提交
1509 1510 1511 1512 1513 1514 1515 1516
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1517
	} else {
S
Sujith 已提交
1518
		macLo = macHi = 0;
1519
	}
S
Sujith 已提交
1520
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
1521
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | unicast_flag);
1522

S
Sujith 已提交
1523
	return true;
1524
}
1525
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1526

1527
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1528
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1529
				 const u8 *mac)
1530
{
1531
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1532
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1533 1534
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1535

S
Sujith 已提交
1536
	if (entry >= pCap->keycache_size) {
1537 1538
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1539
		return false;
1540 1541
	}

S
Sujith 已提交
1542 1543 1544 1545 1546 1547
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1548 1549 1550
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1551 1552 1553 1554 1555 1556 1557 1558
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1559 1560
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1561 1562 1563 1564
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1565
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1566 1567
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1568 1569
			return false;
		}
1570
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1571
			keyType = AR_KEYTABLE_TYPE_40;
1572
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1573 1574 1575 1576 1577 1578 1579 1580
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1581 1582
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1583
		return false;
1584 1585
	}

J
Jouni Malinen 已提交
1586 1587 1588 1589 1590
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1591
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1592
		key4 &= 0xff;
1593

1594 1595 1596 1597 1598 1599 1600
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1601 1602
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1603

1604 1605 1606 1607 1608 1609
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1610 1611
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1612 1613

		/* Write key[95:48] */
S
Sujith 已提交
1614 1615
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1616 1617

		/* Write key[127:96] and key type */
S
Sujith 已提交
1618 1619
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1620 1621

		/* Write MAC address for the entry */
S
Sujith 已提交
1622
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1623

1624
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1637
			u32 mic0, mic1, mic2, mic3, mic4;
1638

S
Sujith 已提交
1639 1640 1641 1642 1643
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1644 1645

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1646 1647
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1648 1649

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1650 1651
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1652 1653

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1654 1655 1656
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1657

S
Sujith 已提交
1658
		} else {
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1675
			u32 mic0, mic2;
1676

S
Sujith 已提交
1677 1678
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1679 1680

			/* Write MIC key[31:0] */
S
Sujith 已提交
1681 1682
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1683 1684

			/* Write MIC key[63:32] */
S
Sujith 已提交
1685 1686
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1687 1688

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1689 1690 1691 1692
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1693 1694

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1695 1696
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1697 1698 1699 1700 1701 1702

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1703 1704 1705
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1706
		/* Write key[47:0] */
S
Sujith 已提交
1707 1708
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1709 1710

		/* Write key[95:48] */
S
Sujith 已提交
1711 1712
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1713 1714

		/* Write key[127:96] and key type */
S
Sujith 已提交
1715 1716
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1717

1718
		/* Write MAC address for the entry */
S
Sujith 已提交
1719 1720
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1721 1722 1723

	return true;
}
1724
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1725

1726
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1727
{
1728
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1729 1730 1731 1732 1733
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1734
}
1735
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1736

S
Sujith 已提交
1737 1738 1739 1740
/******************************/
/* Power Management (Chipset) */
/******************************/

1741 1742 1743 1744
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1745
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1746
{
S
Sujith 已提交
1747 1748
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1749 1750 1751 1752
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1753 1754
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1755
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1756
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1757

1758
		/* Shutdown chip. Active low */
1759
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1760 1761
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1762
	}
1763 1764
}

1765 1766 1767 1768 1769
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1770
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1771
{
S
Sujith 已提交
1772 1773
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1774
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1775

S
Sujith 已提交
1776
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1777
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1778 1779 1780
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1781 1782 1783 1784
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1785 1786
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1787 1788 1789 1790
		}
	}
}

1791
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1792
{
S
Sujith 已提交
1793 1794
	u32 val;
	int i;
1795

S
Sujith 已提交
1796 1797 1798 1799 1800 1801 1802
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1803 1804
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1805 1806 1807 1808
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1809

S
Sujith 已提交
1810 1811 1812
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1813

S
Sujith 已提交
1814 1815 1816 1817 1818 1819 1820
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1821
		}
S
Sujith 已提交
1822
		if (i == 0) {
1823 1824 1825
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1826
			return false;
1827 1828 1829
		}
	}

S
Sujith 已提交
1830
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1831

S
Sujith 已提交
1832
	return true;
1833 1834
}

1835
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1836
{
1837
	struct ath_common *common = ath9k_hw_common(ah);
1838
	int status = true, setChip = true;
S
Sujith 已提交
1839 1840 1841 1842 1843 1844 1845
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1846 1847 1848
	if (ah->power_mode == mode)
		return status;

1849 1850
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1851 1852 1853 1854 1855 1856 1857

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1858
		ah->chip_fullsleep = true;
S
Sujith 已提交
1859 1860 1861 1862
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1863
	default:
1864 1865
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1866 1867
		return false;
	}
1868
	ah->power_mode = mode;
S
Sujith 已提交
1869 1870

	return status;
1871
}
1872
EXPORT_SYMBOL(ath9k_hw_setpower);
1873

S
Sujith 已提交
1874 1875 1876 1877
/*******************/
/* Beacon Handling */
/*******************/

1878
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1879 1880 1881
{
	int flags = 0;

1882
	ah->beacon_interval = beacon_period;
1883

S
Sujith 已提交
1884 1885
	ENABLE_REGWRITE_BUFFER(ah);

1886
	switch (ah->opmode) {
1887 1888
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1889 1890 1891 1892 1893
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1894
	case NL80211_IFTYPE_ADHOC:
1895
	case NL80211_IFTYPE_MESH_POINT:
1896 1897 1898 1899
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1900 1901
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1902
		flags |= AR_NDP_TIMER_EN;
1903
	case NL80211_IFTYPE_AP:
1904 1905 1906
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1907
				     ah->config.
1908
				     dma_beacon_response_time));
1909 1910
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1911
				     ah->config.
1912
				     sw_beacon_response_time));
1913 1914 1915
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1916
	default:
1917 1918 1919
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1920 1921
		return;
		break;
1922 1923 1924 1925 1926 1927 1928
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1929 1930 1931
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1932 1933 1934 1935 1936 1937 1938
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1939
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1940

1941
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1942
				    const struct ath9k_beacon_state *bs)
1943 1944
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1945
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1946
	struct ath_common *common = ath9k_hw_common(ah);
1947

S
Sujith 已提交
1948 1949
	ENABLE_REGWRITE_BUFFER(ah);

1950 1951 1952 1953 1954 1955 1956
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1957 1958 1959
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1977 1978 1979 1980
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1981

S
Sujith 已提交
1982 1983
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1984 1985 1986
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1987

S
Sujith 已提交
1988 1989 1990
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1991

S
Sujith 已提交
1992 1993 1994 1995
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1996

S
Sujith 已提交
1997 1998
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1999

S
Sujith 已提交
2000 2001
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2002

S
Sujith 已提交
2003 2004 2005
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2006 2007 2008
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2009

2010 2011
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2012
}
2013
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2014

S
Sujith 已提交
2015 2016 2017 2018
/*******************/
/* HW Capabilities */
/*******************/

2019
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2020
{
2021
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2022
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2023
	struct ath_common *common = ath9k_hw_common(ah);
2024
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2025

S
Sujith 已提交
2026
	u16 capField = 0, eeval;
2027

S
Sujith 已提交
2028
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2029
	regulatory->current_rd = eeval;
2030

S
Sujith 已提交
2031
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2032 2033
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2034
	regulatory->current_rd_ext = eeval;
2035

S
Sujith 已提交
2036
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2037

2038
	if (ah->opmode != NL80211_IFTYPE_AP &&
2039
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2040 2041 2042 2043 2044
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2045 2046
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2047
	}
2048

S
Sujith 已提交
2049
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2050 2051 2052 2053 2054 2055
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2056
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2057

S
Sujith 已提交
2058 2059
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2060
		if (ah->config.ht_enable) {
S
Sujith 已提交
2061 2062 2063 2064 2065 2066 2067 2068 2069
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2070 2071 2072
		}
	}

S
Sujith 已提交
2073 2074
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2075
		if (ah->config.ht_enable) {
S
Sujith 已提交
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2086
	}
S
Sujith 已提交
2087

S
Sujith 已提交
2088
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2089 2090 2091 2092
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2093
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2094 2095 2096
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2097 2098
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2099
		/* Use rx_chainmask from EEPROM. */
2100
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2101

2102
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2103
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2104

S
Sujith 已提交
2105 2106
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2107

S
Sujith 已提交
2108 2109
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2110

S
Sujith 已提交
2111 2112 2113
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2114

S
Sujith 已提交
2115 2116 2117
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2118

2119
	if (ah->config.ht_enable)
S
Sujith 已提交
2120 2121 2122
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2123

S
Sujith 已提交
2124 2125 2126 2127
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2128

S
Sujith 已提交
2129 2130 2131 2132 2133
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2134

S
Sujith 已提交
2135 2136 2137 2138 2139
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2140

S
Sujith 已提交
2141
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2142 2143 2144 2145 2146

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2147

2148 2149 2150
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2151 2152
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2153 2154 2155
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2156

S
Sujith 已提交
2157 2158 2159 2160 2161
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2162 2163
	}

S
Sujith 已提交
2164 2165
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2166
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2167 2168 2169 2170 2171 2172
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2173 2174

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2175
	}
S
Sujith 已提交
2176
#endif
2177
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2178 2179 2180
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2181

2182
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2183 2184 2185
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2186

2187
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2188 2189 2190 2191 2192
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2193
	} else {
S
Sujith 已提交
2194 2195 2196
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2197 2198
	}

2199 2200 2201 2202
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2203 2204

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2205
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2206
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2207
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2208

2209
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2210
	    ath9k_hw_btcoex_supported(ah)) {
2211 2212
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2213

2214
		if (AR_SREV_9285(ah)) {
2215 2216
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2217
		} else {
2218
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2219
		}
2220
	} else {
2221
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2222
	}
2223

2224
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2225 2226
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
				 ATH9K_HW_CAP_FASTCLOCK;
2227 2228 2229
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2230
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2231
		pCap->txs_len = sizeof(struct ar9003_txs);
2232 2233
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2234 2235 2236 2237 2238
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2239
	}
2240

2241 2242 2243
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2244
	if (AR_SREV_9287_10_OR_LATER(ah) || AR_SREV_9271(ah))
2245 2246
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2247
	return 0;
2248 2249
}

2250
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2251
			    u32 capability, u32 *result)
2252
{
2253
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2272
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2273 2274 2275 2276
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2277
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2278 2279 2280 2281 2282 2283 2284 2285 2286
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2287
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2298
			*result = regulatory->power_limit;
S
Sujith 已提交
2299 2300
			return 0;
		case 2:
2301
			*result = regulatory->max_power_level;
S
Sujith 已提交
2302 2303
			return 0;
		case 3:
2304
			*result = regulatory->tp_scale;
S
Sujith 已提交
2305 2306 2307
			return 0;
		}
		return false;
2308 2309 2310 2311
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2312 2313
	default:
		return false;
2314 2315
	}
}
2316
EXPORT_SYMBOL(ath9k_hw_getcapability);
2317

2318
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2319
			    u32 capability, u32 setting, int *status)
2320
{
S
Sujith 已提交
2321 2322 2323
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2324
			ah->sta_id1_defaults |=
S
Sujith 已提交
2325 2326
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2327
			ah->sta_id1_defaults &=
S
Sujith 已提交
2328 2329 2330 2331
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2332
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2333
		else
2334
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2335 2336 2337
		return true;
	default:
		return false;
2338 2339
	}
}
2340
EXPORT_SYMBOL(ath9k_hw_setcapability);
2341

S
Sujith 已提交
2342 2343 2344
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2345

2346
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2347 2348 2349 2350
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2351

S
Sujith 已提交
2352 2353 2354 2355 2356 2357
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2358

S
Sujith 已提交
2359
	gpio_shift = (gpio % 6) * 5;
2360

S
Sujith 已提交
2361 2362 2363 2364
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2365
	} else {
S
Sujith 已提交
2366 2367 2368 2369 2370
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2371 2372 2373
	}
}

2374
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2375
{
S
Sujith 已提交
2376
	u32 gpio_shift;
2377

2378
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2379

S
Sujith 已提交
2380
	gpio_shift = gpio << 1;
2381

S
Sujith 已提交
2382 2383 2384 2385
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2386
}
2387
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2388

2389
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2390
{
2391 2392 2393
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2394
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2395
		return 0xffffffff;
2396

2397 2398 2399
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2400 2401
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2402 2403
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2404 2405 2406 2407 2408
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2409
}
2410
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2411

2412
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2413
			 u32 ah_signal_type)
2414
{
S
Sujith 已提交
2415
	u32 gpio_shift;
2416

S
Sujith 已提交
2417
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2418

S
Sujith 已提交
2419
	gpio_shift = 2 * gpio;
2420

S
Sujith 已提交
2421 2422 2423 2424
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2425
}
2426
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2427

2428
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2429
{
2430 2431 2432
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2433 2434
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2435
}
2436
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2437

2438
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2439
{
S
Sujith 已提交
2440
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2441
}
2442
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2443

2444
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2445
{
S
Sujith 已提交
2446
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2447
}
2448
EXPORT_SYMBOL(ath9k_hw_setantenna);
2449

S
Sujith 已提交
2450 2451 2452 2453
/*********************/
/* General Operation */
/*********************/

2454
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2455
{
S
Sujith 已提交
2456 2457
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2458

S
Sujith 已提交
2459 2460 2461 2462
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2463

S
Sujith 已提交
2464
	return bits;
2465
}
2466
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2467

2468
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2469
{
S
Sujith 已提交
2470
	u32 phybits;
2471

S
Sujith 已提交
2472 2473
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2474 2475
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2476 2477 2478 2479 2480 2481
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2482

S
Sujith 已提交
2483 2484 2485 2486 2487 2488
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2489 2490 2491

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
2492
}
2493
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2494

2495
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2496
{
2497 2498 2499 2500 2501
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2502
}
2503
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2504

2505
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2506
{
2507
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2508
		return false;
2509

2510 2511 2512 2513 2514
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2515
}
2516
EXPORT_SYMBOL(ath9k_hw_disable);
2517

2518
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2519
{
2520
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2521
	struct ath9k_channel *chan = ah->curchan;
2522
	struct ieee80211_channel *channel = chan->chan;
2523

2524
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2525

2526
	ah->eep_ops->set_txpower(ah, chan,
2527
				 ath9k_regd_get_ctl(regulatory, chan),
2528 2529 2530
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2531
				 (u32) regulatory->power_limit));
2532
}
2533
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2534

2535
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2536
{
2537
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2538
}
2539
EXPORT_SYMBOL(ath9k_hw_setmac);
2540

2541
void ath9k_hw_setopmode(struct ath_hw *ah)
2542
{
2543
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2544
}
2545
EXPORT_SYMBOL(ath9k_hw_setopmode);
2546

2547
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2548
{
S
Sujith 已提交
2549 2550
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2551
}
2552
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2553

2554
void ath9k_hw_write_associd(struct ath_hw *ah)
2555
{
2556 2557 2558 2559 2560
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2561
}
2562
EXPORT_SYMBOL(ath9k_hw_write_associd);
2563

2564 2565
#define ATH9K_MAX_TSF_READ 10

2566
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2567
{
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2579

2580
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2581

2582
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2583
}
2584
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2585

2586
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2587 2588
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2589
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2590
}
2591
EXPORT_SYMBOL(ath9k_hw_settsf64);
2592

2593
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2594
{
2595 2596
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2597 2598
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2599

S
Sujith 已提交
2600 2601
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2602
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2603

S
Sujith 已提交
2604
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2605 2606
{
	if (setting)
2607
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2608
	else
2609
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2610
}
2611
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2612

2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2628
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2629
{
L
Luis R. Rodriguez 已提交
2630
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2631 2632
	u32 macmode;

L
Luis R. Rodriguez 已提交
2633
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2634 2635 2636
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2637

S
Sujith 已提交
2638
	REG_WRITE(ah, AR_2040_MODE, macmode);
2639
}
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2686
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2687 2688 2689
{
	return REG_READ(ah, AR_TSF_L32);
}
2690
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2704 2705 2706
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2719
EXPORT_SYMBOL(ath_gen_timer_alloc);
2720

2721 2722 2723 2724
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2735 2736 2737
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2761
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2762

2763
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2783
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2784 2785 2786 2787 2788 2789 2790 2791 2792

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2793
EXPORT_SYMBOL(ath_gen_timer_free);
2794 2795 2796 2797 2798 2799 2800 2801

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2802
	struct ath_common *common = ath9k_hw_common(ah);
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2817 2818
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2819 2820 2821 2822 2823 2824 2825
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2826 2827
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2828 2829 2830
		timer->trigger(timer->arg);
	}
}
2831
EXPORT_SYMBOL(ath_gen_timer_isr);
2832

2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2855 2856
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2857
	{ AR_SREV_VERSION_9300,         "9300" },
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2875
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2892
static const char *ath9k_hw_rf_name(u16 rf_version)
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);