hw.c 74.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26 27 28
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
29
#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
30

31
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

69 70 71 72 73 74
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

75 76 77 78 79 80 81 82
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

S
Sujith 已提交
83 84 85
/********************/
/* Helper Functions */
/********************/
86

87
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
88
{
89
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
90

91
	if (!ah->curchan) /* should really check for CCK instead */
92 93 94
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
95 96 97 98 99

	if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		return usecs * ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
	else
		return usecs * ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
100 101
}

102
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
103
{
104
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
105

106
	if (conf_is_ht40(conf))
S
Sujith 已提交
107 108 109 110
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

125 126 127
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132 133 134 135 136 137 138 139 140 141 142 143 144

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

145
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
146 147
			     u16 flags, u16 *low,
			     u16 *high)
148
{
149
	struct ath9k_hw_capabilities *pCap = &ah->caps;
150

S
Sujith 已提交
151 152 153 154
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
155
	}
S
Sujith 已提交
156 157 158 159 160 161
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
162 163
}

164
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
165
			   u8 phy, int kbps,
S
Sujith 已提交
166 167
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
168
{
S
Sujith 已提交
169
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
170

S
Sujith 已提交
171 172
	if (kbps == 0)
		return 0;
173

174
	switch (phy) {
S
Sujith 已提交
175
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
176
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
177
		if (shortPreamble)
S
Sujith 已提交
178 179 180 181
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
182
	case WLAN_RC_PHY_OFDM:
183
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
184 185 186 187 188 189
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
190 191
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
207
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
208
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
209 210 211
		txTime = 0;
		break;
	}
212

S
Sujith 已提交
213 214
	return txTime;
}
215
EXPORT_SYMBOL(ath9k_hw_computetxtime);
216

217
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
218 219
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
220
{
S
Sujith 已提交
221
	int8_t extoff;
222

S
Sujith 已提交
223 224 225 226
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
227 228
	}

S
Sujith 已提交
229 230 231 232 233 234 235 236 237 238
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
239

S
Sujith 已提交
240 241
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
242
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
243
	centers->ext_center =
244
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
245 246
}

S
Sujith 已提交
247 248 249 250
/******************/
/* Chip Revisions */
/******************/

251
static void ath9k_hw_read_revisions(struct ath_hw *ah)
252
{
S
Sujith 已提交
253
	u32 val;
254

S
Sujith 已提交
255
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
256

S
Sujith 已提交
257 258
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
259 260 261
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
262
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
263 264
	} else {
		if (!AR_SREV_9100(ah))
265
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
266

267
		ah->hw_version.macRev = val & AR_SREV_REVISION;
268

269
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
270
			ah->is_pciexpress = true;
S
Sujith 已提交
271
	}
272 273
}

S
Sujith 已提交
274 275 276 277
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

278
static void ath9k_hw_disablepcie(struct ath_hw *ah)
279
{
280
	if (AR_SREV_9100(ah))
S
Sujith 已提交
281
		return;
282

S
Sujith 已提交
283 284
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
285 286 287 288 289 290 291 292 293
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
294

S
Sujith 已提交
295
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
296 297 298

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
299 300
}

301
/* This should work for all families including legacy */
302
static bool ath9k_hw_chip_test(struct ath_hw *ah)
303
{
304
	struct ath_common *common = ath9k_hw_common(ah);
305
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
306 307 308 309 310
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
311
	int i, j, loop_max;
312

313 314 315 316 317 318 319
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
320 321
		u32 addr = regAddr[i];
		u32 wrData, rdData;
322

S
Sujith 已提交
323 324 325 326 327 328
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
329 330 331 332 333
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
334 335 336 337 338 339 340 341
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
342 343 344 345 346
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
347 348
				return false;
			}
349
		}
S
Sujith 已提交
350
		REG_WRITE(ah, regAddr[i], regHold[i]);
351
	}
S
Sujith 已提交
352
	udelay(100);
353

354 355 356
	return true;
}

357
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
358 359
{
	int i;
360

361 362 363 364 365 366 367 368 369 370 371 372 373
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
374 375 376 377 378 379 380

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
381

S
Sujith 已提交
382
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
383 384
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
385 386
	}

387 388 389 390 391
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
392
	ah->config.rx_intr_mitigation = true;
393

394 395 396 397 398 399
	/*
	 * Tx IQ Calibration (ah->config.tx_iq_calibration) is only
	 * used by AR9003, but it is showing reliability issues.
	 * It will take a while to fix so this is currently disabled.
	 */

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
417
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
418 419
}

420
static void ath9k_hw_init_defaults(struct ath_hw *ah)
421
{
422 423 424 425 426 427
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

428 429
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
430 431 432 433 434

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

435 436 437 438 439 440
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
441
	ah->power_mode = ATH9K_PM_UNDEFINED;
442 443
}

444
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
445
{
446
	struct ath_common *common = ath9k_hw_common(ah);
447 448 449
	u32 sum;
	int i;
	u16 eeval;
450
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
451 452 453

	sum = 0;
	for (i = 0; i < 3; i++) {
454
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
455
		sum += eeval;
456 457
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
458
	}
S
Sujith 已提交
459
	if (sum == 0 || sum == 0xffff * 3)
460 461 462 463 464
		return -EADDRNOTAVAIL;

	return 0;
}

465
static int ath9k_hw_post_init(struct ath_hw *ah)
466
{
S
Sujith 已提交
467
	int ecode;
468

S
Sujith 已提交
469 470 471 472
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
473

474 475 476 477 478
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
479

480
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
481 482
	if (ecode != 0)
		return ecode;
483

484 485 486 487
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
488

489 490 491 492 493 494
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
495
	}
496

S
Sujith 已提交
497 498
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
499
		ath9k_hw_ani_init(ah);
500 501 502 503 504
	}

	return 0;
}

505
static void ath9k_hw_attach_ops(struct ath_hw *ah)
506
{
507 508 509 510
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
511 512
}

513 514
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
515
{
516
	struct ath_common *common = ath9k_hw_common(ah);
517
	int r = 0;
518

519 520
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
521 522

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
523 524
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
525
		return -EIO;
526 527
	}

528 529 530
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

531
	ath9k_hw_attach_ops(ah);
532

533
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
534
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
535
		return -EIO;
536 537 538 539 540 541 542 543 544 545 546 547 548
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

549
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
550 551
		ah->config.serialize_regmode);

552 553 554 555 556
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

557
	if (!ath9k_hw_macversion_supported(ah)) {
558 559 560 561
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
562
		return -EOPNOTSUPP;
563 564
	}

565
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
566 567
		ah->is_pciexpress = false;

568 569 570 571
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
572
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
573 574 575 576
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
	/*
	 * Configire PCIE after Ini init. SERDES values now come from ini file
	 * This enables PCIe low power mode.
	 */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		u32 regval;
		unsigned int i;

		/* Set Bits 16 and 17 in the AR_WA register. */
		regval = REG_READ(ah, AR_WA);
		regval |= 0x00030000;
		REG_WRITE(ah, AR_WA, regval);

		for (i = 0; i < ah->iniPcieSerdesLowPower.ia_rows; i++) {
			REG_WRITE(ah,
				  INI_RA(&ah->iniPcieSerdesLowPower, i, 0),
				  INI_RA(&ah->iniPcieSerdesLowPower, i, 1));
		}
	}

597
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
598
		ath9k_hw_configpcipowersave(ah, 0, 0);
599 600 601
	else
		ath9k_hw_disablepcie(ah);

602 603
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
604

605
	r = ath9k_hw_post_init(ah);
606
	if (r)
607
		return r;
608 609

	ath9k_hw_init_mode_gain_regs(ah);
610 611 612 613
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

614 615
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
616 617
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
618
		return r;
619 620
	}

621
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
622
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
623
	else
624
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
625

626 627 628
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
629
	ath9k_init_nfcal_hist_buffer(ah);
630
	ah->bb_watchdog_timeout_ms = 25;
631

632 633
	common->state = ATH_HW_INITIALIZED;

634
	return 0;
635 636
}

637
int ath9k_hw_init(struct ath_hw *ah)
638
{
639 640
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
641

642 643 644 645 646 647 648 649 650
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
651 652
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
653
	case AR2427_DEVID_PCIE:
654
	case AR9300_DEVID_PCIE:
655 656 657 658 659 660 661 662 663
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}
664

665 666 667 668 669 670 671
	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}
672

673
	return 0;
674
}
675
EXPORT_SYMBOL(ath9k_hw_init);
676

677
static void ath9k_hw_init_qos(struct ath_hw *ah)
678
{
S
Sujith 已提交
679 680
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
681 682
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
683

S
Sujith 已提交
684 685 686 687 688 689 690 691 692 693
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
694 695 696

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
697 698
}

699
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
700
			      struct ath9k_channel *chan)
701
{
702
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
703

704
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
705

706 707
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
708 709
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
710 711
	}

S
Sujith 已提交
712 713 714
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
715 716
}

717
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
718
					  enum nl80211_iftype opmode)
719
{
720
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
721 722 723 724
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
725

726 727 728 729 730 731
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
732

733 734 735 736 737 738
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
739

740 741 742 743
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
744

745
	if (opmode == NL80211_IFTYPE_AP)
746
		imr_reg |= AR_IMR_MIB;
747

S
Sujith 已提交
748 749
	ENABLE_REGWRITE_BUFFER(ah);

750
	REG_WRITE(ah, AR_IMR, imr_reg);
751 752
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
753

S
Sujith 已提交
754 755 756 757 758
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
759

S
Sujith 已提交
760 761 762
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

763 764 765 766 767 768
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
769 770
}

771
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
772
{
773 774 775
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
776 777
}

778
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
779
{
780 781 782 783 784 785 786 787 788 789
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
790
}
S
Sujith 已提交
791

792
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
793 794
{
	if (tu > 0xFFFF) {
795 796
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
797
		ah->globaltxtimeout = (u32) -1;
798 799 800
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
801
		ah->globaltxtimeout = tu;
802 803 804 805
		return true;
	}
}

806
void ath9k_hw_init_global_settings(struct ath_hw *ah)
807
{
808 809
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
810
	int slottime;
811 812
	int sifstime;

813 814
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
815

816
	if (ah->misc_mode != 0)
S
Sujith 已提交
817
		REG_WRITE(ah, AR_PCU_MISC,
818
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
819 820 821 822 823 824

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

825 826 827
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
828 829 830 831 832 833 834 835 836 837 838

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

839
	ath9k_hw_setslottime(ah, slottime);
840 841
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
842 843
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
844
}
845
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
846

S
Sujith 已提交
847
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
848
{
849 850
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
851
	if (common->state < ATH_HW_INITIALIZED)
852 853
		goto free_hw;

854
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
855 856

free_hw:
857
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
858
}
S
Sujith 已提交
859
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
860 861 862 863 864

/*******/
/* INI */
/*******/

865
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
866 867 868 869 870 871 872 873 874 875 876 877 878
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
879 880 881 882
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

883
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
884
{
885
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
886 887
	u32 regval;

S
Sujith 已提交
888 889
	ENABLE_REGWRITE_BUFFER(ah);

890 891 892
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
893 894 895 896
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
897

898 899 900
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
901 902 903
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
904 905 906
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

907 908 909 910 911
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
912 913
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
914

S
Sujith 已提交
915
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
916

917 918 919
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
920 921 922
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

923 924 925
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
926 927
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

928 929 930 931 932 933 934 935
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

936 937 938 939
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
940
	if (AR_SREV_9285(ah)) {
941 942 943 944
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
945 946
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
947
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
948 949 950
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
951

S
Sujith 已提交
952 953 954
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

955 956
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
957 958
}

959
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
960 961 962 963 964 965
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
966
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
967 968 969
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
970
		break;
971
	case NL80211_IFTYPE_ADHOC:
972
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
973 974 975
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
976
		break;
977 978
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
979
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
980
		break;
S
Sujith 已提交
981 982 983
	}
}

984 985
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1001
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1002 1003 1004 1005
{
	u32 rst_flags;
	u32 tmpReg;

1006 1007 1008 1009 1010 1011 1012 1013
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1014 1015
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1027
			u32 val;
S
Sujith 已提交
1028
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1029 1030 1031 1032 1033 1034 1035

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1036 1037 1038 1039 1040 1041 1042
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1043
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1044 1045 1046 1047

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1048 1049
	udelay(50);

1050
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1051
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1052 1053
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1066
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1067
{
S
Sujith 已提交
1068 1069
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1070 1071 1072
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1073
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1074 1075
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1076
	REG_WRITE(ah, AR_RTC_RESET, 0);
1077

S
Sujith 已提交
1078 1079 1080
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1081 1082 1083 1084
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1085 1086
		REG_WRITE(ah, AR_RC, 0);

1087
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1088 1089 1090 1091

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1092 1093
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1094 1095
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1096
		return false;
1097 1098
	}

S
Sujith 已提交
1099 1100 1101 1102 1103
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1104
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1118 1119
}

1120
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1121
				struct ath9k_channel *chan)
1122
{
1123
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1124 1125 1126
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1127
		return false;
1128

1129
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1130
		return false;
1131

1132
	ah->chip_fullsleep = false;
S
Sujith 已提交
1133 1134
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1135

S
Sujith 已提交
1136
	return true;
1137 1138
}

1139
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1140
				    struct ath9k_channel *chan)
1141
{
1142
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1143
	struct ath_common *common = ath9k_hw_common(ah);
1144
	struct ieee80211_channel *channel = chan->chan;
1145
	u32 qnum;
1146
	int r;
1147 1148 1149

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1150 1151 1152
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1153 1154 1155 1156
			return false;
		}
	}

1157
	if (!ath9k_hw_rfbus_req(ah)) {
1158 1159
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1160 1161 1162
		return false;
	}

1163
	ath9k_hw_set_channel_regs(ah, chan);
1164

1165
	r = ath9k_hw_rf_set_freq(ah, chan);
1166 1167 1168 1169
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1170 1171
	}

1172
	ah->eep_ops->set_txpower(ah, chan,
1173
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1174 1175 1176
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1177
			     (u32) regulatory->power_limit));
1178

1179
	ath9k_hw_rfbus_done(ah);
1180

S
Sujith 已提交
1181 1182 1183
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1184
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1185 1186 1187 1188 1189 1190 1191

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1192
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1193
{
1194 1195 1196 1197 1198 1199 1200 1201
	int count = 50;
	u32 reg;

	if (AR_SREV_9285_10_OR_LATER(ah))
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1202

1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1215

1216
	return false;
J
Johannes Berg 已提交
1217
}
1218
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1219

1220
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1221
		    bool bChannelChange)
1222
{
1223
	struct ath_common *common = ath9k_hw_common(ah);
1224
	u32 saveLedState;
1225
	struct ath9k_channel *curchan = ah->curchan;
1226 1227
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1228
	u64 tsf = 0;
1229
	int i, r;
1230

1231 1232
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1233

1234 1235 1236 1237 1238 1239 1240
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
		if (!ath9k_hw_stopdmarecv(ah))
			ath_print(common, ATH_DBG_XMIT,
				"Failed to stop receive dma\n");
	}

1241
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1242
		return -EIO;
1243

1244
	if (curchan && !ah->chip_fullsleep)
1245 1246 1247
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1248 1249 1250
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1251
	    ((chan->channelFlags & CHANNEL_ALL) ==
1252
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1253
	    !AR_SREV_9280(ah)) {
1254

L
Luis R. Rodriguez 已提交
1255
		if (ath9k_hw_channel_change(ah, chan)) {
1256
			ath9k_hw_loadnf(ah, ah->curchan);
1257
			ath9k_hw_start_nfcal(ah);
1258
			return 0;
1259 1260 1261 1262 1263 1264 1265 1266 1267
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1268 1269 1270 1271
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1272 1273 1274 1275 1276 1277
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1278
	/* Only required on the first reset */
1279 1280 1281 1282 1283 1284 1285
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1286
	if (!ath9k_hw_chip_reset(ah, chan)) {
1287
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1288
		return -EINVAL;
1289 1290
	}

1291
	/* Only required on the first reset */
1292 1293 1294 1295 1296 1297 1298 1299
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1300 1301 1302 1303
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1304 1305
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1306

L
Luis R. Rodriguez 已提交
1307
	r = ath9k_hw_process_ini(ah, chan);
1308 1309
	if (r)
		return r;
1310

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1328 1329 1330
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1331
	ath9k_hw_spur_mitigate_freq(ah, chan);
1332
	ah->eep_ops->set_board_values(ah, chan);
1333

1334 1335
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1336 1337
	ENABLE_REGWRITE_BUFFER(ah);

1338 1339
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1340 1341
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1342
		  | (ah->config.
1343
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1344
		  | ah->sta_id1_defaults);
1345
	ath_hw_setbssidmask(common);
1346
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1347
	ath9k_hw_write_associd(ah);
1348 1349 1350
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1351 1352 1353
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1354
	r = ath9k_hw_rf_set_freq(ah, chan);
1355 1356
	if (r)
		return r;
1357

S
Sujith 已提交
1358 1359
	ENABLE_REGWRITE_BUFFER(ah);

1360 1361 1362
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1363 1364 1365
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1366 1367
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1368 1369
		ath9k_hw_resettxqueue(ah, i);

1370
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1371 1372
	ath9k_hw_init_qos(ah);

1373
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1374
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1375

1376
	ath9k_hw_init_global_settings(ah);
1377

1378
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
1379
		ar9002_hw_enable_async_fifo(ah);
1380
		ar9002_hw_enable_wep_aggregation(ah);
1381 1382
	}

1383 1384 1385 1386 1387 1388 1389
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1390
	if (ah->config.rx_intr_mitigation) {
1391 1392 1393 1394
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1395 1396 1397 1398 1399
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1400 1401
	ath9k_hw_init_bb(ah, chan);

1402
	if (!ath9k_hw_init_cal(ah, chan))
1403
		return -EIO;
1404

S
Sujith 已提交
1405
	ENABLE_REGWRITE_BUFFER(ah);
1406

1407
	ath9k_hw_restore_chainmask(ah);
1408 1409
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1410 1411 1412
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1413 1414 1415
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1416 1417 1418 1419
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1420
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1421
				"CFG Byte Swap Set 0x%x\n", mask);
1422 1423 1424 1425
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1426
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1427
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1428 1429
		}
	} else {
1430 1431 1432
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1433
#ifdef __BIG_ENDIAN
1434 1435
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1436 1437 1438
#endif
	}

1439
	if (ah->btcoex_hw.enabled)
1440 1441
		ath9k_hw_btcoex_enable(ah);

1442 1443 1444
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, curchan);
		ath9k_hw_start_nfcal(ah);
1445
		ar9003_hw_bb_watchdog_config(ah);
1446 1447
	}

1448
	return 0;
1449
}
1450
EXPORT_SYMBOL(ath9k_hw_reset);
1451

S
Sujith 已提交
1452 1453 1454
/************************/
/* Key Cache Management */
/************************/
1455

1456
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1457
{
S
Sujith 已提交
1458
	u32 keyType;
1459

1460
	if (entry >= ah->caps.keycache_size) {
1461 1462
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1463 1464 1465
		return false;
	}

S
Sujith 已提交
1466
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1467

S
Sujith 已提交
1468 1469 1470 1471 1472 1473 1474 1475
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1476

S
Sujith 已提交
1477 1478
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1479

S
Sujith 已提交
1480 1481 1482 1483
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1484 1485 1486 1487 1488

	}

	return true;
}
1489
EXPORT_SYMBOL(ath9k_hw_keyreset);
1490

1491
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1492
{
S
Sujith 已提交
1493
	u32 macHi, macLo;
1494

1495
	if (entry >= ah->caps.keycache_size) {
1496 1497
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1498
		return false;
1499 1500
	}

S
Sujith 已提交
1501 1502 1503 1504 1505 1506 1507 1508 1509
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1510
	} else {
S
Sujith 已提交
1511
		macLo = macHi = 0;
1512
	}
S
Sujith 已提交
1513 1514
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1515

S
Sujith 已提交
1516
	return true;
1517
}
1518
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1519

1520
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1521
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1522
				 const u8 *mac)
1523
{
1524
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1525
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1526 1527
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1528

S
Sujith 已提交
1529
	if (entry >= pCap->keycache_size) {
1530 1531
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1532
		return false;
1533 1534
	}

S
Sujith 已提交
1535 1536 1537 1538 1539 1540
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1541 1542 1543
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1544 1545 1546 1547 1548 1549 1550 1551
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1552 1553
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1554 1555 1556 1557
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1558
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1559 1560
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1561 1562
			return false;
		}
1563
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1564
			keyType = AR_KEYTABLE_TYPE_40;
1565
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1566 1567 1568 1569 1570 1571 1572 1573
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1574 1575
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1576
		return false;
1577 1578
	}

J
Jouni Malinen 已提交
1579 1580 1581 1582 1583
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1584
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1585
		key4 &= 0xff;
1586

1587 1588 1589 1590 1591 1592 1593
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1594 1595
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1596

1597 1598 1599 1600 1601 1602
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1603 1604
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1605 1606

		/* Write key[95:48] */
S
Sujith 已提交
1607 1608
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1609 1610

		/* Write key[127:96] and key type */
S
Sujith 已提交
1611 1612
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1613 1614

		/* Write MAC address for the entry */
S
Sujith 已提交
1615
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1616

1617
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1630
			u32 mic0, mic1, mic2, mic3, mic4;
1631

S
Sujith 已提交
1632 1633 1634 1635 1636
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1637 1638

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1639 1640
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1641 1642

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1643 1644
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1645 1646

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1647 1648 1649
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1650

S
Sujith 已提交
1651
		} else {
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1668
			u32 mic0, mic2;
1669

S
Sujith 已提交
1670 1671
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1672 1673

			/* Write MIC key[31:0] */
S
Sujith 已提交
1674 1675
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1676 1677

			/* Write MIC key[63:32] */
S
Sujith 已提交
1678 1679
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1680 1681

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1682 1683 1684 1685
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1686 1687

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1688 1689
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1690 1691 1692 1693 1694 1695

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1696 1697 1698
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1699
		/* Write key[47:0] */
S
Sujith 已提交
1700 1701
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1702 1703

		/* Write key[95:48] */
S
Sujith 已提交
1704 1705
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1706 1707

		/* Write key[127:96] and key type */
S
Sujith 已提交
1708 1709
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1710

1711
		/* Write MAC address for the entry */
S
Sujith 已提交
1712 1713
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1714 1715 1716

	return true;
}
1717
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1718

1719
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1720
{
1721
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1722 1723 1724 1725 1726
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1727
}
1728
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1729

S
Sujith 已提交
1730 1731 1732 1733
/******************************/
/* Power Management (Chipset) */
/******************************/

1734 1735 1736 1737
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1738
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1739
{
S
Sujith 已提交
1740 1741
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1742 1743 1744 1745
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1746 1747
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1748
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1749
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1750

1751
		/* Shutdown chip. Active low */
1752
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1753 1754
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1755
	}
1756 1757
}

1758 1759 1760 1761 1762
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1763
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1764
{
S
Sujith 已提交
1765 1766
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1767
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1768

S
Sujith 已提交
1769
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1770
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1771 1772 1773
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1774 1775 1776 1777
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1778 1779
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1780 1781 1782 1783
		}
	}
}

1784
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1785
{
S
Sujith 已提交
1786 1787
	u32 val;
	int i;
1788

S
Sujith 已提交
1789 1790 1791 1792 1793 1794 1795
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1796 1797
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1798 1799 1800 1801
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1802

S
Sujith 已提交
1803 1804 1805
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1806

S
Sujith 已提交
1807 1808 1809 1810 1811 1812 1813
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1814
		}
S
Sujith 已提交
1815
		if (i == 0) {
1816 1817 1818
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1819
			return false;
1820 1821 1822
		}
	}

S
Sujith 已提交
1823
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1824

S
Sujith 已提交
1825
	return true;
1826 1827
}

1828
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1829
{
1830
	struct ath_common *common = ath9k_hw_common(ah);
1831
	int status = true, setChip = true;
S
Sujith 已提交
1832 1833 1834 1835 1836 1837 1838
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1839 1840 1841
	if (ah->power_mode == mode)
		return status;

1842 1843
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1844 1845 1846 1847 1848 1849 1850

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1851
		ah->chip_fullsleep = true;
S
Sujith 已提交
1852 1853 1854 1855
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1856
	default:
1857 1858
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1859 1860
		return false;
	}
1861
	ah->power_mode = mode;
S
Sujith 已提交
1862 1863

	return status;
1864
}
1865
EXPORT_SYMBOL(ath9k_hw_setpower);
1866

S
Sujith 已提交
1867 1868 1869 1870
/*******************/
/* Beacon Handling */
/*******************/

1871
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1872 1873 1874
{
	int flags = 0;

1875
	ah->beacon_interval = beacon_period;
1876

S
Sujith 已提交
1877 1878
	ENABLE_REGWRITE_BUFFER(ah);

1879
	switch (ah->opmode) {
1880 1881
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1882 1883 1884 1885 1886
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1887
	case NL80211_IFTYPE_ADHOC:
1888
	case NL80211_IFTYPE_MESH_POINT:
1889 1890 1891 1892
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1893 1894
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1895
		flags |= AR_NDP_TIMER_EN;
1896
	case NL80211_IFTYPE_AP:
1897 1898 1899
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1900
				     ah->config.
1901
				     dma_beacon_response_time));
1902 1903
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1904
				     ah->config.
1905
				     sw_beacon_response_time));
1906 1907 1908
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1909
	default:
1910 1911 1912
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1913 1914
		return;
		break;
1915 1916 1917 1918 1919 1920 1921
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1922 1923 1924
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1925 1926 1927 1928 1929 1930 1931
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1932
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1933

1934
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1935
				    const struct ath9k_beacon_state *bs)
1936 1937
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1938
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1939
	struct ath_common *common = ath9k_hw_common(ah);
1940

S
Sujith 已提交
1941 1942
	ENABLE_REGWRITE_BUFFER(ah);

1943 1944 1945 1946 1947 1948 1949
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1950 1951 1952
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1970 1971 1972 1973
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1974

S
Sujith 已提交
1975 1976
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1977 1978 1979
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1980

S
Sujith 已提交
1981 1982 1983
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1984

S
Sujith 已提交
1985 1986 1987 1988
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1989

S
Sujith 已提交
1990 1991
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1992

S
Sujith 已提交
1993 1994
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1995

S
Sujith 已提交
1996 1997 1998
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1999 2000 2001
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2002

2003 2004
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2005
}
2006
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2007

S
Sujith 已提交
2008 2009 2010 2011
/*******************/
/* HW Capabilities */
/*******************/

2012
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2013
{
2014
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2015
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2016
	struct ath_common *common = ath9k_hw_common(ah);
2017
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2018

S
Sujith 已提交
2019
	u16 capField = 0, eeval;
2020

S
Sujith 已提交
2021
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2022
	regulatory->current_rd = eeval;
2023

S
Sujith 已提交
2024
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2025 2026
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2027
	regulatory->current_rd_ext = eeval;
2028

S
Sujith 已提交
2029
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2030

2031
	if (ah->opmode != NL80211_IFTYPE_AP &&
2032
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2033 2034 2035 2036 2037
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2038 2039
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2040
	}
2041

S
Sujith 已提交
2042
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2043 2044 2045 2046 2047 2048
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2049
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2050

S
Sujith 已提交
2051 2052
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2053
		if (ah->config.ht_enable) {
S
Sujith 已提交
2054 2055 2056 2057 2058 2059 2060 2061 2062
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2063 2064 2065
		}
	}

S
Sujith 已提交
2066 2067
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2068
		if (ah->config.ht_enable) {
S
Sujith 已提交
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2079
	}
S
Sujith 已提交
2080

S
Sujith 已提交
2081
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2082 2083 2084 2085
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2086
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2087 2088 2089
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2090 2091
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2092
		/* Use rx_chainmask from EEPROM. */
2093
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2094

2095
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2096
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2097

S
Sujith 已提交
2098 2099
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2100

S
Sujith 已提交
2101 2102
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2103

S
Sujith 已提交
2104 2105 2106
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2107

S
Sujith 已提交
2108 2109 2110
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2111

2112
	if (ah->config.ht_enable)
S
Sujith 已提交
2113 2114 2115
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2116

S
Sujith 已提交
2117 2118 2119 2120
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2121

S
Sujith 已提交
2122 2123 2124 2125 2126
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2127

S
Sujith 已提交
2128 2129 2130 2131 2132
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2133

S
Sujith 已提交
2134
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2135 2136 2137 2138 2139

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2140

2141 2142 2143
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2144 2145
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2146 2147 2148
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2149

S
Sujith 已提交
2150 2151 2152 2153 2154
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2155 2156
	}

S
Sujith 已提交
2157 2158
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2159
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2160 2161 2162 2163 2164 2165
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2166 2167

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2168
	}
S
Sujith 已提交
2169
#endif
2170 2171 2172 2173
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2174

2175
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2176 2177 2178
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2179

2180
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2181 2182 2183 2184 2185
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2186
	} else {
S
Sujith 已提交
2187 2188 2189
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2190 2191
	}

2192 2193 2194 2195
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2196 2197

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2198
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2199
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2200
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2201

2202
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2203
	    ath9k_hw_btcoex_supported(ah)) {
2204 2205
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2206

2207
		if (AR_SREV_9285(ah)) {
2208 2209
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2210
		} else {
2211
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2212
		}
2213
	} else {
2214
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2215
	}
2216

2217
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2218 2219
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
				 ATH9K_HW_CAP_FASTCLOCK;
2220 2221 2222
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2223
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2224
		pCap->txs_len = sizeof(struct ar9003_txs);
2225 2226
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2227 2228 2229 2230 2231
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2232
	}
2233

2234 2235 2236
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2237
	if (AR_SREV_9287_10_OR_LATER(ah) || AR_SREV_9271(ah))
2238 2239
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2240
	return 0;
2241 2242
}

2243
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2244
			    u32 capability, u32 *result)
2245
{
2246
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2265
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2266 2267 2268 2269
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2270
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2271 2272 2273 2274 2275 2276 2277 2278 2279
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2280
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2281 2282 2283 2284 2285 2286 2287 2288 2289 2290
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2291
			*result = regulatory->power_limit;
S
Sujith 已提交
2292 2293
			return 0;
		case 2:
2294
			*result = regulatory->max_power_level;
S
Sujith 已提交
2295 2296
			return 0;
		case 3:
2297
			*result = regulatory->tp_scale;
S
Sujith 已提交
2298 2299 2300
			return 0;
		}
		return false;
2301 2302 2303 2304
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2305 2306
	default:
		return false;
2307 2308
	}
}
2309
EXPORT_SYMBOL(ath9k_hw_getcapability);
2310

2311
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2312
			    u32 capability, u32 setting, int *status)
2313
{
S
Sujith 已提交
2314 2315 2316
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2317
			ah->sta_id1_defaults |=
S
Sujith 已提交
2318 2319
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2320
			ah->sta_id1_defaults &=
S
Sujith 已提交
2321 2322 2323 2324
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2325
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2326
		else
2327
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2328 2329 2330
		return true;
	default:
		return false;
2331 2332
	}
}
2333
EXPORT_SYMBOL(ath9k_hw_setcapability);
2334

S
Sujith 已提交
2335 2336 2337
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2338

2339
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2340 2341 2342 2343
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2344

S
Sujith 已提交
2345 2346 2347 2348 2349 2350
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2351

S
Sujith 已提交
2352
	gpio_shift = (gpio % 6) * 5;
2353

S
Sujith 已提交
2354 2355 2356 2357
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2358
	} else {
S
Sujith 已提交
2359 2360 2361 2362 2363
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2364 2365 2366
	}
}

2367
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2368
{
S
Sujith 已提交
2369
	u32 gpio_shift;
2370

2371
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2372

S
Sujith 已提交
2373
	gpio_shift = gpio << 1;
2374

S
Sujith 已提交
2375 2376 2377 2378
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2379
}
2380
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2381

2382
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2383
{
2384 2385 2386
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2387
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2388
		return 0xffffffff;
2389

2390 2391 2392
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2393 2394
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2395 2396
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2397 2398 2399 2400 2401
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2402
}
2403
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2404

2405
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2406
			 u32 ah_signal_type)
2407
{
S
Sujith 已提交
2408
	u32 gpio_shift;
2409

S
Sujith 已提交
2410
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2411

S
Sujith 已提交
2412
	gpio_shift = 2 * gpio;
2413

S
Sujith 已提交
2414 2415 2416 2417
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2418
}
2419
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2420

2421
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2422
{
2423 2424 2425
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2426 2427
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2428
}
2429
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2430

2431
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2432
{
S
Sujith 已提交
2433
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2434
}
2435
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2436

2437
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2438
{
S
Sujith 已提交
2439
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2440
}
2441
EXPORT_SYMBOL(ath9k_hw_setantenna);
2442

S
Sujith 已提交
2443 2444 2445 2446
/*********************/
/* General Operation */
/*********************/

2447
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2448
{
S
Sujith 已提交
2449 2450
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2451

S
Sujith 已提交
2452 2453 2454 2455
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2456

S
Sujith 已提交
2457
	return bits;
2458
}
2459
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2460

2461
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2462
{
S
Sujith 已提交
2463
	u32 phybits;
2464

S
Sujith 已提交
2465 2466
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2467 2468
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2469 2470 2471 2472 2473 2474
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2475

S
Sujith 已提交
2476 2477 2478 2479 2480 2481
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2482 2483 2484

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
2485
}
2486
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2487

2488
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2489
{
2490 2491 2492 2493 2494
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2495
}
2496
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2497

2498
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2499
{
2500
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2501
		return false;
2502

2503 2504 2505 2506 2507
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2508
}
2509
EXPORT_SYMBOL(ath9k_hw_disable);
2510

2511
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2512
{
2513
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2514
	struct ath9k_channel *chan = ah->curchan;
2515
	struct ieee80211_channel *channel = chan->chan;
2516

2517
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2518

2519
	ah->eep_ops->set_txpower(ah, chan,
2520
				 ath9k_regd_get_ctl(regulatory, chan),
2521 2522 2523
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2524
				 (u32) regulatory->power_limit));
2525
}
2526
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2527

2528
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2529
{
2530
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2531
}
2532
EXPORT_SYMBOL(ath9k_hw_setmac);
2533

2534
void ath9k_hw_setopmode(struct ath_hw *ah)
2535
{
2536
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2537
}
2538
EXPORT_SYMBOL(ath9k_hw_setopmode);
2539

2540
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2541
{
S
Sujith 已提交
2542 2543
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2544
}
2545
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2546

2547
void ath9k_hw_write_associd(struct ath_hw *ah)
2548
{
2549 2550 2551 2552 2553
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2554
}
2555
EXPORT_SYMBOL(ath9k_hw_write_associd);
2556

2557 2558
#define ATH9K_MAX_TSF_READ 10

2559
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2560
{
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2572

2573
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2574

2575
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2576
}
2577
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2578

2579
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2580 2581
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2582
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2583
}
2584
EXPORT_SYMBOL(ath9k_hw_settsf64);
2585

2586
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2587
{
2588 2589
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2590 2591
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2592

S
Sujith 已提交
2593 2594
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2595
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2596

S
Sujith 已提交
2597
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2598 2599
{
	if (setting)
2600
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2601
	else
2602
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2603
}
2604
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2605

2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2621
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2622
{
L
Luis R. Rodriguez 已提交
2623
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2624 2625
	u32 macmode;

L
Luis R. Rodriguez 已提交
2626
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2627 2628 2629
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2630

S
Sujith 已提交
2631
	REG_WRITE(ah, AR_2040_MODE, macmode);
2632
}
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2679
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2680 2681 2682
{
	return REG_READ(ah, AR_TSF_L32);
}
2683
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2697 2698 2699
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2712
EXPORT_SYMBOL(ath_gen_timer_alloc);
2713

2714 2715 2716 2717
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2728 2729 2730
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2754
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2755

2756
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2776
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2777 2778 2779 2780 2781 2782 2783 2784 2785

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2786
EXPORT_SYMBOL(ath_gen_timer_free);
2787 2788 2789 2790 2791 2792 2793 2794

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2795
	struct ath_common *common = ath9k_hw_common(ah);
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2810 2811
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2812 2813 2814 2815 2816 2817 2818
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2819 2820
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2821 2822 2823
		timer->trigger(timer->arg);
	}
}
2824
EXPORT_SYMBOL(ath_gen_timer_isr);
2825

2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2848 2849
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2850
	{ AR_SREV_VERSION_9300,         "9300" },
2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2868
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2885
static const char *ath9k_hw_rf_name(u16 rf_version)
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);