hw.c 75.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90 91 92 93
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
	else if (!ah->curchan) /* should really check for CCK instead */
94 95 96 97 98
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
99
	else
100 101 102 103 104
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

105 106 107 108 109 110 111
	if (ah->curchan) {
		if (IS_CHAN_HALF_RATE(ah->curchan))
			clockrate /= 2;
		if (IS_CHAN_QUARTER_RATE(ah->curchan))
			clockrate /= 4;
	}

112
	common->clockrate = clockrate;
S
Sujith 已提交
113 114
}

115
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
116
{
117
	struct ath_common *common = ath9k_hw_common(ah);
118

119
	return usecs * common->clockrate;
S
Sujith 已提交
120
}
121

S
Sujith 已提交
122
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
123 124 125
{
	int i;

S
Sujith 已提交
126 127 128
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
129 130 131 132 133
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
134

J
Joe Perches 已提交
135 136 137
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
138

S
Sujith 已提交
139
	return false;
140
}
141
EXPORT_SYMBOL(ath9k_hw_wait);
142

143 144 145 146 147 148 149 150 151 152 153 154 155 156
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

157 158 159 160 161 162 163 164 165 166 167 168
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

169
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
170
			   u8 phy, int kbps,
S
Sujith 已提交
171 172
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
173
{
S
Sujith 已提交
174
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
175

S
Sujith 已提交
176 177
	if (kbps == 0)
		return 0;
178

179
	switch (phy) {
S
Sujith 已提交
180
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
181
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
182
		if (shortPreamble)
S
Sujith 已提交
183 184 185 186
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
187
	case WLAN_RC_PHY_OFDM:
188
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
189 190 191 192 193 194
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
195 196
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
212 213
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
214 215 216
		txTime = 0;
		break;
	}
217

S
Sujith 已提交
218 219
	return txTime;
}
220
EXPORT_SYMBOL(ath9k_hw_computetxtime);
221

222
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
223 224
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
225
{
S
Sujith 已提交
226
	int8_t extoff;
227

S
Sujith 已提交
228 229 230 231
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
232 233
	}

S
Sujith 已提交
234 235 236 237 238 239 240 241 242 243
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
244

S
Sujith 已提交
245 246
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
247
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
248
	centers->ext_center =
249
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
250 251
}

S
Sujith 已提交
252 253 254 255
/******************/
/* Chip Revisions */
/******************/

256
static void ath9k_hw_read_revisions(struct ath_hw *ah)
257
{
S
Sujith 已提交
258
	u32 val;
259

260 261 262 263
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
264 265 266 267 268 269 270 271 272
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
273 274 275 276 277 278 279
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
	}

S
Sujith 已提交
280
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
281

S
Sujith 已提交
282 283
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
284 285 286
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
287

288
		if (AR_SREV_9462(ah))
289 290 291 292
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
293 294
	} else {
		if (!AR_SREV_9100(ah))
295
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
296

297
		ah->hw_version.macRev = val & AR_SREV_REVISION;
298

299
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
300
			ah->is_pciexpress = true;
S
Sujith 已提交
301
	}
302 303
}

S
Sujith 已提交
304 305 306 307
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

308
static void ath9k_hw_disablepcie(struct ath_hw *ah)
309
{
310
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
311
		return;
312

S
Sujith 已提交
313 314 315 316 317 318 319 320 321
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
322

S
Sujith 已提交
323
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
324 325
}

326 327 328 329 330 331 332 333
static void ath9k_hw_aspm_init(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->bus_ops->aspm_init)
		common->bus_ops->aspm_init(common);
}

334
/* This should work for all families including legacy */
335
static bool ath9k_hw_chip_test(struct ath_hw *ah)
336
{
337
	struct ath_common *common = ath9k_hw_common(ah);
338
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
339
	u32 regHold[2];
J
Joe Perches 已提交
340 341 342
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
343
	int i, j, loop_max;
344

345 346 347 348 349 350 351
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
352 353
		u32 addr = regAddr[i];
		u32 wrData, rdData;
354

S
Sujith 已提交
355 356 357 358 359 360
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
361 362 363
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
364 365 366 367 368 369 370 371
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
372 373 374
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
375 376
				return false;
			}
377
		}
S
Sujith 已提交
378
		REG_WRITE(ah, regAddr[i], regHold[i]);
379
	}
S
Sujith 已提交
380
	udelay(100);
381

382 383 384
	return true;
}

385
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
386 387
{
	int i;
388

389 390 391 392 393 394 395 396
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
397
	ah->config.enable_ani = true;
398

S
Sujith 已提交
399
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
400 401
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
402 403
	}

404 405 406
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
407
	ah->config.rx_intr_mitigation = true;
408
	ah->config.pcieSerDesWrite = true;
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
427
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
428 429
}

430
static void ath9k_hw_init_defaults(struct ath_hw *ah)
431
{
432 433 434 435 436
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

437 438
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
439

440
	ah->atim_window = 0;
441 442 443
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
444 445
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
446
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
447
	ah->slottime = ATH9K_SLOT_TIME_9;
448
	ah->globaltxtimeout = (u32) -1;
449
	ah->power_mode = ATH9K_PM_UNDEFINED;
450 451
}

452
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
453
{
454
	struct ath_common *common = ath9k_hw_common(ah);
455 456 457
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
458
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
459 460 461

	sum = 0;
	for (i = 0; i < 3; i++) {
462
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
463
		sum += eeval;
464 465
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
466
	}
S
Sujith 已提交
467
	if (sum == 0 || sum == 0xffff * 3)
468 469 470 471 472
		return -EADDRNOTAVAIL;

	return 0;
}

473
static int ath9k_hw_post_init(struct ath_hw *ah)
474
{
S
Sujith Manoharan 已提交
475
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
476
	int ecode;
477

S
Sujith Manoharan 已提交
478
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
479 480 481
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
482

483 484 485 486 487
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
488

489
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
490 491
	if (ecode != 0)
		return ecode;
492

J
Joe Perches 已提交
493 494 495 496
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
497

498 499
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
500 501
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
502
		ath9k_hw_rf_free_ext_banks(ah);
503
		return ecode;
504
	}
505

506
	if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
S
Sujith 已提交
507
		ath9k_hw_ani_setup(ah);
508
		ath9k_hw_ani_init(ah);
509 510 511 512 513
	}

	return 0;
}

514
static void ath9k_hw_attach_ops(struct ath_hw *ah)
515
{
516 517 518 519
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
520 521
}

522 523
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
524
{
525
	struct ath_common *common = ath9k_hw_common(ah);
526
	int r = 0;
527

528 529
	ath9k_hw_read_revisions(ah);

530 531 532 533 534 535 536 537 538
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

539
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
540
		ath_err(common, "Couldn't reset chip\n");
541
		return -EIO;
542 543
	}

544
	if (AR_SREV_9462(ah))
545 546
		ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;

547 548 549
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

550
	ath9k_hw_attach_ops(ah);
551

552
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
553
		ath_err(common, "Couldn't wakeup chip\n");
554
		return -EIO;
555 556 557 558
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
559 560
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
561 562 563 564 565 566 567 568
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
569
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
570 571
		ah->config.serialize_regmode);

572 573 574 575 576
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

577 578 579 580 581 582 583 584 585 586
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
587
	case AR_SREV_VERSION_9330:
588
	case AR_SREV_VERSION_9485:
589
	case AR_SREV_VERSION_9340:
590
	case AR_SREV_VERSION_9462:
591 592
		break;
	default:
593 594 595
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
596
		return -EOPNOTSUPP;
597 598
	}

599 600
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
	    AR_SREV_9330(ah))
601 602
		ah->is_pciexpress = false;

603 604 605 606
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
607
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
608
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
609 610
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
611 612 613

	ath9k_hw_init_mode_regs(ah);

614
	if (!ah->is_pciexpress)
615 616
		ath9k_hw_disablepcie(ah);

617 618
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
619

620
	r = ath9k_hw_post_init(ah);
621
	if (r)
622
		return r;
623 624

	ath9k_hw_init_mode_gain_regs(ah);
625 626 627 628
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

629 630 631
	if (ah->is_pciexpress)
		ath9k_hw_aspm_init(ah);

632 633
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
634
		ath_err(common, "Failed to initialize MAC address\n");
635
		return r;
636 637
	}

638
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
639
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
640
	else
641
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
642

643 644 645 646
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
647

648 649
	common->state = ATH_HW_INITIALIZED;

650
	return 0;
651 652
}

653
int ath9k_hw_init(struct ath_hw *ah)
654
{
655 656
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
657

658 659 660 661 662 663 664 665 666
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
667 668
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
669
	case AR2427_DEVID_PCIE:
670
	case AR9300_DEVID_PCIE:
671
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
672
	case AR9300_DEVID_AR9330:
673
	case AR9300_DEVID_AR9340:
L
Luis R. Rodriguez 已提交
674
	case AR9300_DEVID_AR9580:
675
	case AR9300_DEVID_AR9462:
676 677 678 679
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
680 681
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
682 683
		return -EOPNOTSUPP;
	}
684

685 686
	ret = __ath9k_hw_init(ah);
	if (ret) {
687 688 689
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
690 691
		return ret;
	}
692

693
	return 0;
694
}
695
EXPORT_SYMBOL(ath9k_hw_init);
696

697
static void ath9k_hw_init_qos(struct ath_hw *ah)
698
{
S
Sujith 已提交
699 700
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
701 702
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
703

S
Sujith 已提交
704 705 706 707 708 709 710 711 712 713
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
714 715

	REGWRITE_BUFFER_FLUSH(ah);
716 717
}

718
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
719
{
720 721 722
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
723

724 725
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
726

727
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
728 729 730
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

731
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
732
			      struct ath9k_channel *chan)
733
{
734 735
	u32 pll;

736 737
	if (AR_SREV_9485(ah)) {

738 739 740 741 742 743 744
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
745

746 747 748 749 750 751
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
752 753

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
754 755 756
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
757
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
758
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
759

760
		/* program BB PLL phase_shift to 0x6 */
761
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
762 763 764 765
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
766
		udelay(1000);
767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
	} else if (AR_SREV_9340(ah)) {
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
			pll2_divint = 88;
			pll2_divfrac = 0;
			refdiv = 5;
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
			 (0x4 << 26) | (0x18 << 19);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
835
	}
836 837

	pll = ath9k_hw_compute_pll_control(ah, chan);
838

839
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
840

841
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
842 843
		udelay(1000);

844 845
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
846 847
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
848 849
	}

S
Sujith 已提交
850 851 852
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
853 854 855 856 857 858 859 860 861 862 863 864 865

	if (AR_SREV_9340(ah)) {
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
866 867
}

868
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
869
					  enum nl80211_iftype opmode)
870
{
871
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
872
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
873 874 875 876
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
877

878 879 880
	if (AR_SREV_9340(ah))
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

881 882 883 884 885 886
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
887

888 889 890 891 892 893
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
894

895 896 897 898
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
899

900
	if (opmode == NL80211_IFTYPE_AP)
901
		imr_reg |= AR_IMR_MIB;
902

S
Sujith 已提交
903 904
	ENABLE_REGWRITE_BUFFER(ah);

905
	REG_WRITE(ah, AR_IMR, imr_reg);
906 907
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
908

S
Sujith 已提交
909 910
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
911
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
912 913
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
914

S
Sujith 已提交
915 916
	REGWRITE_BUFFER_FLUSH(ah);

917 918 919 920 921 922
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
923 924
}

925 926 927 928 929 930 931
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

932
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
933
{
934 935 936
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
937 938
}

939
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
940
{
941 942 943 944 945 946 947 948 949 950
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
951
}
S
Sujith 已提交
952

953
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
954 955
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
956 957
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
958
		ah->globaltxtimeout = (u32) -1;
959 960 961
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
962
		ah->globaltxtimeout = tu;
963 964 965 966
		return true;
	}
}

967
void ath9k_hw_init_global_settings(struct ath_hw *ah)
968
{
969 970 971
	struct ath_common *common = ath9k_hw_common(ah);
	struct ieee80211_conf *conf = &common->hw->conf;
	const struct ath9k_channel *chan = ah->curchan;
972
	int acktimeout, ctstimeout;
973
	int slottime;
974
	int sifstime;
975 976
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
977

J
Joe Perches 已提交
978 979
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
980

981 982 983
	if (!chan)
		return;

984
	if (ah->misc_mode != 0)
985
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
986

987 988 989 990
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
	tx_lat = 54;

	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

		slottime = 13;
		sifstime = 32;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1004
		rx_lat = (rx_lat * 4) - 1;
1005 1006 1007 1008 1009 1010 1011
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

		slottime = 21;
		sifstime = 64;
	} else {
1012 1013 1014 1015 1016 1017 1018 1019
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1020 1021 1022 1023 1024 1025 1026 1027 1028
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
		if (IS_CHAN_5GHZ(chan))
			sifstime = 16;
		else
			sifstime = 10;
	}
1029

1030
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1031
	acktimeout = slottime + sifstime + 3 * ah->coverage_class;
1032
	ctstimeout = acktimeout;
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1044 1045
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1046
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1047
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1048 1049
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1050 1051 1052 1053 1054 1055 1056 1057

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1058
}
1059
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1060

S
Sujith 已提交
1061
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1062
{
1063 1064
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1065
	if (common->state < ATH_HW_INITIALIZED)
1066 1067
		goto free_hw;

1068
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1069 1070

free_hw:
1071
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1072
}
S
Sujith 已提交
1073
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1074 1075 1076 1077 1078

/*******/
/* INI */
/*******/

1079
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1093 1094 1095 1096
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1097
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1098
{
1099
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1100

S
Sujith 已提交
1101 1102
	ENABLE_REGWRITE_BUFFER(ah);

1103 1104 1105
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1106 1107
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1108

1109 1110 1111
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1112
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1113

S
Sujith 已提交
1114 1115
	REGWRITE_BUFFER_FLUSH(ah);

1116 1117 1118 1119 1120
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1121 1122
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1123

S
Sujith 已提交
1124
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1125

1126 1127 1128
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1129
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1130

1131 1132 1133
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1134 1135
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1136 1137 1138 1139 1140 1141 1142 1143
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1144 1145 1146 1147
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1148
	if (AR_SREV_9285(ah)) {
1149 1150 1151 1152
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1153 1154
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1155
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1156 1157 1158
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1159

S
Sujith 已提交
1160 1161
	REGWRITE_BUFFER_FLUSH(ah);

1162 1163
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1164 1165
}

1166
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1167
{
1168 1169
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1170 1171

	switch (opmode) {
1172
	case NL80211_IFTYPE_ADHOC:
1173
	case NL80211_IFTYPE_MESH_POINT:
1174
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1175
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1176
		break;
1177 1178 1179
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1180
	case NL80211_IFTYPE_STATION:
1181
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1182
		break;
1183
	default:
1184 1185
		if (!ah->is_monitoring)
			set = 0;
1186
		break;
S
Sujith 已提交
1187
	}
1188
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1189 1190
}

1191 1192
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1208
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1209 1210 1211 1212
{
	u32 rst_flags;
	u32 tmpReg;

1213
	if (AR_SREV_9100(ah)) {
1214 1215
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1216 1217 1218
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1219 1220
	ENABLE_REGWRITE_BUFFER(ah);

1221 1222 1223 1224 1225
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1237
			u32 val;
S
Sujith 已提交
1238
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1239 1240 1241 1242 1243 1244 1245

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1246 1247 1248 1249 1250 1251 1252
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

			ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1288
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1289 1290 1291

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1292 1293
	udelay(50);

1294
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1295
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1296 1297
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1310
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1311
{
S
Sujith 已提交
1312 1313
	ENABLE_REGWRITE_BUFFER(ah);

1314 1315 1316 1317 1318
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1319 1320 1321
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1322
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1323 1324
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1325
	REG_WRITE(ah, AR_RTC_RESET, 0);
1326

S
Sujith 已提交
1327 1328
	REGWRITE_BUFFER_FLUSH(ah);

1329 1330 1331 1332
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1333 1334
		REG_WRITE(ah, AR_RC, 0);

1335
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1336 1337 1338 1339

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1340 1341
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1342 1343
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1344
		return false;
1345 1346
	}

S
Sujith 已提交
1347 1348 1349
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1350
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1351
{
1352

1353 1354 1355 1356 1357
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1370 1371
}

1372
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1373
				struct ath9k_channel *chan)
1374
{
1375
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1376 1377 1378
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1379
		return false;
1380

1381
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1382
		return false;
1383

1384
	ah->chip_fullsleep = false;
S
Sujith 已提交
1385 1386
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1387

S
Sujith 已提交
1388
	return true;
1389 1390
}

1391
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1392
				    struct ath9k_channel *chan)
1393
{
1394
	struct ath_common *common = ath9k_hw_common(ah);
1395
	u32 qnum;
1396
	int r;
1397 1398 1399 1400 1401 1402 1403 1404
	bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
	bool band_switch, mode_diff;
	u8 ini_reloaded;

	band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
		      (ah->curchan->channelFlags & (CHANNEL_2GHZ |
						    CHANNEL_5GHZ));
	mode_diff = (chan->chanmode != ah->curchan->chanmode);
1405 1406 1407

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1408 1409
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1410 1411 1412 1413
			return false;
		}
	}

1414
	if (!ath9k_hw_rfbus_req(ah)) {
1415
		ath_err(common, "Could not kill baseband RX\n");
1416 1417 1418
		return false;
	}

1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
	if (edma && (band_switch || mode_diff)) {
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

		ath9k_hw_init_pll(ah, NULL);

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1431
	ath9k_hw_set_channel_regs(ah, chan);
1432

1433
	r = ath9k_hw_rf_set_freq(ah, chan);
1434
	if (r) {
1435
		ath_err(common, "Failed to set channel\n");
1436
		return false;
1437
	}
1438
	ath9k_hw_set_clockrate(ah);
1439
	ath9k_hw_apply_txpower(ah, chan);
1440
	ath9k_hw_rfbus_done(ah);
1441

S
Sujith 已提交
1442 1443 1444
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1445
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1446

1447
	if (edma && (band_switch || mode_diff)) {
1448
		ah->ah_flags |= AH_FASTCC;
1449 1450 1451 1452 1453 1454 1455
		if (band_switch || ini_reloaded)
			ah->eep_ops->set_board_values(ah, chan);

		ath9k_hw_init_bb(ah, chan);

		if (band_switch || ini_reloaded)
			ath9k_hw_init_cal(ah, chan);
1456
		ah->ah_flags &= ~AH_FASTCC;
1457 1458
	}

S
Sujith 已提交
1459 1460 1461
	return true;
}

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1476
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1477
{
1478 1479 1480
	int count = 50;
	u32 reg;

1481
	if (AR_SREV_9285_12_OR_LATER(ah))
1482 1483 1484 1485
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1486

1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1499

1500
	return false;
J
Johannes Berg 已提交
1501
}
1502
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1503

1504
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1505
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1506
{
1507
	struct ath_common *common = ath9k_hw_common(ah);
1508
	u32 saveLedState;
1509
	struct ath9k_channel *curchan = ah->curchan;
1510 1511
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1512
	u64 tsf = 0;
1513
	int i, r;
1514
	bool allow_fbs = false;
1515

1516
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1517
		return -EIO;
1518

1519
	if (curchan && !ah->chip_fullsleep)
1520 1521
		ath9k_hw_getnf(ah, curchan);

1522 1523 1524 1525 1526 1527 1528 1529 1530
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}
1531
	ah->noise = ath9k_hw_getchan_noise(ah, chan);
1532

1533
	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1534 1535
		bChannelChange = false;

1536 1537 1538 1539 1540 1541
	if (caldata &&
	    caldata->done_txiqcal_once &&
	    caldata->done_txclcal_once &&
	    caldata->rtt_hist.num_readings)
		allow_fbs = true;

1542
	if (bChannelChange &&
1543 1544 1545
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1546 1547 1548
	    (allow_fbs ||
	     ((chan->channelFlags & CHANNEL_ALL) ==
	      (ah->curchan->channelFlags & CHANNEL_ALL)))) {
L
Luis R. Rodriguez 已提交
1549
		if (ath9k_hw_channel_change(ah, chan)) {
1550
			ath9k_hw_loadnf(ah, ah->curchan);
1551
			ath9k_hw_start_nfcal(ah, true);
1552 1553
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1554
			return 0;
1555 1556 1557 1558 1559 1560 1561 1562 1563
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1564
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1565 1566
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1567 1568
		tsf = ath9k_hw_gettsf64(ah);

1569 1570 1571 1572 1573 1574
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1575 1576
	ah->paprd_table_write_done = false;

1577
	/* Only required on the first reset */
1578 1579 1580 1581 1582 1583 1584
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1585
	if (!ath9k_hw_chip_reset(ah, chan)) {
1586
		ath_err(common, "Chip reset failed\n");
1587
		return -EINVAL;
1588 1589
	}

1590
	/* Only required on the first reset */
1591 1592 1593 1594 1595 1596 1597 1598
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1599
	/* Restore TSF */
1600
	if (tsf)
S
Sujith 已提交
1601 1602
		ath9k_hw_settsf64(ah, tsf);

1603
	if (AR_SREV_9280_20_OR_LATER(ah))
1604
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1605

S
Sujith 已提交
1606 1607 1608
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1609
	r = ath9k_hw_process_ini(ah, chan);
1610 1611
	if (r)
		return r;
1612

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1641 1642 1643
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1644
	ath9k_hw_spur_mitigate_freq(ah, chan);
1645
	ah->eep_ops->set_board_values(ah, chan);
1646

S
Sujith 已提交
1647 1648
	ENABLE_REGWRITE_BUFFER(ah);

1649 1650
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1651 1652
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1653
		  | (ah->config.
1654
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1655
		  | ah->sta_id1_defaults);
1656
	ath_hw_setbssidmask(common);
1657
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1658
	ath9k_hw_write_associd(ah);
1659 1660 1661
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1662 1663
	REGWRITE_BUFFER_FLUSH(ah);

1664 1665
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1666
	r = ath9k_hw_rf_set_freq(ah, chan);
1667 1668
	if (r)
		return r;
1669

1670 1671
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1672 1673
	ENABLE_REGWRITE_BUFFER(ah);

1674 1675 1676
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1677 1678
	REGWRITE_BUFFER_FLUSH(ah);

1679
	ah->intr_txqs = 0;
1680
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1681 1682
		ath9k_hw_resettxqueue(ah, i);

1683
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1684
	ath9k_hw_ani_cache_ini_regs(ah);
1685 1686
	ath9k_hw_init_qos(ah);

1687
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1688
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1689

1690
	ath9k_hw_init_global_settings(ah);
1691

1692 1693 1694 1695 1696 1697 1698
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1699 1700
	}

1701
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1702 1703 1704 1705 1706

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1707
	if (ah->config.rx_intr_mitigation) {
1708 1709 1710 1711
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1712 1713 1714 1715 1716
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1717 1718
	ath9k_hw_init_bb(ah, chan);

1719
	if (caldata) {
1720
		caldata->done_txiqcal_once = false;
1721
		caldata->done_txclcal_once = false;
1722
		caldata->rtt_hist.num_readings = 0;
1723
	}
1724
	if (!ath9k_hw_init_cal(ah, chan))
1725
		return -EIO;
1726

1727 1728 1729
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

S
Sujith 已提交
1730
	ENABLE_REGWRITE_BUFFER(ah);
1731

1732
	ath9k_hw_restore_chainmask(ah);
1733 1734
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1735 1736
	REGWRITE_BUFFER_FLUSH(ah);

1737 1738 1739
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1740 1741 1742 1743
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1744
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1745
				"CFG Byte Swap Set 0x%x\n", mask);
1746 1747 1748 1749
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1750
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1751
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1752 1753
		}
	} else {
1754 1755 1756 1757 1758 1759 1760
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1761
#ifdef __BIG_ENDIAN
1762
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
1763 1764
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
1765
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1766 1767 1768
#endif
	}

1769
	if (ah->btcoex_hw.enabled)
1770 1771
		ath9k_hw_btcoex_enable(ah);

1772
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1773
		ar9003_hw_bb_watchdog_config(ah);
1774

1775 1776 1777
		ar9003_hw_disable_phy_restart(ah);
	}

1778 1779
	ath9k_hw_apply_gpio_override(ah);

1780
	return 0;
1781
}
1782
EXPORT_SYMBOL(ath9k_hw_reset);
1783

S
Sujith 已提交
1784 1785 1786 1787
/******************************/
/* Power Management (Chipset) */
/******************************/

1788 1789 1790 1791
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1792
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1793
{
S
Sujith 已提交
1794 1795
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1796
		if (AR_SREV_9462(ah)) {
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
			REG_WRITE(ah, AR_TIMER_MODE,
				  REG_READ(ah, AR_TIMER_MODE) & 0xFFFFFF00);
			REG_WRITE(ah, AR_NDP2_TIMER_MODE, REG_READ(ah,
				  AR_NDP2_TIMER_MODE) & 0xFFFFFF00);
			REG_WRITE(ah, AR_SLP32_INC,
				  REG_READ(ah, AR_SLP32_INC) & 0xFFF00000);
			/* xxx Required for WLAN only case ? */
			REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
			udelay(100);
		}

1808 1809 1810 1811
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
1812 1813
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

1814
		if (AR_SREV_9462(ah))
1815 1816
			udelay(100);

1817
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1818
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1819

1820
		/* Shutdown chip. Active low */
1821
		if (!AR_SREV_5416(ah) &&
1822
				!AR_SREV_9271(ah) && !AR_SREV_9462_10(ah)) {
1823 1824 1825
			REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
			udelay(2);
		}
S
Sujith 已提交
1826
	}
1827 1828

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1829
	REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1830 1831
}

1832 1833 1834 1835 1836
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1837
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1838
{
1839 1840
	u32 val;

S
Sujith 已提交
1841 1842
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1843
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1844

S
Sujith 已提交
1845
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1846
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1847 1848 1849
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859

			/* When chip goes into network sleep, it could be waken
			 * up by MCI_INT interrupt caused by BT's HW messages
			 * (LNA_xxx, CONT_xxx) which chould be in a very fast
			 * rate (~100us). This will cause chip to leave and
			 * re-enter network sleep mode frequently, which in
			 * consequence will have WLAN MCI HW to generate lots of
			 * SYS_WAKING and SYS_SLEEPING messages which will make
			 * BT CPU to busy to process.
			 */
1860
			if (AR_SREV_9462(ah)) {
1861 1862 1863 1864
				val = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_EN) &
					~AR_MCI_INTERRUPT_RX_HW_MSG_MASK;
				REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, val);
			}
1865 1866 1867 1868
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1869 1870
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1871

1872
			if (AR_SREV_9462(ah))
1873
				udelay(30);
1874 1875
		}
	}
1876 1877 1878 1879

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1880 1881
}

1882
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1883
{
S
Sujith 已提交
1884 1885
	u32 val;
	int i;
1886

1887 1888 1889 1890 1891 1892
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1893 1894 1895 1896 1897 1898 1899
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1900 1901
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1902 1903 1904 1905
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1906

S
Sujith 已提交
1907 1908 1909
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1910

S
Sujith 已提交
1911 1912 1913 1914 1915 1916 1917
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1918
		}
S
Sujith 已提交
1919
		if (i == 0) {
1920 1921 1922
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1923
			return false;
1924 1925 1926
		}
	}

S
Sujith 已提交
1927
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1928

S
Sujith 已提交
1929
	return true;
1930 1931
}

1932
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1933
{
1934
	struct ath_common *common = ath9k_hw_common(ah);
1935
	int status = true, setChip = true;
S
Sujith 已提交
1936 1937 1938 1939 1940 1941 1942
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1943 1944 1945
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1946 1947
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1948 1949 1950 1951 1952 1953 1954

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1955
		ah->chip_fullsleep = true;
S
Sujith 已提交
1956 1957 1958 1959
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1960
	default:
1961
		ath_err(common, "Unknown power mode %u\n", mode);
1962 1963
		return false;
	}
1964
	ah->power_mode = mode;
S
Sujith 已提交
1965

1966 1967 1968 1969 1970
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1971 1972 1973

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1974

S
Sujith 已提交
1975
	return status;
1976
}
1977
EXPORT_SYMBOL(ath9k_hw_setpower);
1978

S
Sujith 已提交
1979 1980 1981 1982
/*******************/
/* Beacon Handling */
/*******************/

1983
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1984 1985 1986
{
	int flags = 0;

S
Sujith 已提交
1987 1988
	ENABLE_REGWRITE_BUFFER(ah);

1989
	switch (ah->opmode) {
1990
	case NL80211_IFTYPE_ADHOC:
1991
	case NL80211_IFTYPE_MESH_POINT:
1992 1993
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1994 1995
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1996
		flags |= AR_NDP_TIMER_EN;
1997
	case NL80211_IFTYPE_AP:
1998 1999 2000 2001 2002
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2003 2004 2005
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2006
	default:
J
Joe Perches 已提交
2007 2008 2009
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
2010 2011
		return;
		break;
2012 2013
	}

2014 2015 2016 2017
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
2018

S
Sujith 已提交
2019 2020
	REGWRITE_BUFFER_FLUSH(ah);

2021 2022
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2023
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2024

2025
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2026
				    const struct ath9k_beacon_state *bs)
2027 2028
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2029
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2030
	struct ath_common *common = ath9k_hw_common(ah);
2031

S
Sujith 已提交
2032 2033
	ENABLE_REGWRITE_BUFFER(ah);

2034 2035 2036
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
2037
		  TU_TO_USEC(bs->bs_intval));
2038
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
2039
		  TU_TO_USEC(bs->bs_intval));
2040

S
Sujith 已提交
2041 2042
	REGWRITE_BUFFER_FLUSH(ah);

2043 2044 2045
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2046
	beaconintval = bs->bs_intval;
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
2060 2061 2062 2063
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
2064

S
Sujith 已提交
2065 2066
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2067 2068 2069
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2070

S
Sujith 已提交
2071 2072 2073
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2074

S
Sujith 已提交
2075 2076 2077 2078
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2079

S
Sujith 已提交
2080 2081
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2082

S
Sujith 已提交
2083 2084
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2085

S
Sujith 已提交
2086 2087
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2088 2089 2090
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2091

2092 2093
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2094
}
2095
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2096

S
Sujith 已提交
2097 2098 2099 2100
/*******************/
/* HW Capabilities */
/*******************/

2101 2102 2103 2104 2105 2106 2107 2108 2109
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

2110
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2111
{
2112
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2113
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2114
	struct ath_common *common = ath9k_hw_common(ah);
2115
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2116
	unsigned int chip_chainmask;
2117

2118
	u16 eeval;
2119
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2120

S
Sujith 已提交
2121
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2122
	regulatory->current_rd = eeval;
2123

2124
	if (ah->opmode != NL80211_IFTYPE_AP &&
2125
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2126 2127 2128 2129 2130
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
2131 2132
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2133
	}
2134

S
Sujith 已提交
2135
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2136
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2137 2138
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2139 2140 2141
		return -EINVAL;
	}

2142 2143
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2144

2145 2146
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2147

2148 2149 2150 2151 2152 2153 2154 2155 2156
	if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
		chip_chainmask = 1;
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2157
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2158 2159 2160 2161
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2162
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2163 2164 2165
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2166
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2167 2168
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2169
	else
2170
		/* Use rx_chainmask from EEPROM. */
2171
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2172

2173 2174
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2175 2176
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2177

2178
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2179

2180 2181 2182 2183
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2184 2185
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2186
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2187 2188 2189
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2190

2191 2192
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2193 2194
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2195 2196 2197 2198
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2199
	else if (AR_SREV_9285_12_OR_LATER(ah))
2200
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2201
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2202 2203 2204
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2205

S
Sujith 已提交
2206 2207 2208 2209 2210
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2211 2212
	}

2213
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2214 2215 2216 2217 2218 2219
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2220 2221

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2222
	}
S
Sujith 已提交
2223
#endif
2224
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2225 2226 2227
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2228

2229
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2230 2231 2232
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2233

2234 2235
	if (common->btcoex_enabled) {
		if (AR_SREV_9300_20_OR_LATER(ah)) {
2236
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
		} else if (AR_SREV_9280_20_OR_LATER(ah)) {
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;

			if (AR_SREV_9285(ah)) {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
				btcoex_hw->btpriority_gpio =
						ATH_BTPRIORITY_GPIO_9285;
			} else {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
			}
2251
		}
2252
	} else {
2253
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2254
	}
2255

2256
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2257
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2258
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
2259 2260
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2261 2262 2263
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2264
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2265
		pCap->txs_len = sizeof(struct ar9003_txs);
2266 2267
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2268
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2269 2270
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2271
		if (AR_SREV_9280_20(ah))
2272
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2273
	}
2274

2275 2276 2277
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2278 2279 2280
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2281
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2282 2283
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2284 2285 2286 2287 2288 2289 2290
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2291 2292 2293 2294 2295 2296
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2297
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2313

2314 2315 2316 2317 2318
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2331 2332 2333 2334 2335
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->enabled_cals |= TX_IQ_CAL;
		if (!AR_SREV_9330(ah))
			ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
	}
2336
	if (AR_SREV_9462(ah))
2337 2338
		pCap->hw_caps |= ATH9K_HW_CAP_RTT;

2339
	return 0;
2340 2341
}

S
Sujith 已提交
2342 2343 2344
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2345

2346
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2347 2348 2349 2350
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2351

S
Sujith 已提交
2352 2353 2354 2355 2356 2357
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2358

S
Sujith 已提交
2359
	gpio_shift = (gpio % 6) * 5;
2360

S
Sujith 已提交
2361 2362 2363 2364
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2365
	} else {
S
Sujith 已提交
2366 2367 2368 2369 2370
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2371 2372 2373
	}
}

2374
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2375
{
S
Sujith 已提交
2376
	u32 gpio_shift;
2377

2378
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2379

S
Sujith 已提交
2380 2381 2382 2383 2384 2385 2386
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2387

S
Sujith 已提交
2388
	gpio_shift = gpio << 1;
S
Sujith 已提交
2389 2390 2391 2392
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2393
}
2394
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2395

2396
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2397
{
2398 2399 2400
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2401
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2402
		return 0xffffffff;
2403

S
Sujith 已提交
2404 2405 2406 2407 2408
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2409 2410
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2411
	else if (AR_SREV_9271(ah))
2412
		return MS_REG_READ(AR9271, gpio) != 0;
2413
	else if (AR_SREV_9287_11_OR_LATER(ah))
2414
		return MS_REG_READ(AR9287, gpio) != 0;
2415
	else if (AR_SREV_9285_12_OR_LATER(ah))
2416
		return MS_REG_READ(AR9285, gpio) != 0;
2417
	else if (AR_SREV_9280_20_OR_LATER(ah))
2418 2419 2420
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2421
}
2422
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2423

2424
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2425
			 u32 ah_signal_type)
2426
{
S
Sujith 已提交
2427
	u32 gpio_shift;
2428

S
Sujith 已提交
2429 2430 2431 2432 2433 2434 2435
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2436

S
Sujith 已提交
2437
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2438 2439 2440 2441 2442
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2443
}
2444
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2445

2446
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2447
{
S
Sujith 已提交
2448 2449 2450 2451 2452 2453 2454
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2455 2456 2457
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2458 2459
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2460
}
2461
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2462

2463
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2464
{
S
Sujith 已提交
2465
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2466
}
2467
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2468

2469
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2470
{
S
Sujith 已提交
2471
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2472
}
2473
EXPORT_SYMBOL(ath9k_hw_setantenna);
2474

S
Sujith 已提交
2475 2476 2477 2478
/*********************/
/* General Operation */
/*********************/

2479
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2480
{
S
Sujith 已提交
2481 2482
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2483

S
Sujith 已提交
2484 2485 2486 2487
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2488

S
Sujith 已提交
2489
	return bits;
2490
}
2491
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2492

2493
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2494
{
S
Sujith 已提交
2495
	u32 phybits;
2496

S
Sujith 已提交
2497 2498
	ENABLE_REGWRITE_BUFFER(ah);

2499
	if (AR_SREV_9462(ah))
2500 2501
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2502 2503
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2504 2505 2506 2507 2508 2509
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2510

S
Sujith 已提交
2511
	if (phybits)
2512
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2513
	else
2514
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2515 2516

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2517
}
2518
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2519

2520
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2521
{
2522 2523 2524 2525 2526
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2527
}
2528
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2529

2530
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2531
{
2532
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2533
		return false;
2534

2535 2536 2537 2538 2539
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2540
}
2541
EXPORT_SYMBOL(ath9k_hw_disable);
2542

2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
				 ant_reduction, new_pwr, false);
}

2579
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2580
{
2581
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2582
	struct ath9k_channel *chan = ah->curchan;
2583
	struct ieee80211_channel *channel = chan->chan;
2584

2585
	reg->power_limit = min_t(int, limit, MAX_RATE_POWER);
2586
	if (test)
2587
		channel->max_power = MAX_RATE_POWER / 2;
2588

2589
	ath9k_hw_apply_txpower(ah, chan);
2590

2591 2592
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2593
}
2594
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2595

2596
void ath9k_hw_setopmode(struct ath_hw *ah)
2597
{
2598
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2599
}
2600
EXPORT_SYMBOL(ath9k_hw_setopmode);
2601

2602
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2603
{
S
Sujith 已提交
2604 2605
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2606
}
2607
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2608

2609
void ath9k_hw_write_associd(struct ath_hw *ah)
2610
{
2611 2612 2613 2614 2615
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2616
}
2617
EXPORT_SYMBOL(ath9k_hw_write_associd);
2618

2619 2620
#define ATH9K_MAX_TSF_READ 10

2621
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2622
{
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2634

2635
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2636

2637
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2638
}
2639
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2640

2641
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2642 2643
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2644
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2645
}
2646
EXPORT_SYMBOL(ath9k_hw_settsf64);
2647

2648
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2649
{
2650 2651
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2652 2653
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2654

S
Sujith 已提交
2655 2656
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2657
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2658

S
Sujith 已提交
2659
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2660 2661
{
	if (setting)
2662
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2663
	else
2664
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2665
}
2666
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2667

L
Luis R. Rodriguez 已提交
2668
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2669
{
L
Luis R. Rodriguez 已提交
2670
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2671 2672
	u32 macmode;

L
Luis R. Rodriguez 已提交
2673
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2674 2675 2676
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2677

S
Sujith 已提交
2678
	REG_WRITE(ah, AR_2040_MODE, macmode);
2679
}
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2726
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2727 2728 2729
{
	return REG_READ(ah, AR_TSF_L32);
}
2730
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2744 2745 2746
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2759
EXPORT_SYMBOL(ath_gen_timer_alloc);
2760

2761 2762
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2763
			      u32 trig_timeout,
2764
			      u32 timer_period)
2765 2766
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2767
	u32 tsf, timer_next;
2768 2769 2770 2771 2772 2773 2774

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2775 2776
	timer_next = tsf + trig_timeout;

J
Joe Perches 已提交
2777 2778 2779
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

2791
	if (AR_SREV_9462(ah)) {
2792
		/*
2793
		 * Starting from AR9462, each generic timer can select which tsf
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

2805 2806 2807 2808 2809
	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2810
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2811

2812
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2832
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2833 2834 2835 2836 2837 2838 2839 2840 2841

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2842
EXPORT_SYMBOL(ath_gen_timer_free);
2843 2844 2845 2846 2847 2848 2849 2850

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2851
	struct ath_common *common = ath9k_hw_common(ah);
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2866 2867
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2868 2869 2870 2871 2872 2873 2874
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2875 2876
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2877 2878 2879
		timer->trigger(timer->arg);
	}
}
2880
EXPORT_SYMBOL(ath_gen_timer_isr);
2881

2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2904 2905
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2906
	{ AR_SREV_VERSION_9300,         "9300" },
2907
	{ AR_SREV_VERSION_9330,         "9330" },
2908
	{ AR_SREV_VERSION_9340,		"9340" },
2909
	{ AR_SREV_VERSION_9485,         "9485" },
2910
	{ AR_SREV_VERSION_9462,         "9462" },
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2928
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2945
static const char *ath9k_hw_rf_name(u16 rf_version)
2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2957 2958 2959 2960 2961 2962

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2963
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);