hw.c 65.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93 94 95
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
96
	else
97 98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
103 104
}

105
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
106
{
107
	struct ath_common *common = ath9k_hw_common(ah);
108

109
	return usecs * common->clockrate;
S
Sujith 已提交
110
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

J
Joe Perches 已提交
125 126 127
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132 133 134 135 136 137 138 139 140 141 142 143 144

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

145
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
146 147
			     u16 flags, u16 *low,
			     u16 *high)
148
{
149
	struct ath9k_hw_capabilities *pCap = &ah->caps;
150

S
Sujith 已提交
151 152 153 154
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
155
	}
S
Sujith 已提交
156 157 158 159 160 161
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
162 163
}

164
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
165
			   u8 phy, int kbps,
S
Sujith 已提交
166 167
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
168
{
S
Sujith 已提交
169
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
170

S
Sujith 已提交
171 172
	if (kbps == 0)
		return 0;
173

174
	switch (phy) {
S
Sujith 已提交
175
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
176
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
177
		if (shortPreamble)
S
Sujith 已提交
178 179 180 181
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
182
	case WLAN_RC_PHY_OFDM:
183
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
184 185 186 187 188 189
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
190 191
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
207 208
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
209 210 211
		txTime = 0;
		break;
	}
212

S
Sujith 已提交
213 214
	return txTime;
}
215
EXPORT_SYMBOL(ath9k_hw_computetxtime);
216

217
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
218 219
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
220
{
S
Sujith 已提交
221
	int8_t extoff;
222

S
Sujith 已提交
223 224 225 226
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
227 228
	}

S
Sujith 已提交
229 230 231 232 233 234 235 236 237 238
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
239

S
Sujith 已提交
240 241
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
242
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
243
	centers->ext_center =
244
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
245 246
}

S
Sujith 已提交
247 248 249 250
/******************/
/* Chip Revisions */
/******************/

251
static void ath9k_hw_read_revisions(struct ath_hw *ah)
252
{
S
Sujith 已提交
253
	u32 val;
254

S
Sujith 已提交
255
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
256

S
Sujith 已提交
257 258
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
259 260 261
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
262
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
263 264
	} else {
		if (!AR_SREV_9100(ah))
265
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
266

267
		ah->hw_version.macRev = val & AR_SREV_REVISION;
268

269
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
270
			ah->is_pciexpress = true;
S
Sujith 已提交
271
	}
272 273
}

S
Sujith 已提交
274 275 276 277
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

278
static void ath9k_hw_disablepcie(struct ath_hw *ah)
279
{
280
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
281
		return;
282

S
Sujith 已提交
283 284 285 286 287 288 289 290 291
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
292

S
Sujith 已提交
293
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
294 295
}

296
/* This should work for all families including legacy */
297
static bool ath9k_hw_chip_test(struct ath_hw *ah)
298
{
299
	struct ath_common *common = ath9k_hw_common(ah);
300
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
301
	u32 regHold[2];
J
Joe Perches 已提交
302 303 304
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
305
	int i, j, loop_max;
306

307 308 309 310 311 312 313
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
314 315
		u32 addr = regAddr[i];
		u32 wrData, rdData;
316

S
Sujith 已提交
317 318 319 320 321 322
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
323 324 325
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
326 327 328 329 330 331 332 333
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
334 335 336
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
337 338
				return false;
			}
339
		}
S
Sujith 已提交
340
		REG_WRITE(ah, regAddr[i], regHold[i]);
341
	}
S
Sujith 已提交
342
	udelay(100);
343

344 345 346
	return true;
}

347
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
348 349
{
	int i;
350

351 352 353 354 355 356 357 358 359
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
360
	ah->config.enable_ani = true;
361

S
Sujith 已提交
362
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
363 364
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
365 366
	}

367 368 369 370 371
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
372
	ah->config.rx_intr_mitigation = true;
373
	ah->config.pcieSerDesWrite = true;
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
392
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
393 394
}

395
static void ath9k_hw_init_defaults(struct ath_hw *ah)
396
{
397 398 399 400 401 402
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

403 404
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
405

406
	ah->atim_window = 0;
407 408 409
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
410
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
411
	ah->slottime = 20;
412
	ah->globaltxtimeout = (u32) -1;
413
	ah->power_mode = ATH9K_PM_UNDEFINED;
414 415
}

416
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
417
{
418
	struct ath_common *common = ath9k_hw_common(ah);
419 420 421
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
422
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
423 424 425

	sum = 0;
	for (i = 0; i < 3; i++) {
426
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
427
		sum += eeval;
428 429
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
430
	}
S
Sujith 已提交
431
	if (sum == 0 || sum == 0xffff * 3)
432 433 434 435 436
		return -EADDRNOTAVAIL;

	return 0;
}

437
static int ath9k_hw_post_init(struct ath_hw *ah)
438
{
S
Sujith Manoharan 已提交
439
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
440
	int ecode;
441

S
Sujith Manoharan 已提交
442
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
443 444 445
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
446

447 448 449 450 451
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
452

453
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
454 455
	if (ecode != 0)
		return ecode;
456

J
Joe Perches 已提交
457 458 459 460
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
461

462 463
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
464 465
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
466
		ath9k_hw_rf_free_ext_banks(ah);
467
		return ecode;
468
	}
469

S
Sujith 已提交
470 471
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
472
		ath9k_hw_ani_init(ah);
473 474 475 476 477
	}

	return 0;
}

478
static void ath9k_hw_attach_ops(struct ath_hw *ah)
479
{
480 481 482 483
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
484 485
}

486 487
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
488
{
489
	struct ath_common *common = ath9k_hw_common(ah);
490
	int r = 0;
491

492 493
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
494

495 496
	ath9k_hw_read_revisions(ah);

497 498 499 500 501 502 503 504 505
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

506
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
507
		ath_err(common, "Couldn't reset chip\n");
508
		return -EIO;
509 510
	}

511 512 513
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

514
	ath9k_hw_attach_ops(ah);
515

516
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
517
		ath_err(common, "Couldn't wakeup chip\n");
518
		return -EIO;
519 520 521 522
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
523 524
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
525 526 527 528 529 530 531 532
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
533
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
534 535
		ah->config.serialize_regmode);

536 537 538 539 540
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

541 542 543 544 545 546 547 548 549 550 551 552 553
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9485:
		break;
	default:
554 555 556
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
557
		return -EOPNOTSUPP;
558 559
	}

560
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
561 562
		ah->is_pciexpress = false;

563 564 565 566
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
567
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
568
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
569 570
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
571 572 573

	ath9k_hw_init_mode_regs(ah);

574

575
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
576
		ath9k_hw_configpcipowersave(ah, 0, 0);
577 578 579
	else
		ath9k_hw_disablepcie(ah);

580 581
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
582

583
	r = ath9k_hw_post_init(ah);
584
	if (r)
585
		return r;
586 587

	ath9k_hw_init_mode_gain_regs(ah);
588 589 590 591
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

592 593
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
594
		ath_err(common, "Failed to initialize MAC address\n");
595
		return r;
596 597
	}

598
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
599
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
600
	else
601
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
602

603
	ah->bb_watchdog_timeout_ms = 25;
604

605 606
	common->state = ATH_HW_INITIALIZED;

607
	return 0;
608 609
}

610
int ath9k_hw_init(struct ath_hw *ah)
611
{
612 613
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
614

615 616 617 618 619 620 621 622 623
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
624 625
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
626
	case AR2427_DEVID_PCIE:
627
	case AR9300_DEVID_PCIE:
628
	case AR9300_DEVID_AR9485_PCIE:
629 630 631 632
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
633 634
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
635 636
		return -EOPNOTSUPP;
	}
637

638 639
	ret = __ath9k_hw_init(ah);
	if (ret) {
640 641 642
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
643 644
		return ret;
	}
645

646
	return 0;
647
}
648
EXPORT_SYMBOL(ath9k_hw_init);
649

650
static void ath9k_hw_init_qos(struct ath_hw *ah)
651
{
S
Sujith 已提交
652 653
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
654 655
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
656

S
Sujith 已提交
657 658 659 660 661 662 663 664 665 666
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
667 668

	REGWRITE_BUFFER_FLUSH(ah);
669 670
}

671
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
672
			      struct ath9k_channel *chan)
673
{
674 675 676 677 678 679
	u32 pll;

	if (AR_SREV_9485(ah))
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);

	pll = ath9k_hw_compute_pll_control(ah, chan);
680

681
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
682

683 684
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
685 686
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
687 688
	}

S
Sujith 已提交
689 690 691
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
692 693
}

694
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
695
					  enum nl80211_iftype opmode)
696
{
697
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
698 699 700 701
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
702

703 704 705 706 707 708
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
709

710 711 712 713 714 715
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
716

717 718 719 720
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
721

722
	if (opmode == NL80211_IFTYPE_AP)
723
		imr_reg |= AR_IMR_MIB;
724

S
Sujith 已提交
725 726
	ENABLE_REGWRITE_BUFFER(ah);

727
	REG_WRITE(ah, AR_IMR, imr_reg);
728 729
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
730

S
Sujith 已提交
731 732 733 734 735
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
736

S
Sujith 已提交
737 738
	REGWRITE_BUFFER_FLUSH(ah);

739 740 741 742 743 744
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
745 746
}

747
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
748
{
749 750 751
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
752 753
}

754
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
755
{
756 757 758 759 760 761 762 763 764 765
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
766
}
S
Sujith 已提交
767

768
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
769 770
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
771 772
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
773
		ah->globaltxtimeout = (u32) -1;
774 775 776
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
777
		ah->globaltxtimeout = tu;
778 779 780 781
		return true;
	}
}

782
void ath9k_hw_init_global_settings(struct ath_hw *ah)
783
{
784 785
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
786
	int slottime;
787 788
	int sifstime;

J
Joe Perches 已提交
789 790
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
791

792
	if (ah->misc_mode != 0)
S
Sujith 已提交
793
		REG_WRITE(ah, AR_PCU_MISC,
794
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
795 796 797 798 799 800

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

801 802 803
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
804 805 806 807 808 809 810 811 812 813 814

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

815
	ath9k_hw_setslottime(ah, ah->slottime);
816 817
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
818 819
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
820
}
821
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
822

S
Sujith 已提交
823
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
824
{
825 826
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
827
	if (common->state < ATH_HW_INITIALIZED)
828 829
		goto free_hw;

830
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
831 832

free_hw:
833
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
834
}
S
Sujith 已提交
835
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
836 837 838 839 840

/*******/
/* INI */
/*******/

841
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
842 843 844 845 846 847 848 849 850 851 852 853 854
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
855 856 857 858
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

859
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
860
{
861
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
862 863
	u32 regval;

S
Sujith 已提交
864 865
	ENABLE_REGWRITE_BUFFER(ah);

866 867 868
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
869 870 871 872
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
873

874 875 876
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
877 878 879
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
880 881
	REGWRITE_BUFFER_FLUSH(ah);

882 883 884 885 886
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
887 888
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
889

S
Sujith 已提交
890
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
891

892 893 894
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
895 896 897
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

898 899 900
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
901 902
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

903 904 905 906 907 908 909 910
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

911 912 913 914
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
915
	if (AR_SREV_9285(ah)) {
916 917 918 919
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
920 921
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
922
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
923 924 925
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
926

S
Sujith 已提交
927 928
	REGWRITE_BUFFER_FLUSH(ah);

929 930
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
931 932
}

933
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
934 935 936 937 938 939
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
940
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
941 942 943
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
944
		break;
945
	case NL80211_IFTYPE_ADHOC:
946
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
947 948 949
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
950
		break;
951
	case NL80211_IFTYPE_STATION:
S
Sujith 已提交
952
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
953
		break;
954 955 956 957
	default:
		if (ah->is_monitoring)
			REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
		break;
S
Sujith 已提交
958 959 960
	}
}

961 962
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

978
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
979 980 981 982
{
	u32 rst_flags;
	u32 tmpReg;

983 984 985 986 987 988 989 990
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
991 992
	ENABLE_REGWRITE_BUFFER(ah);

993 994 995 996 997
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1009
			u32 val;
S
Sujith 已提交
1010
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1011 1012 1013 1014 1015 1016 1017

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1018 1019 1020 1021 1022 1023 1024
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1025
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1026 1027 1028

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1029 1030
	udelay(50);

1031
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1032
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1033 1034
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1047
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1048
{
S
Sujith 已提交
1049 1050
	ENABLE_REGWRITE_BUFFER(ah);

1051 1052 1053 1054 1055
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1056 1057 1058
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1059
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1060 1061
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1062
	REG_WRITE(ah, AR_RTC_RESET, 0);
1063
	udelay(2);
1064

S
Sujith 已提交
1065 1066
	REGWRITE_BUFFER_FLUSH(ah);

1067 1068 1069 1070
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1071 1072
		REG_WRITE(ah, AR_RC, 0);

1073
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1074 1075 1076 1077

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1078 1079
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1080 1081
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1082
		return false;
1083 1084
	}

S
Sujith 已提交
1085 1086 1087
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1088
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1089
{
1090 1091 1092 1093 1094
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1107 1108
}

1109
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1110
				struct ath9k_channel *chan)
1111
{
1112
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1113 1114 1115
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1116
		return false;
1117

1118
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1119
		return false;
1120

1121
	ah->chip_fullsleep = false;
S
Sujith 已提交
1122 1123
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1124

S
Sujith 已提交
1125
	return true;
1126 1127
}

1128
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1129
				    struct ath9k_channel *chan)
1130
{
1131
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1132
	struct ath_common *common = ath9k_hw_common(ah);
1133
	struct ieee80211_channel *channel = chan->chan;
1134
	u32 qnum;
1135
	int r;
1136 1137 1138

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1139 1140
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1141 1142 1143 1144
			return false;
		}
	}

1145
	if (!ath9k_hw_rfbus_req(ah)) {
1146
		ath_err(common, "Could not kill baseband RX\n");
1147 1148 1149
		return false;
	}

1150
	ath9k_hw_set_channel_regs(ah, chan);
1151

1152
	r = ath9k_hw_rf_set_freq(ah, chan);
1153
	if (r) {
1154
		ath_err(common, "Failed to set channel\n");
1155
		return false;
1156
	}
1157
	ath9k_hw_set_clockrate(ah);
1158

1159
	ah->eep_ops->set_txpower(ah, chan,
1160
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1161 1162 1163
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1164
			     (u32) regulatory->power_limit), false);
1165

1166
	ath9k_hw_rfbus_done(ah);
1167

S
Sujith 已提交
1168 1169 1170
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1171
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1172 1173 1174 1175

	return true;
}

1176
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1177
{
1178 1179 1180
	int count = 50;
	u32 reg;

1181
	if (AR_SREV_9285_12_OR_LATER(ah))
1182 1183 1184 1185
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1186

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1199

1200
	return false;
J
Johannes Berg 已提交
1201
}
1202
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1203

1204
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1205
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1206
{
1207
	struct ath_common *common = ath9k_hw_common(ah);
1208
	u32 saveLedState;
1209
	struct ath9k_channel *curchan = ah->curchan;
1210 1211
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1212
	u64 tsf = 0;
1213
	int i, r;
1214

1215 1216
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1217

1218
	if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
1219
		ath9k_hw_abortpcurecv(ah);
1220
		if (!ath9k_hw_stopdmarecv(ah)) {
J
Joe Perches 已提交
1221
			ath_dbg(common, ATH_DBG_XMIT,
1222
				"Failed to stop receive dma\n");
1223 1224
			bChannelChange = false;
		}
1225 1226
	}

1227
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1228
		return -EIO;
1229

1230
	if (curchan && !ah->chip_fullsleep)
1231 1232
		ath9k_hw_getnf(ah, curchan);

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1243
	if (bChannelChange &&
1244 1245 1246
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1247
	    ((chan->channelFlags & CHANNEL_ALL) ==
1248
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1249
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1250

L
Luis R. Rodriguez 已提交
1251
		if (ath9k_hw_channel_change(ah, chan)) {
1252
			ath9k_hw_loadnf(ah, ah->curchan);
1253
			ath9k_hw_start_nfcal(ah, true);
1254 1255
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1256
			return 0;
1257 1258 1259 1260 1261 1262 1263 1264 1265
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1266
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1267 1268
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1269 1270
		tsf = ath9k_hw_gettsf64(ah);

1271 1272 1273 1274 1275 1276
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1277 1278
	ah->paprd_table_write_done = false;

1279
	/* Only required on the first reset */
1280 1281 1282 1283 1284 1285 1286
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1287
	if (!ath9k_hw_chip_reset(ah, chan)) {
1288
		ath_err(common, "Chip reset failed\n");
1289
		return -EINVAL;
1290 1291
	}

1292
	/* Only required on the first reset */
1293 1294 1295 1296 1297 1298 1299 1300
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1301
	/* Restore TSF */
1302
	if (tsf)
S
Sujith 已提交
1303 1304
		ath9k_hw_settsf64(ah, tsf);

1305
	if (AR_SREV_9280_20_OR_LATER(ah))
1306
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1307

S
Sujith 已提交
1308 1309 1310
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1311
	r = ath9k_hw_process_ini(ah, chan);
1312 1313
	if (r)
		return r;
1314

1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1343 1344 1345
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1346
	ath9k_hw_spur_mitigate_freq(ah, chan);
1347
	ah->eep_ops->set_board_values(ah, chan);
1348

S
Sujith 已提交
1349 1350
	ENABLE_REGWRITE_BUFFER(ah);

1351 1352
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1353 1354
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1355
		  | (ah->config.
1356
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1357
		  | ah->sta_id1_defaults);
1358
	ath_hw_setbssidmask(common);
1359
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1360
	ath9k_hw_write_associd(ah);
1361 1362 1363
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1364 1365
	REGWRITE_BUFFER_FLUSH(ah);

1366 1367
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1368
	r = ath9k_hw_rf_set_freq(ah, chan);
1369 1370
	if (r)
		return r;
1371

1372 1373
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1374 1375
	ENABLE_REGWRITE_BUFFER(ah);

1376 1377 1378
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1379 1380
	REGWRITE_BUFFER_FLUSH(ah);

1381 1382
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1383 1384
		ath9k_hw_resettxqueue(ah, i);

1385
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1386
	ath9k_hw_ani_cache_ini_regs(ah);
1387 1388
	ath9k_hw_init_qos(ah);

1389
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1390
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1391

1392
	ath9k_hw_init_global_settings(ah);
1393

1394
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1395
		ar9002_hw_update_async_fifo(ah);
1396
		ar9002_hw_enable_wep_aggregation(ah);
1397 1398
	}

1399 1400 1401 1402 1403 1404 1405
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1406
	if (ah->config.rx_intr_mitigation) {
1407 1408 1409 1410
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1411 1412 1413 1414 1415
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1416 1417
	ath9k_hw_init_bb(ah, chan);

1418
	if (!ath9k_hw_init_cal(ah, chan))
1419
		return -EIO;
1420

S
Sujith 已提交
1421
	ENABLE_REGWRITE_BUFFER(ah);
1422

1423
	ath9k_hw_restore_chainmask(ah);
1424 1425
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1426 1427
	REGWRITE_BUFFER_FLUSH(ah);

1428 1429 1430
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1431 1432 1433 1434
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1435
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1436
				"CFG Byte Swap Set 0x%x\n", mask);
1437 1438 1439 1440
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1441
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1442
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1443 1444
		}
	} else {
1445 1446 1447 1448 1449 1450 1451
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1452
#ifdef __BIG_ENDIAN
1453 1454
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1455 1456 1457
#endif
	}

1458
	if (ah->btcoex_hw.enabled)
1459 1460
		ath9k_hw_btcoex_enable(ah);

1461
	if (AR_SREV_9300_20_OR_LATER(ah))
1462
		ar9003_hw_bb_watchdog_config(ah);
1463

1464
	return 0;
1465
}
1466
EXPORT_SYMBOL(ath9k_hw_reset);
1467

S
Sujith 已提交
1468 1469 1470 1471
/******************************/
/* Power Management (Chipset) */
/******************************/

1472 1473 1474 1475
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1476
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1477
{
S
Sujith 已提交
1478 1479
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1480 1481 1482 1483
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1484 1485
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1486
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1487
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1488

1489
		/* Shutdown chip. Active low */
1490
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1491 1492
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1493
	}
1494 1495 1496 1497 1498

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1499 1500
}

1501 1502 1503 1504 1505
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1506
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1507
{
S
Sujith 已提交
1508 1509
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1510
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1511

S
Sujith 已提交
1512
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1513
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1514 1515 1516
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1517 1518 1519 1520
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1521 1522
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1523 1524
		}
	}
1525 1526 1527 1528

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1529 1530
}

1531
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1532
{
S
Sujith 已提交
1533 1534
	u32 val;
	int i;
1535

1536 1537 1538 1539 1540 1541
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1542 1543 1544 1545 1546 1547 1548
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1549 1550
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1551 1552 1553 1554
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1555

S
Sujith 已提交
1556 1557 1558
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1559

S
Sujith 已提交
1560 1561 1562 1563 1564 1565 1566
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1567
		}
S
Sujith 已提交
1568
		if (i == 0) {
1569 1570 1571
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1572
			return false;
1573 1574 1575
		}
	}

S
Sujith 已提交
1576
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1577

S
Sujith 已提交
1578
	return true;
1579 1580
}

1581
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1582
{
1583
	struct ath_common *common = ath9k_hw_common(ah);
1584
	int status = true, setChip = true;
S
Sujith 已提交
1585 1586 1587 1588 1589 1590 1591
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1592 1593 1594
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1595 1596
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1597 1598 1599 1600 1601 1602 1603

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1604
		ah->chip_fullsleep = true;
S
Sujith 已提交
1605 1606 1607 1608
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1609
	default:
1610
		ath_err(common, "Unknown power mode %u\n", mode);
1611 1612
		return false;
	}
1613
	ah->power_mode = mode;
S
Sujith 已提交
1614

1615 1616 1617 1618 1619
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1620 1621 1622

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1623

S
Sujith 已提交
1624
	return status;
1625
}
1626
EXPORT_SYMBOL(ath9k_hw_setpower);
1627

S
Sujith 已提交
1628 1629 1630 1631
/*******************/
/* Beacon Handling */
/*******************/

1632
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1633 1634 1635
{
	int flags = 0;

S
Sujith 已提交
1636 1637
	ENABLE_REGWRITE_BUFFER(ah);

1638
	switch (ah->opmode) {
1639
	case NL80211_IFTYPE_ADHOC:
1640
	case NL80211_IFTYPE_MESH_POINT:
1641 1642 1643 1644
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1645 1646
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1647
		flags |= AR_NDP_TIMER_EN;
1648
	case NL80211_IFTYPE_AP:
1649 1650 1651
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1652
				     ah->config.
1653
				     dma_beacon_response_time));
1654 1655
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1656
				     ah->config.
1657
				     sw_beacon_response_time));
1658 1659 1660
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1661
	default:
J
Joe Perches 已提交
1662 1663 1664
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1665 1666
		return;
		break;
1667 1668 1669 1670 1671 1672 1673
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1674 1675
	REGWRITE_BUFFER_FLUSH(ah);

1676 1677 1678 1679 1680 1681 1682
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1683
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1684

1685
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1686
				    const struct ath9k_beacon_state *bs)
1687 1688
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1689
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1690
	struct ath_common *common = ath9k_hw_common(ah);
1691

S
Sujith 已提交
1692 1693
	ENABLE_REGWRITE_BUFFER(ah);

1694 1695 1696 1697 1698 1699 1700
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1701 1702
	REGWRITE_BUFFER_FLUSH(ah);

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1720 1721 1722 1723
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1724

S
Sujith 已提交
1725 1726
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1727 1728 1729
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1730

S
Sujith 已提交
1731 1732 1733
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1734

S
Sujith 已提交
1735 1736 1737 1738
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1739

S
Sujith 已提交
1740 1741
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1742

S
Sujith 已提交
1743 1744
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1745

S
Sujith 已提交
1746 1747
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1748 1749 1750
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1751

1752 1753
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1754
}
1755
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1756

S
Sujith 已提交
1757 1758 1759 1760
/*******************/
/* HW Capabilities */
/*******************/

1761
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1762
{
1763
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1764
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1765
	struct ath_common *common = ath9k_hw_common(ah);
1766
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1767

S
Sujith 已提交
1768
	u16 capField = 0, eeval;
1769
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1770

S
Sujith 已提交
1771
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1772
	regulatory->current_rd = eeval;
1773

S
Sujith 已提交
1774
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1775
	if (AR_SREV_9285_12_OR_LATER(ah))
1776
		eeval |= AR9285_RDEXT_DEFAULT;
1777
	regulatory->current_rd_ext = eeval;
1778

S
Sujith 已提交
1779
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1780

1781
	if (ah->opmode != NL80211_IFTYPE_AP &&
1782
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1783 1784 1785 1786 1787
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1788 1789
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1790
	}
1791

S
Sujith 已提交
1792
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1793
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1794 1795
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1796 1797 1798
		return -EINVAL;
	}

1799 1800
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1801

1802 1803
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1804

S
Sujith 已提交
1805
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1806 1807 1808 1809
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1810
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1811 1812 1813
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1814 1815
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1816
		/* Use rx_chainmask from EEPROM. */
1817
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1818

1819
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1820

1821 1822 1823 1824
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

S
Sujith 已提交
1825 1826
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1827

S
Sujith 已提交
1828 1829
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1830

1831 1832
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1833
	if (ah->config.ht_enable)
S
Sujith 已提交
1834 1835 1836
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1837

S
Sujith 已提交
1838 1839 1840 1841 1842
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1843

S
Sujith 已提交
1844 1845 1846 1847 1848
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
1849

1850 1851 1852 1853
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
1854

1855 1856
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1857 1858
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1859
	else if (AR_SREV_9285_12_OR_LATER(ah))
1860
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1861
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1862 1863 1864
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1865

S
Sujith 已提交
1866 1867 1868 1869 1870
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1871 1872
	}

S
Sujith 已提交
1873 1874
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

1875
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1876 1877 1878 1879 1880 1881
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1882 1883

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1884
	}
S
Sujith 已提交
1885
#endif
1886
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1887 1888 1889
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1890

1891
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1892 1893 1894
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1895

1896
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
1897 1898 1899 1900 1901
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1902
	} else {
S
Sujith 已提交
1903 1904 1905
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1906 1907
	}

1908 1909 1910 1911
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
1912

1913
	if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
1914 1915
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1916

1917
		if (AR_SREV_9285(ah)) {
1918 1919
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1920
		} else {
1921
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1922
		}
1923
	} else {
1924
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1925
	}
1926

1927
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1928 1929 1930 1931
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1932 1933 1934
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1935
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1936
		pCap->txs_len = sizeof(struct ar9003_txs);
1937 1938
		if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1939 1940
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1941 1942 1943 1944 1945
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1946
	}
1947

1948 1949 1950
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1951 1952 1953
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

1954
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
1955 1956
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

1957 1958 1959 1960 1961 1962 1963
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
1964 1965 1966 1967 1968 1969
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


1970

1971 1972 1973 1974 1975
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

1988
	return 0;
1989 1990
}

S
Sujith 已提交
1991 1992 1993
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
1994

1995
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
1996 1997 1998 1999
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2000

S
Sujith 已提交
2001 2002 2003 2004 2005 2006
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2007

S
Sujith 已提交
2008
	gpio_shift = (gpio % 6) * 5;
2009

S
Sujith 已提交
2010 2011 2012 2013
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2014
	} else {
S
Sujith 已提交
2015 2016 2017 2018 2019
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2020 2021 2022
	}
}

2023
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2024
{
S
Sujith 已提交
2025
	u32 gpio_shift;
2026

2027
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2028

S
Sujith 已提交
2029 2030 2031 2032 2033 2034 2035
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2036

S
Sujith 已提交
2037
	gpio_shift = gpio << 1;
S
Sujith 已提交
2038 2039 2040 2041
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2042
}
2043
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2044

2045
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2046
{
2047 2048 2049
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2050
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2051
		return 0xffffffff;
2052

S
Sujith 已提交
2053 2054 2055 2056 2057
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2058 2059
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2060
	else if (AR_SREV_9271(ah))
2061
		return MS_REG_READ(AR9271, gpio) != 0;
2062
	else if (AR_SREV_9287_11_OR_LATER(ah))
2063
		return MS_REG_READ(AR9287, gpio) != 0;
2064
	else if (AR_SREV_9285_12_OR_LATER(ah))
2065
		return MS_REG_READ(AR9285, gpio) != 0;
2066
	else if (AR_SREV_9280_20_OR_LATER(ah))
2067 2068 2069
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2070
}
2071
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2072

2073
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2074
			 u32 ah_signal_type)
2075
{
S
Sujith 已提交
2076
	u32 gpio_shift;
2077

S
Sujith 已提交
2078 2079 2080 2081 2082 2083 2084
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2085

S
Sujith 已提交
2086
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2087 2088 2089 2090 2091
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2092
}
2093
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2094

2095
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2096
{
S
Sujith 已提交
2097 2098 2099 2100 2101 2102 2103
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2104 2105 2106
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2107 2108
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2109
}
2110
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2111

2112
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2113
{
S
Sujith 已提交
2114
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2115
}
2116
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2117

2118
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2119
{
S
Sujith 已提交
2120
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2121
}
2122
EXPORT_SYMBOL(ath9k_hw_setantenna);
2123

S
Sujith 已提交
2124 2125 2126 2127
/*********************/
/* General Operation */
/*********************/

2128
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2129
{
S
Sujith 已提交
2130 2131
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2132

S
Sujith 已提交
2133 2134 2135 2136
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2137

S
Sujith 已提交
2138
	return bits;
2139
}
2140
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2141

2142
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2143
{
S
Sujith 已提交
2144
	u32 phybits;
2145

S
Sujith 已提交
2146 2147
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2148 2149
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2150 2151 2152 2153 2154 2155
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2156

S
Sujith 已提交
2157 2158 2159 2160 2161 2162
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2163 2164

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2165
}
2166
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2167

2168
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2169
{
2170 2171 2172 2173 2174
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2175
}
2176
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2177

2178
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2179
{
2180
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2181
		return false;
2182

2183 2184 2185 2186 2187
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2188
}
2189
EXPORT_SYMBOL(ath9k_hw_disable);
2190

2191
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2192
{
2193
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2194
	struct ath9k_channel *chan = ah->curchan;
2195
	struct ieee80211_channel *channel = chan->chan;
2196

2197
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2198

2199
	ah->eep_ops->set_txpower(ah, chan,
2200
				 ath9k_regd_get_ctl(regulatory, chan),
2201 2202 2203
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2204
				 (u32) regulatory->power_limit), test);
2205
}
2206
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2207

2208
void ath9k_hw_setopmode(struct ath_hw *ah)
2209
{
2210
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2211
}
2212
EXPORT_SYMBOL(ath9k_hw_setopmode);
2213

2214
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2215
{
S
Sujith 已提交
2216 2217
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2218
}
2219
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2220

2221
void ath9k_hw_write_associd(struct ath_hw *ah)
2222
{
2223 2224 2225 2226 2227
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2228
}
2229
EXPORT_SYMBOL(ath9k_hw_write_associd);
2230

2231 2232
#define ATH9K_MAX_TSF_READ 10

2233
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2234
{
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2246

2247
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2248

2249
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2250
}
2251
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2252

2253
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2254 2255
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2256
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2257
}
2258
EXPORT_SYMBOL(ath9k_hw_settsf64);
2259

2260
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2261
{
2262 2263
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2264 2265
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2266

S
Sujith 已提交
2267 2268
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2269
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2270

S
Sujith 已提交
2271
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2272 2273
{
	if (setting)
2274
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2275
	else
2276
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2277
}
2278
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2279

L
Luis R. Rodriguez 已提交
2280
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2281
{
L
Luis R. Rodriguez 已提交
2282
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2283 2284
	u32 macmode;

L
Luis R. Rodriguez 已提交
2285
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2286 2287 2288
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2289

S
Sujith 已提交
2290
	REG_WRITE(ah, AR_2040_MODE, macmode);
2291
}
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2338
static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
{
	return REG_READ(ah, AR_TSF_L32);
}

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2355 2356 2357
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2370
EXPORT_SYMBOL(ath_gen_timer_alloc);
2371

2372 2373 2374 2375
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

J
Joe Perches 已提交
2386 2387 2388
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2412
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2413

2414
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2434
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2435 2436 2437 2438 2439 2440 2441 2442 2443

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2444
EXPORT_SYMBOL(ath_gen_timer_free);
2445 2446 2447 2448 2449 2450 2451 2452

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2453
	struct ath_common *common = ath9k_hw_common(ah);
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2468 2469
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2470 2471 2472 2473 2474 2475 2476
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2477 2478
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2479 2480 2481
		timer->trigger(timer->arg);
	}
}
2482
EXPORT_SYMBOL(ath_gen_timer_isr);
2483

2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2506 2507
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2508
	{ AR_SREV_VERSION_9300,         "9300" },
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2526
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2543
static const char *ath9k_hw_rf_name(u16 rf_version)
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2555 2556 2557 2558 2559 2560

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2561
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);