hw.c 78.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20
#include <linux/time.h>
21
#include <linux/bitops.h>
22 23
#include <asm/unaligned.h>

24
#include "hw.h"
25
#include "hw-ops.h"
26
#include "ar9003_mac.h"
27
#include "ar9003_mci.h"
28
#include "ar9003_phy.h"
29
#include "ath9k.h"
30

31
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32

33 34 35 36 37
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

38
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
39
{
40
	struct ath_common *common = ath9k_hw_common(ah);
41
	struct ath9k_channel *chan = ah->curchan;
42
	unsigned int clockrate;
43

44 45 46
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
47
	else if (!chan) /* should really check for CCK instead */
48
		clockrate = ATH9K_CLOCK_RATE_CCK;
49
	else if (IS_CHAN_2GHZ(chan))
50 51 52
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
53
	else
54 55
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

56 57 58
	if (chan) {
		if (IS_CHAN_HT40(chan))
			clockrate *= 2;
59
		if (IS_CHAN_HALF_RATE(chan))
60
			clockrate /= 2;
61
		if (IS_CHAN_QUARTER_RATE(chan))
62 63 64
			clockrate /= 4;
	}

65
	common->clockrate = clockrate;
S
Sujith 已提交
66 67
}

68
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
69
{
70
	struct ath_common *common = ath9k_hw_common(ah);
71

72
	return usecs * common->clockrate;
S
Sujith 已提交
73
}
74

S
Sujith 已提交
75
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
76 77 78
{
	int i;

S
Sujith 已提交
79 80 81
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
82 83 84 85 86
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
87

88
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
89 90
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
91

S
Sujith 已提交
92
	return false;
93
}
94
EXPORT_SYMBOL(ath9k_hw_wait);
95

96 97 98
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
F
Felix Fietkau 已提交
99
	hw_delay /= 10;
100 101 102 103 104 105 106 107 108

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

109
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
110 111 112 113 114 115 116 117 118 119 120 121 122
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

123 124 125 126 127 128 129 130 131 132 133 134
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

135
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
136
			   u8 phy, int kbps,
S
Sujith 已提交
137 138
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
139
{
S
Sujith 已提交
140
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
141

S
Sujith 已提交
142 143
	if (kbps == 0)
		return 0;
144

145
	switch (phy) {
S
Sujith 已提交
146
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
147
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
148
		if (shortPreamble)
S
Sujith 已提交
149 150 151 152
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
153
	case WLAN_RC_PHY_OFDM:
154
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
155 156 157 158 159 160
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
161 162
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
178 179
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
180 181 182
		txTime = 0;
		break;
	}
183

S
Sujith 已提交
184 185
	return txTime;
}
186
EXPORT_SYMBOL(ath9k_hw_computetxtime);
187

188
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
189 190
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
191
{
S
Sujith 已提交
192
	int8_t extoff;
193

S
Sujith 已提交
194 195 196 197
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
198 199
	}

200
	if (IS_CHAN_HT40PLUS(chan)) {
S
Sujith 已提交
201 202 203 204 205 206 207 208
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
209

S
Sujith 已提交
210 211
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
212
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
213
	centers->ext_center =
214
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
215 216
}

S
Sujith 已提交
217 218 219 220
/******************/
/* Chip Revisions */
/******************/

221
static void ath9k_hw_read_revisions(struct ath_hw *ah)
222
{
S
Sujith 已提交
223
	u32 val;
224

225 226 227 228
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
229 230 231 232 233 234 235 236 237
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
238 239 240 241 242
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
G
Gabor Juhos 已提交
243 244 245
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
246 247
	case AR9300_DEVID_AR953X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9531;
248 249
		if (ah->get_mac_revision)
			ah->hw_version.macRev = ah->get_mac_revision();
250
		return;
251 252
	}

S
Sujith 已提交
253
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254

S
Sujith 已提交
255 256
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
257 258 259
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
260

261
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
262 263 264 265
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
266 267
	} else {
		if (!AR_SREV_9100(ah))
268
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
269

270
		ah->hw_version.macRev = val & AR_SREV_REVISION;
271

272
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
273
			ah->is_pciexpress = true;
S
Sujith 已提交
274
	}
275 276
}

S
Sujith 已提交
277 278 279 280
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

281
static void ath9k_hw_disablepcie(struct ath_hw *ah)
282
{
283
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
284
		return;
285

S
Sujith 已提交
286 287 288 289 290 291 292 293 294
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295

S
Sujith 已提交
296
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297 298
}

299
/* This should work for all families including legacy */
300
static bool ath9k_hw_chip_test(struct ath_hw *ah)
301
{
302
	struct ath_common *common = ath9k_hw_common(ah);
303
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
304
	u32 regHold[2];
J
Joe Perches 已提交
305 306 307
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
308
	int i, j, loop_max;
309

310 311 312 313 314 315 316
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
317 318
		u32 addr = regAddr[i];
		u32 wrData, rdData;
319

S
Sujith 已提交
320 321 322 323 324 325
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
326 327 328
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
329 330 331 332 333 334 335 336
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
337 338 339
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
340 341
				return false;
			}
342
		}
S
Sujith 已提交
343
		REG_WRITE(ah, regAddr[i], regHold[i]);
344
	}
S
Sujith 已提交
345
	udelay(100);
346

347 348 349
	return true;
}

350
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
351
{
352 353
	struct ath_common *common = ath9k_hw_common(ah);

354 355
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
356 357
	ah->config.cwm_ignore_extcca = 0;
	ah->config.analog_shiftreg = 1;
358

S
Sujith 已提交
359
	ah->config.rx_intr_mitigation = true;
360

361 362 363 364 365 366 367 368
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->config.rimt_last = 500;
		ah->config.rimt_first = 2000;
	} else {
		ah->config.rimt_last = 250;
		ah->config.rimt_first = 700;
	}

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
386
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404

	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
		     !ah->is_pciexpress)) {
			ah->config.serialize_regmode = SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode = SER_REG_MODE_OFF;
		}
	}

	ath_dbg(common, RESET, "serialize_regmode is %d\n",
		ah->config.serialize_regmode);

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
405 406
}

407
static void ath9k_hw_init_defaults(struct ath_hw *ah)
408
{
409 410 411 412 413
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

414 415
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
416

417 418
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
			       AR_STA_ID1_MCAST_KSRCH;
419 420
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
421

422
	ah->slottime = ATH9K_SLOT_TIME_9;
423
	ah->globaltxtimeout = (u32) -1;
424
	ah->power_mode = ATH9K_PM_UNDEFINED;
425
	ah->htc_reset_init = true;
426 427 428 429 430 431 432 433 434

	ah->ani_function = ATH9K_ANI_ALL;
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
	else
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
435 436
}

437
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
438
{
439
	struct ath_common *common = ath9k_hw_common(ah);
440 441 442
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
443
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
444 445 446

	sum = 0;
	for (i = 0; i < 3; i++) {
447
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
448
		sum += eeval;
449 450
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
451
	}
S
Sujith 已提交
452
	if (sum == 0 || sum == 0xffff * 3)
453 454 455 456 457
		return -EADDRNOTAVAIL;

	return 0;
}

458
static int ath9k_hw_post_init(struct ath_hw *ah)
459
{
S
Sujith Manoharan 已提交
460
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
461
	int ecode;
462

S
Sujith Manoharan 已提交
463
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
464 465 466
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
467

468 469 470 471 472
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
473

474
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
475 476
	if (ecode != 0)
		return ecode;
477

478
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
479 480
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
481

482
	ath9k_hw_ani_init(ah);
483

484 485 486 487
	/*
	 * EEPROM needs to be initialized before we do this.
	 * This is required for regulatory compliance.
	 */
488
	if (AR_SREV_9300_20_OR_LATER(ah)) {
489 490
		u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
		if ((regdmn & 0xF0) == CTL_FCC) {
491 492
			ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
			ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
493 494 495
		}
	}

496 497 498
	return 0;
}

499
static int ath9k_hw_attach_ops(struct ath_hw *ah)
500
{
501 502 503 504 505
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
506 507
}

508 509
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
510
{
511
	struct ath_common *common = ath9k_hw_common(ah);
512
	int r = 0;
513

514 515
	ath9k_hw_read_revisions(ah);

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9330:
	case AR_SREV_VERSION_9485:
	case AR_SREV_VERSION_9340:
	case AR_SREV_VERSION_9462:
	case AR_SREV_VERSION_9550:
	case AR_SREV_VERSION_9565:
532
	case AR_SREV_VERSION_9531:
533 534 535 536 537 538 539 540
		break;
	default:
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
		return -EOPNOTSUPP;
	}

541 542 543 544 545
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
546 547 548 549 550
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->WARegVal = REG_READ(ah, AR_WA);
		ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
				 AR_WA_ASPM_TIMER_BASED_DISABLE);
	}
551

552
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
553
		ath_err(common, "Couldn't reset chip\n");
554
		return -EIO;
555 556
	}

557 558 559 560 561
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

562 563 564
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

565 566 567
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
568

569
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
570
		ath_err(common, "Couldn't wakeup chip\n");
571
		return -EIO;
572 573
	}

574
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
575
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
576 577
		ah->is_pciexpress = false;

578 579 580
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

581
	if (!ah->is_pciexpress)
582 583
		ath9k_hw_disablepcie(ah);

584
	r = ath9k_hw_post_init(ah);
585
	if (r)
586
		return r;
587 588

	ath9k_hw_init_mode_gain_regs(ah);
589 590 591 592
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

593 594
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
595
		ath_err(common, "Failed to initialize MAC address\n");
596
		return r;
597 598
	}

599
	ath9k_hw_init_hang_checks(ah);
600

601 602
	common->state = ATH_HW_INITIALIZED;

603
	return 0;
604 605
}

606
int ath9k_hw_init(struct ath_hw *ah)
607
{
608 609
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
610

611
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
612 613 614 615 616 617 618 619
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
620 621
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
622
	case AR2427_DEVID_PCIE:
623
	case AR9300_DEVID_PCIE:
624
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
625
	case AR9300_DEVID_AR9330:
626
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
627
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
628
	case AR9300_DEVID_AR9580:
629
	case AR9300_DEVID_AR9462:
630
	case AR9485_DEVID_AR1111:
631
	case AR9300_DEVID_AR9565:
632
	case AR9300_DEVID_AR953X:
633 634 635 636
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
637 638
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
639 640
		return -EOPNOTSUPP;
	}
641

642 643
	ret = __ath9k_hw_init(ah);
	if (ret) {
644 645 646
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
647 648
		return ret;
	}
649

650
	return 0;
651
}
652
EXPORT_SYMBOL(ath9k_hw_init);
653

654
static void ath9k_hw_init_qos(struct ath_hw *ah)
655
{
S
Sujith 已提交
656 657
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
658 659
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
660

S
Sujith 已提交
661 662 663 664 665 666 667 668 669 670
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
671 672

	REGWRITE_BUFFER_FLUSH(ah);
673 674
}

675
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
676
{
677 678 679
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

680 681 682
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
683

684 685
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

686
		udelay(100);
687

688 689 690 691 692 693 694 695
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

696
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
697 698 699
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

700
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
701
			      struct ath9k_channel *chan)
702
{
703 704
	u32 pll;

705
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
706 707 708 709 710 711 712
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
713

714 715 716 717 718 719
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
720 721

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
722 723 724
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
725
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
726
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
727

728
		/* program BB PLL phase_shift to 0x6 */
729
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
730 731 732 733
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
734
		udelay(1000);
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
768
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
769 770 771 772 773 774 775 776 777
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
778 779 780 781 782 783 784 785 786
			if (AR_SREV_9531(ah)) {
				pll2_divint = 0x1c;
				pll2_divfrac = 0xa3d2;
				refdiv = 1;
			} else {
				pll2_divint = 0x54;
				pll2_divfrac = 0x1eb85;
				refdiv = 3;
			}
787
		} else {
788 789 790 791 792 793 794 795 796
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
				pll2_divfrac = 0x26666;
				refdiv = 1;
			}
797 798 799
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
800 801 802 803
		if (AR_SREV_9531(ah))
			regval |= (0x1 << 22);
		else
			regval |= (0x1 << 16);
804 805 806 807 808 809 810 811
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
812
		if (AR_SREV_9340(ah))
813 814 815 816 817 818 819 820 821 822 823 824
			regval = (regval & 0x80071fff) |
				(0x1 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x18 << 19);
		else if (AR_SREV_9531(ah))
			regval = (regval & 0x01c00fff) |
				(0x1 << 31) |
				(0x2 << 29) |
				(0xa << 25) |
				(0x1 << 19) |
				(0x6 << 12);
825
		else
826 827 828 829 830
			regval = (regval & 0x80071fff) |
				(0x3 << 30) |
				(0x1 << 13) |
				(0x4 << 26) |
				(0x60 << 19);
831
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
832 833 834 835 836 837 838 839

		if (AR_SREV_9531(ah))
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
		else
			REG_WRITE(ah, AR_PHY_PLL_MODE,
				  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);

840
		udelay(1000);
841
	}
842 843

	pll = ath9k_hw_compute_pll_control(ah, chan);
844 845
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
846
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
847

848 849
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
850 851
		udelay(1000);

852 853
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
854 855
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
856 857
	}

S
Sujith 已提交
858 859 860
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
861

862
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
863 864 865 866 867 868 869 870 871 872 873
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
874 875
}

876
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
877
					  enum nl80211_iftype opmode)
878
{
879
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
880
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
881 882 883 884
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
885

886
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah))
887 888
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

889 890 891 892 893 894
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
895

896 897 898 899 900 901
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
902

903 904 905 906
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
907

S
Sujith 已提交
908 909
	ENABLE_REGWRITE_BUFFER(ah);

910
	REG_WRITE(ah, AR_IMR, imr_reg);
911 912
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
913

S
Sujith 已提交
914 915
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
916
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
917 918
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
919

S
Sujith 已提交
920 921
	REGWRITE_BUFFER_FLUSH(ah);

922 923 924 925 926 927
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
928 929
}

930 931 932 933 934 935 936
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

937
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
938
{
939 940 941
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
942 943
}

944
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
945
{
946 947 948 949 950 951 952 953 954 955
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
956
}
S
Sujith 已提交
957

958
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
959 960
{
	if (tu > 0xFFFF) {
961 962
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
963
		ah->globaltxtimeout = (u32) -1;
964 965 966
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
967
		ah->globaltxtimeout = tu;
968 969 970 971
		return true;
	}
}

972
void ath9k_hw_init_global_settings(struct ath_hw *ah)
973
{
974 975
	struct ath_common *common = ath9k_hw_common(ah);
	const struct ath9k_channel *chan = ah->curchan;
976
	int acktimeout, ctstimeout, ack_offset = 0;
977
	int slottime;
978
	int sifstime;
979 980
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
981

982
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
983
		ah->misc_mode);
984

985 986 987
	if (!chan)
		return;

988
	if (ah->misc_mode != 0)
989
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
990

991 992 993 994
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
995 996
	tx_lat = 54;

997 998 999 1000 1001
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

1002 1003 1004 1005 1006 1007 1008
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

1009
		sifstime = 32;
1010
		ack_offset = 16;
1011 1012 1013
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1014
		rx_lat = (rx_lat * 4) - 1;
1015 1016 1017 1018
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

1019
		sifstime = 64;
1020
		ack_offset = 32;
1021 1022
		slottime = 21;
	} else {
1023 1024 1025 1026 1027 1028 1029 1030
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1031 1032 1033 1034 1035
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1036

1037
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1038 1039
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
1040
	ctstimeout = acktimeout;
1041 1042 1043

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1044
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1045 1046 1047 1048
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1049
	if (IS_CHAN_2GHZ(chan) &&
1050
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1051
		acktimeout += 64 - sifstime - ah->slottime;
1052 1053 1054
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1055 1056
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1057
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1058
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1059 1060
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1061 1062 1063 1064 1065 1066 1067 1068

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1069
}
1070
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1071

S
Sujith 已提交
1072
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1073
{
1074 1075
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1076
	if (common->state < ATH_HW_INITIALIZED)
1077
		return;
1078

1079
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1080
}
S
Sujith 已提交
1081
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1082 1083 1084 1085 1086

/*******/
/* INI */
/*******/

1087
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1088 1089 1090
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

F
Felix Fietkau 已提交
1091
	if (IS_CHAN_2GHZ(chan))
1092 1093 1094 1095 1096 1097 1098
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1099 1100 1101 1102
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1103
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1104
{
1105
	struct ath_common *common = ath9k_hw_common(ah);
1106
	int txbuf_size;
S
Sujith 已提交
1107

S
Sujith 已提交
1108 1109
	ENABLE_REGWRITE_BUFFER(ah);

1110 1111 1112
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1113 1114
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1115

1116 1117 1118
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1119
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1120

S
Sujith 已提交
1121 1122
	REGWRITE_BUFFER_FLUSH(ah);

1123 1124 1125 1126 1127
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1128 1129
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1130

S
Sujith 已提交
1131
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1132

1133 1134 1135
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1136
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1137

1138 1139 1140
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1141 1142
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1143 1144 1145 1146 1147 1148 1149 1150
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1151 1152 1153 1154
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1155
	if (AR_SREV_9285(ah)) {
1156 1157 1158 1159
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1160 1161 1162 1163 1164 1165
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1166
	}
1167

1168 1169 1170
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1171 1172
	REGWRITE_BUFFER_FLUSH(ah);

1173 1174
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1175 1176
}

1177
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1178
{
1179 1180
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1181 1182

	switch (opmode) {
1183
	case NL80211_IFTYPE_ADHOC:
1184
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1185
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1186
		break;
1187
	case NL80211_IFTYPE_MESH_POINT:
1188 1189 1190
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1191
	case NL80211_IFTYPE_STATION:
1192
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1193
		break;
1194
	default:
1195 1196
		if (!ah->is_monitoring)
			set = 0;
1197
		break;
S
Sujith 已提交
1198
	}
1199
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1200 1201
}

1202 1203
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
/* AR9330 WAR:
 * call external reset function to reset WMAC if:
 * - doing a cold reset
 * - we have pending frames in the TX queues.
 */
static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
{
	int i, npend = 0;

	for (i = 0; i < AR_NUM_QCU; i++) {
		npend = ath9k_hw_numtxpending(ah, i);
		if (npend)
			break;
	}

	if (ah->external_reset &&
	    (npend || type == ATH9K_RESET_COLD)) {
		int reset_err = 0;

		ath_dbg(ath9k_hw_common(ah), RESET,
			"reset MAC via external reset\n");

		reset_err = ah->external_reset();
		if (reset_err) {
			ath_err(ath9k_hw_common(ah),
				"External reset failed, err=%d\n",
				reset_err);
			return false;
		}

		REG_WRITE(ah, AR_RTC_RESET, 1);
	}

	return true;
}

1255
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1256 1257 1258 1259
{
	u32 rst_flags;
	u32 tmpReg;

1260
	if (AR_SREV_9100(ah)) {
1261 1262
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1263 1264 1265
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1266 1267
	ENABLE_REGWRITE_BUFFER(ah);

1268 1269 1270 1271 1272
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1273 1274 1275 1276 1277 1278 1279 1280
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1281 1282 1283 1284 1285 1286 1287
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1288
			u32 val;
S
Sujith 已提交
1289
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1290 1291 1292 1293 1294 1295 1296

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1297 1298 1299 1300 1301 1302 1303
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1304
	if (AR_SREV_9330(ah)) {
1305 1306
		if (!ath9k_hw_ar9330_reset_war(ah, type))
			return false;
1307 1308
	}

1309
	if (ath9k_hw_mci_is_enabled(ah))
1310
		ar9003_mci_check_gpm_offset(ah);
1311

1312
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1313 1314 1315

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith Manoharan 已提交
1316 1317 1318
	if (AR_SREV_9300_20_OR_LATER(ah))
		udelay(50);
	else if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
1319
		mdelay(10);
S
Sujith Manoharan 已提交
1320 1321
	else
		udelay(100);
S
Sujith 已提交
1322

1323
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1324
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1325
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1338
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1339
{
S
Sujith 已提交
1340 1341
	ENABLE_REGWRITE_BUFFER(ah);

1342 1343 1344 1345 1346
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1347 1348 1349
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1350
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1351 1352
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1353
	REG_WRITE(ah, AR_RTC_RESET, 0);
1354

S
Sujith 已提交
1355 1356
	REGWRITE_BUFFER_FLUSH(ah);

1357
	udelay(2);
1358 1359

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1360 1361
		REG_WRITE(ah, AR_RC, 0);

1362
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1363 1364 1365 1366

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1367 1368
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1369
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1370
		return false;
1371 1372
	}

S
Sujith 已提交
1373 1374 1375
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1376
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1377
{
1378
	bool ret = false;
1379

1380 1381 1382 1383 1384
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1385 1386 1387
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1388 1389 1390
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1391 1392
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1393
		ret = ath9k_hw_set_reset_power_on(ah);
1394
		if (ret)
1395
			ah->reset_power_on = true;
1396
		break;
S
Sujith 已提交
1397 1398
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1399 1400
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1401
	default:
1402
		break;
S
Sujith 已提交
1403
	}
1404 1405

	return ret;
1406 1407
}

1408
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1409
				struct ath9k_channel *chan)
1410
{
1411 1412 1413 1414 1415 1416 1417
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1418 1419 1420
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1421 1422

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1423
		return false;
1424

1425
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1426
		return false;
1427

1428
	ah->chip_fullsleep = false;
1429 1430 1431

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1432
	ath9k_hw_init_pll(ah, chan);
1433

S
Sujith 已提交
1434
	return true;
1435 1436
}

1437
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1438
				    struct ath9k_channel *chan)
1439
{
1440
	struct ath_common *common = ath9k_hw_common(ah);
1441 1442
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1443
	u8 ini_reloaded = 0;
1444
	u32 qnum;
1445
	int r;
1446

1447
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1448 1449 1450
		u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
		band_switch = !!(flags_diff & CHANNEL_5GHZ);
		mode_diff = !!(flags_diff & ~CHANNEL_HT);
1451
	}
1452 1453 1454

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1455
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1456
				"Transmit frames pending on queue %d\n", qnum);
1457 1458 1459 1460
			return false;
		}
	}

1461
	if (!ath9k_hw_rfbus_req(ah)) {
1462
		ath_err(common, "Could not kill baseband RX\n");
1463 1464 1465
		return false;
	}

1466
	if (band_switch || mode_diff) {
1467 1468 1469
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1470 1471
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1472 1473 1474 1475 1476 1477 1478

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1479
	ath9k_hw_set_channel_regs(ah, chan);
1480

1481
	r = ath9k_hw_rf_set_freq(ah, chan);
1482
	if (r) {
1483
		ath_err(common, "Failed to set channel\n");
1484
		return false;
1485
	}
1486
	ath9k_hw_set_clockrate(ah);
1487
	ath9k_hw_apply_txpower(ah, chan, false);
1488

F
Felix Fietkau 已提交
1489
	ath9k_hw_set_delta_slope(ah, chan);
1490
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1491

1492 1493
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1494

1495 1496
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1497

1498 1499 1500
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1501
		ah->ah_flags &= ~AH_FASTCC;
1502 1503
	}

S
Sujith 已提交
1504 1505 1506
	return true;
}

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
void ath9k_hw_check_nav(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);
	u32 val;

	val = REG_READ(ah, AR_NAV);
	if (val != 0xdeadbeef && val > 0x7fff) {
		ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
		REG_WRITE(ah, AR_NAV, 0);
	}
}
EXPORT_SYMBOL(ath9k_hw_check_nav);

1534
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1535
{
1536
	int count = 50;
1537
	u32 reg, last_val;
1538

1539 1540 1541
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1542
	if (AR_SREV_9285_12_OR_LATER(ah))
1543 1544
		return true;

1545
	last_val = REG_READ(ah, AR_OBS_BUS_1);
1546 1547
	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
1548 1549
		if (reg != last_val)
			return true;
J
Johannes Berg 已提交
1550

1551
		udelay(1);
1552
		last_val = reg;
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1565

1566
	return false;
J
Johannes Berg 已提交
1567
}
1568
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1569

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else {
		ah->sw_mgmt_crypto = true;
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1598
	REG_RMW(ah, AR_STA_ID1, macStaId1
1599
		  | AR_STA_ID1_RTS_USE_DEF
1600 1601
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1658
			 AR_SREV_9550(ah) || AR_SREV_9531(ah))
1659 1660 1661 1662 1663 1664 1665
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1666 1667 1668 1669 1670 1671 1672
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1673
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1688 1689 1690 1691
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1692
	/*
F
Felix Fietkau 已提交
1693
	 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
1694
	 */
F
Felix Fietkau 已提交
1695
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1696
	    ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
F
Felix Fietkau 已提交
1697
		goto fail;
1698 1699 1700 1701 1702 1703 1704 1705

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1706
	if (AR_SREV_9462(ah) && (ah->caldata &&
1707 1708 1709
				 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
1710 1711 1712 1713 1714 1715 1716 1717 1718
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1719
	if (ath9k_hw_mci_is_enabled(ah))
1720
		ar9003_mci_2g5g_switch(ah, false);
1721

1722 1723 1724
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1725 1726 1727 1728 1729 1730 1731 1732
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1733
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1734
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1735
{
1736
	struct ath_common *common = ath9k_hw_common(ah);
1737
	struct timespec ts;
1738 1739 1740
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1741
	u64 tsf = 0;
1742
	s64 usec = 0;
1743
	int r;
1744
	bool start_mci_reset = false;
1745 1746
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1747
	if (ath9k_hw_mci_is_enabled(ah)) {
1748 1749 1750
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1751 1752
	}

1753
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1754
		return -EIO;
1755

1756 1757
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1758

1759
	ah->caldata = caldata;
1760
	if (caldata && (chan->channel != caldata->channel ||
F
Felix Fietkau 已提交
1761
			chan->channelFlags != caldata->channelFlags)) {
1762 1763 1764
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1765
	} else if (caldata) {
1766
		clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
1767
	}
1768
	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
1769

1770 1771 1772 1773
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1774 1775
	}

S
Sujith Manoharan 已提交
1776
	if (ath9k_hw_mci_is_enabled(ah))
1777
		ar9003_mci_stop_bt(ah, save_fullsleep);
1778

1779 1780 1781 1782 1783 1784
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

1785 1786 1787
	/* Save TSF before chip reset, a cold reset clears it */
	tsf = ath9k_hw_gettsf64(ah);
	getrawmonotonic(&ts);
1788
	usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000;
S
Sujith 已提交
1789

1790 1791 1792 1793 1794 1795
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1796 1797
	ah->paprd_table_write_done = false;

1798
	/* Only required on the first reset */
1799 1800 1801 1802 1803 1804 1805
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1806
	if (!ath9k_hw_chip_reset(ah, chan)) {
1807
		ath_err(common, "Chip reset failed\n");
1808
		return -EINVAL;
1809 1810
	}

1811
	/* Only required on the first reset */
1812 1813 1814 1815 1816 1817 1818 1819
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1820
	/* Restore TSF */
1821
	getrawmonotonic(&ts);
1822
	usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000 - usec;
1823
	ath9k_hw_settsf64(ah, tsf + usec);
S
Sujith 已提交
1824

1825
	if (AR_SREV_9280_20_OR_LATER(ah))
1826
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1827

S
Sujith 已提交
1828 1829 1830
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1831
	r = ath9k_hw_process_ini(ah, chan);
1832 1833
	if (r)
		return r;
1834

1835 1836
	ath9k_hw_set_rfmode(ah, chan);

S
Sujith Manoharan 已提交
1837
	if (ath9k_hw_mci_is_enabled(ah))
1838 1839
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1851
	ath9k_hw_init_mfp(ah);
1852

F
Felix Fietkau 已提交
1853
	ath9k_hw_set_delta_slope(ah, chan);
1854
	ath9k_hw_spur_mitigate_freq(ah, chan);
1855
	ah->eep_ops->set_board_values(ah, chan);
1856

1857
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1858

1859
	r = ath9k_hw_rf_set_freq(ah, chan);
1860 1861
	if (r)
		return r;
1862

1863 1864
	ath9k_hw_set_clockrate(ah);

1865
	ath9k_hw_init_queues(ah);
1866
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1867
	ath9k_hw_ani_cache_ini_regs(ah);
1868 1869
	ath9k_hw_init_qos(ah);

1870
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1871
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1872

1873
	ath9k_hw_init_global_settings(ah);
1874

1875 1876 1877 1878 1879 1880 1881
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1882 1883
	}

1884
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1885 1886 1887

	ath9k_hw_set_dma(ah);

1888 1889
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
1890

S
Sujith 已提交
1891
	if (ah->config.rx_intr_mitigation) {
1892 1893
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
1894 1895
	}

1896 1897 1898 1899 1900
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1901 1902
	ath9k_hw_init_bb(ah, chan);

1903
	if (caldata) {
1904 1905
		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
1906
	}
1907
	if (!ath9k_hw_init_cal(ah, chan))
1908
		return -EIO;
1909

S
Sujith Manoharan 已提交
1910
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
1911
		return -EIO;
1912

S
Sujith 已提交
1913
	ENABLE_REGWRITE_BUFFER(ah);
1914

1915
	ath9k_hw_restore_chainmask(ah);
1916 1917
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1918 1919
	REGWRITE_BUFFER_FLUSH(ah);

1920
	ath9k_hw_init_desc(ah);
1921

1922
	if (ath9k_hw_btcoex_is_enabled(ah))
1923 1924
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
1925
	if (ath9k_hw_mci_is_enabled(ah))
1926
		ar9003_mci_check_bt(ah);
1927

1928 1929 1930
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

1931
	if (AR_SREV_9300_20_OR_LATER(ah))
1932
		ar9003_hw_bb_watchdog_config(ah);
1933 1934

	if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
1935 1936
		ar9003_hw_disable_phy_restart(ah);

1937 1938
	ath9k_hw_apply_gpio_override(ah);

1939
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
1940 1941
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

1942
	return 0;
1943
}
1944
EXPORT_SYMBOL(ath9k_hw_reset);
1945

S
Sujith 已提交
1946 1947 1948 1949
/******************************/
/* Power Management (Chipset) */
/******************************/

1950 1951 1952 1953
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1954
static void ath9k_set_power_sleep(struct ath_hw *ah)
1955
{
S
Sujith 已提交
1956
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1957

1958
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
1959 1960 1961
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
1962 1963 1964 1965
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
1966

1967 1968 1969 1970 1971 1972
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

1973
	if (ath9k_hw_mci_is_enabled(ah))
1974
		udelay(100);
1975

1976 1977
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1978

1979 1980 1981 1982
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
1983
	}
1984 1985

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1986 1987
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1988 1989
}

1990 1991 1992 1993 1994
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1995
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
1996
{
1997
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1998

S
Sujith 已提交
1999
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2000

2001 2002 2003 2004 2005
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
2006

2007 2008 2009 2010 2011 2012 2013 2014 2015
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
2016 2017 2018
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
2019 2020 2021 2022
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
2023
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
2024

2025
		if (ath9k_hw_mci_is_enabled(ah))
2026
			udelay(30);
2027
	}
2028 2029 2030 2031

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2032 2033
}

2034
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
2035
{
S
Sujith 已提交
2036 2037
	u32 val;
	int i;
2038

2039 2040 2041 2042 2043 2044
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2045 2046 2047 2048
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2049
		}
2050 2051 2052 2053 2054 2055 2056 2057 2058
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
2059
	if (AR_SREV_9100(ah))
S
Sujith Manoharan 已提交
2060
		mdelay(10);
2061 2062
	else
		udelay(50);
2063

2064 2065 2066 2067 2068
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2069 2070
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2071 2072 2073 2074 2075 2076
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2077 2078
	}

2079 2080 2081
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2082
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2083

S
Sujith 已提交
2084
	return true;
2085 2086
}

2087
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2088
{
2089
	struct ath_common *common = ath9k_hw_common(ah);
2090
	int status = true;
S
Sujith 已提交
2091 2092 2093 2094 2095 2096 2097
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2098 2099 2100
	if (ah->power_mode == mode)
		return status;

2101
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2102
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2103 2104 2105

	switch (mode) {
	case ATH9K_PM_AWAKE:
2106
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2107 2108
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2109
		if (ath9k_hw_mci_is_enabled(ah))
2110
			ar9003_mci_set_full_sleep(ah);
2111

2112
		ath9k_set_power_sleep(ah);
2113
		ah->chip_fullsleep = true;
S
Sujith 已提交
2114 2115
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2116
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2117
		break;
2118
	default:
2119
		ath_err(common, "Unknown power mode %u\n", mode);
2120 2121
		return false;
	}
2122
	ah->power_mode = mode;
S
Sujith 已提交
2123

2124 2125 2126 2127 2128
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2129 2130 2131

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2132

S
Sujith 已提交
2133
	return status;
2134
}
2135
EXPORT_SYMBOL(ath9k_hw_setpower);
2136

S
Sujith 已提交
2137 2138 2139 2140
/*******************/
/* Beacon Handling */
/*******************/

2141
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2142 2143 2144
{
	int flags = 0;

S
Sujith 已提交
2145 2146
	ENABLE_REGWRITE_BUFFER(ah);

2147
	switch (ah->opmode) {
2148
	case NL80211_IFTYPE_ADHOC:
2149 2150
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2151
	case NL80211_IFTYPE_MESH_POINT:
2152
	case NL80211_IFTYPE_AP:
2153 2154 2155 2156 2157
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2158 2159 2160
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2161
	default:
2162 2163
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2164 2165
		return;
		break;
2166 2167
	}

2168 2169 2170
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2171

S
Sujith 已提交
2172 2173
	REGWRITE_BUFFER_FLUSH(ah);

2174 2175
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2176
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2177

2178
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2179
				    const struct ath9k_beacon_state *bs)
2180 2181
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2182
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2183
	struct ath_common *common = ath9k_hw_common(ah);
2184

S
Sujith 已提交
2185 2186
	ENABLE_REGWRITE_BUFFER(ah);

2187 2188 2189
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
	REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
2190

S
Sujith 已提交
2191 2192
	REGWRITE_BUFFER_FLUSH(ah);

2193 2194 2195
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2196
	beaconintval = bs->bs_intval;
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2210 2211 2212 2213
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2214

S
Sujith 已提交
2215 2216
	ENABLE_REGWRITE_BUFFER(ah);

2217 2218
	REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
	REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
2219

S
Sujith 已提交
2220 2221 2222
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2223

S
Sujith 已提交
2224 2225 2226 2227
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2228

S
Sujith 已提交
2229 2230
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2231

2232 2233
	REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
	REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
2234

S
Sujith 已提交
2235 2236
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2237 2238 2239
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2240

2241 2242
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2243
}
2244
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2245

S
Sujith 已提交
2246 2247 2248 2249
/*******************/
/* HW Capabilities */
/*******************/

2250 2251 2252 2253 2254 2255 2256 2257 2258
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2276 2277
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2278 2279
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2280
		return true;
Z
Zefir Kurtisi 已提交
2281 2282 2283 2284 2285
	default:
		return false;
	}
}

2286
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2287
{
2288
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2289
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2290
	struct ath_common *common = ath9k_hw_common(ah);
2291
	unsigned int chip_chainmask;
2292

2293
	u16 eeval;
2294
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2295

S
Sujith 已提交
2296
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2297
	regulatory->current_rd = eeval;
2298

2299
	if (ah->opmode != NL80211_IFTYPE_AP &&
2300
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2301 2302 2303 2304 2305
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2306 2307
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2308
	}
2309

S
Sujith 已提交
2310
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2311
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2312 2313
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2314 2315 2316
		return -EINVAL;
	}

2317 2318
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2319

2320 2321
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2322

2323 2324 2325 2326
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2327
		chip_chainmask = 1;
2328 2329
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2330 2331 2332 2333 2334 2335 2336
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2337
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2338 2339 2340 2341
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2342
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2343 2344 2345
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2346
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2347 2348
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2349
	else
2350
		/* Use rx_chainmask from EEPROM. */
2351
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2352

2353 2354
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2355 2356
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2357

2358
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2359

2360 2361 2362 2363
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2364 2365
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2366
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2367 2368 2369
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2370

2371 2372
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2373 2374
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2375 2376 2377 2378
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2379
	else if (AR_SREV_9285_12_OR_LATER(ah))
2380
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2381
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2382 2383 2384
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2385

2386
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2387
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2388
	else
S
Sujith 已提交
2389
		pCap->rts_aggr_limit = (8 * 1024);
2390

J
Johannes Berg 已提交
2391
#ifdef CONFIG_ATH9K_RFKILL
2392 2393 2394 2395 2396 2397
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2398 2399

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2400
	}
S
Sujith 已提交
2401
#endif
2402
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2403 2404 2405
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2406

2407
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2408 2409 2410
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2411

2412
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2413
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2414
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
2415 2416
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2417 2418 2419
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2420
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2421
		pCap->txs_len = sizeof(struct ar9003_txs);
2422 2423
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2424
		if (AR_SREV_9280_20(ah))
2425
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2426
	}
2427

2428 2429 2430
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2431 2432 2433
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2434
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2435 2436
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2437
	if (AR_SREV_9285(ah)) {
2438 2439 2440
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2441
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2442
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2443 2444
				ath_info(common, "Enable LNA combining\n");
			}
2445
		}
2446 2447
	}

2448 2449 2450 2451 2452
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2453
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2454
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2455
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2456
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2457 2458
			ath_info(common, "Enable LNA combining\n");
		}
2459
	}
2460

Z
Zefir Kurtisi 已提交
2461 2462 2463
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2476
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2477 2478 2479
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2480
		if (AR_SREV_9462_20_OR_LATER(ah))
2481 2482 2483
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

2484 2485
	if (AR_SREV_9462(ah))
		pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
2486

S
Sujith Manoharan 已提交
2487 2488 2489 2490
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

2491
	return 0;
2492 2493
}

S
Sujith 已提交
2494 2495 2496
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2497

2498
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2499 2500 2501 2502
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2503

S
Sujith 已提交
2504 2505 2506 2507 2508 2509
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2510

S
Sujith 已提交
2511
	gpio_shift = (gpio % 6) * 5;
2512

S
Sujith 已提交
2513 2514 2515 2516
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2517
	} else {
S
Sujith 已提交
2518 2519 2520 2521 2522
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2523 2524 2525
	}
}

2526
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2527
{
S
Sujith 已提交
2528
	u32 gpio_shift;
2529

2530
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2531

S
Sujith 已提交
2532 2533 2534 2535 2536 2537 2538
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2539

S
Sujith 已提交
2540
	gpio_shift = gpio << 1;
S
Sujith 已提交
2541 2542 2543 2544
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2545
}
2546
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2547

2548
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2549
{
2550 2551 2552
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2553
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2554
		return 0xffffffff;
2555

S
Sujith 已提交
2556 2557 2558 2559 2560
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2561 2562
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2563
	else if (AR_SREV_9271(ah))
2564
		return MS_REG_READ(AR9271, gpio) != 0;
2565
	else if (AR_SREV_9287_11_OR_LATER(ah))
2566
		return MS_REG_READ(AR9287, gpio) != 0;
2567
	else if (AR_SREV_9285_12_OR_LATER(ah))
2568
		return MS_REG_READ(AR9285, gpio) != 0;
2569
	else if (AR_SREV_9280_20_OR_LATER(ah))
2570 2571 2572
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2573
}
2574
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2575

2576
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2577
			 u32 ah_signal_type)
2578
{
S
Sujith 已提交
2579
	u32 gpio_shift;
2580

S
Sujith 已提交
2581 2582 2583 2584 2585 2586 2587
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2588

S
Sujith 已提交
2589
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2590 2591 2592 2593 2594
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2595
}
2596
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2597

2598
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2599
{
S
Sujith 已提交
2600 2601 2602 2603 2604 2605 2606
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2607 2608 2609
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2610 2611
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2612
}
2613
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2614

2615
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2616
{
S
Sujith 已提交
2617
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2618
}
2619
EXPORT_SYMBOL(ath9k_hw_setantenna);
2620

S
Sujith 已提交
2621 2622 2623 2624
/*********************/
/* General Operation */
/*********************/

2625
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2626
{
S
Sujith 已提交
2627 2628
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2629

S
Sujith 已提交
2630 2631 2632 2633
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2634

S
Sujith 已提交
2635
	return bits;
2636
}
2637
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2638

2639
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2640
{
S
Sujith 已提交
2641
	u32 phybits;
2642

S
Sujith 已提交
2643 2644
	ENABLE_REGWRITE_BUFFER(ah);

2645
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2646 2647
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2648 2649
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2650 2651 2652 2653 2654 2655
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2656

S
Sujith 已提交
2657
	if (phybits)
2658
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2659
	else
2660
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2661 2662

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2663
}
2664
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2665

2666
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2667
{
2668 2669 2670
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2671 2672 2673 2674
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2675
	ah->htc_reset_init = true;
2676
	return true;
S
Sujith 已提交
2677
}
2678
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2679

2680
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2681
{
2682
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2683
		return false;
2684

2685 2686 2687 2688 2689
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2690
}
2691
EXPORT_SYMBOL(ath9k_hw_disable);
2692

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2705 2706
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2727
				 ant_reduction, new_pwr, test);
2728 2729
}

2730
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2731
{
2732
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2733
	struct ath9k_channel *chan = ah->curchan;
2734
	struct ieee80211_channel *channel = chan->chan;
2735

D
Dan Carpenter 已提交
2736
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2737
	if (test)
2738
		channel->max_power = MAX_RATE_POWER / 2;
2739

2740
	ath9k_hw_apply_txpower(ah, chan, test);
2741

2742 2743
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2744
}
2745
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2746

2747
void ath9k_hw_setopmode(struct ath_hw *ah)
2748
{
2749
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2750
}
2751
EXPORT_SYMBOL(ath9k_hw_setopmode);
2752

2753
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2754
{
S
Sujith 已提交
2755 2756
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2757
}
2758
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2759

2760
void ath9k_hw_write_associd(struct ath_hw *ah)
2761
{
2762 2763 2764 2765 2766
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2767
}
2768
EXPORT_SYMBOL(ath9k_hw_write_associd);
2769

2770 2771
#define ATH9K_MAX_TSF_READ 10

2772
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2773
{
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2785

2786
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2787

2788
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2789
}
2790
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2791

2792
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2793 2794
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2795
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2796
}
2797
EXPORT_SYMBOL(ath9k_hw_settsf64);
2798

2799
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2800
{
2801 2802
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2803
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2804
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2805

S
Sujith 已提交
2806 2807
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2808
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2809

2810
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2811
{
2812
	if (set)
2813
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2814
	else
2815
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2816
}
2817
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2818

2819
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
2820 2821 2822
{
	u32 macmode;

2823
	if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2824 2825 2826
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2827

S
Sujith 已提交
2828
	REG_WRITE(ah, AR_2040_MODE, macmode);
2829
}
2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

2862
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2863 2864 2865
{
	return REG_READ(ah, AR_TSF_L32);
}
2866
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

2877 2878 2879 2880
	if ((timer_index < AR_FIRST_NDP_TIMER) ||
		(timer_index >= ATH_MAX_GEN_TIMER))
		return NULL;

2881
	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2882
	if (timer == NULL)
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2894
EXPORT_SYMBOL(ath_gen_timer_alloc);
2895

2896 2897
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2898
			      u32 timer_next,
2899
			      u32 timer_period)
2900 2901
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2902
	u32 mask = 0;
2903

2904
	timer_table->timer_mask |= BIT(timer->index);
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

2916
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2917
		/*
2918
		 * Starting from AR9462, each generic timer can select which tsf
2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942
	if (timer->trigger)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_TRIG);
	if (timer->overflow)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_THRESH);

	REG_SET_BIT(ah, AR_IMR_S5, mask);

	if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
		ah->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
2943
}
2944
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2945

2946
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2947 2948 2949 2950 2951 2952 2953
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

2964 2965 2966 2967 2968
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

2969 2970 2971 2972 2973 2974
	timer_table->timer_mask &= ~BIT(timer->index);

	if (timer_table->timer_mask == 0) {
		ah->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
2975
}
2976
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2977 2978 2979 2980 2981 2982 2983 2984 2985

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2986
EXPORT_SYMBOL(ath_gen_timer_free);
2987 2988 2989 2990 2991 2992 2993 2994

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2995 2996
	unsigned long trigger_mask, thresh_mask;
	unsigned int index;
2997 2998 2999 3000

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
3001 3002
	trigger_mask &= timer_table->timer_mask;
	thresh_mask &= timer_table->timer_mask;
3003

3004
	for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
3005
		timer = timer_table->timers[index];
3006 3007 3008 3009
		if (!timer)
		    continue;
		if (!timer->overflow)
		    continue;
3010 3011

		trigger_mask &= ~BIT(index);
3012 3013 3014
		timer->overflow(timer->arg);
	}

3015
	for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
3016
		timer = timer_table->timers[index];
3017 3018 3019 3020
		if (!timer)
		    continue;
		if (!timer->trigger)
		    continue;
3021 3022 3023
		timer->trigger(timer->arg);
	}
}
3024
EXPORT_SYMBOL(ath_gen_timer_isr);
3025

3026 3027 3028 3029
/********/
/* HTC  */
/********/

3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3042 3043
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3044
	{ AR_SREV_VERSION_9300,         "9300" },
3045
	{ AR_SREV_VERSION_9330,         "9330" },
3046
	{ AR_SREV_VERSION_9340,		"9340" },
3047
	{ AR_SREV_VERSION_9485,         "9485" },
3048
	{ AR_SREV_VERSION_9462,         "9462" },
3049
	{ AR_SREV_VERSION_9550,         "9550" },
3050
	{ AR_SREV_VERSION_9565,         "9565" },
3051
	{ AR_SREV_VERSION_9531,         "9531" },
3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3069
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3086
static const char *ath9k_hw_rf_name(u16 rf_version)
3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3098 3099 3100 3101 3102 3103

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3104
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3105 3106 3107 3108
		used = scnprintf(hw_name, len,
				 "Atheros AR%s Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev);
3109 3110
	}
	else {
3111 3112 3113 3114 3115 3116 3117
		used = scnprintf(hw_name, len,
				 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev,
				 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
						  & AR_RADIO_SREV_MAJOR)),
				 ah->hw_version.phyRev);
3118 3119 3120 3121 3122
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);