hw.c 70.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90 91 92 93
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
	else if (!ah->curchan) /* should really check for CCK instead */
94 95 96 97 98
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
99
	else
100 101 102 103 104
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

105 106 107 108 109 110 111
	if (ah->curchan) {
		if (IS_CHAN_HALF_RATE(ah->curchan))
			clockrate /= 2;
		if (IS_CHAN_QUARTER_RATE(ah->curchan))
			clockrate /= 4;
	}

112
	common->clockrate = clockrate;
S
Sujith 已提交
113 114
}

115
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
116
{
117
	struct ath_common *common = ath9k_hw_common(ah);
118

119
	return usecs * common->clockrate;
S
Sujith 已提交
120
}
121

S
Sujith 已提交
122
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
123 124 125
{
	int i;

S
Sujith 已提交
126 127 128
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
129 130 131 132 133
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
134

J
Joe Perches 已提交
135 136 137
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
138

S
Sujith 已提交
139
	return false;
140
}
141
EXPORT_SYMBOL(ath9k_hw_wait);
142

143 144 145 146 147 148 149 150 151 152 153 154 155 156
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

157 158 159 160 161 162 163 164 165 166 167 168
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

169
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
170
			   u8 phy, int kbps,
S
Sujith 已提交
171 172
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
173
{
S
Sujith 已提交
174
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
175

S
Sujith 已提交
176 177
	if (kbps == 0)
		return 0;
178

179
	switch (phy) {
S
Sujith 已提交
180
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
181
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
182
		if (shortPreamble)
S
Sujith 已提交
183 184 185 186
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
187
	case WLAN_RC_PHY_OFDM:
188
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
189 190 191 192 193 194
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
195 196
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
212 213
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
214 215 216
		txTime = 0;
		break;
	}
217

S
Sujith 已提交
218 219
	return txTime;
}
220
EXPORT_SYMBOL(ath9k_hw_computetxtime);
221

222
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
223 224
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
225
{
S
Sujith 已提交
226
	int8_t extoff;
227

S
Sujith 已提交
228 229 230 231
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
232 233
	}

S
Sujith 已提交
234 235 236 237 238 239 240 241 242 243
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
244

S
Sujith 已提交
245 246
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
247
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
248
	centers->ext_center =
249
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
250 251
}

S
Sujith 已提交
252 253 254 255
/******************/
/* Chip Revisions */
/******************/

256
static void ath9k_hw_read_revisions(struct ath_hw *ah)
257
{
S
Sujith 已提交
258
	u32 val;
259

260 261 262 263
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
264 265 266 267 268 269 270 271 272
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
273 274 275 276 277 278 279
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
	}

S
Sujith 已提交
280
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
281

S
Sujith 已提交
282 283
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
284 285 286
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
287
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
288 289
	} else {
		if (!AR_SREV_9100(ah))
290
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
291

292
		ah->hw_version.macRev = val & AR_SREV_REVISION;
293

294
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
295
			ah->is_pciexpress = true;
S
Sujith 已提交
296
	}
297 298
}

S
Sujith 已提交
299 300 301 302
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

303
static void ath9k_hw_disablepcie(struct ath_hw *ah)
304
{
305
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
306
		return;
307

S
Sujith 已提交
308 309 310 311 312 313 314 315 316
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
317

S
Sujith 已提交
318
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
319 320
}

321
/* This should work for all families including legacy */
322
static bool ath9k_hw_chip_test(struct ath_hw *ah)
323
{
324
	struct ath_common *common = ath9k_hw_common(ah);
325
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
326
	u32 regHold[2];
J
Joe Perches 已提交
327 328 329
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
330
	int i, j, loop_max;
331

332 333 334 335 336 337 338
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
339 340
		u32 addr = regAddr[i];
		u32 wrData, rdData;
341

S
Sujith 已提交
342 343 344 345 346 347
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
348 349 350
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
351 352 353 354 355 356 357 358
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
359 360 361
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
362 363
				return false;
			}
364
		}
S
Sujith 已提交
365
		REG_WRITE(ah, regAddr[i], regHold[i]);
366
	}
S
Sujith 已提交
367
	udelay(100);
368

369 370 371
	return true;
}

372
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
373 374
{
	int i;
375

376 377 378 379 380 381 382 383 384
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
385
	ah->config.enable_ani = true;
386

S
Sujith 已提交
387
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
388 389
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
390 391
	}

392 393 394
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
395
	ah->config.rx_intr_mitigation = true;
396
	ah->config.pcieSerDesWrite = true;
397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
415
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
416 417
}

418
static void ath9k_hw_init_defaults(struct ath_hw *ah)
419
{
420 421 422 423 424 425
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

426 427
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
428

429
	ah->atim_window = 0;
430 431 432
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
433 434
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
435
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
436
	ah->slottime = 20;
437
	ah->globaltxtimeout = (u32) -1;
438
	ah->power_mode = ATH9K_PM_UNDEFINED;
439 440
}

441
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
442
{
443
	struct ath_common *common = ath9k_hw_common(ah);
444 445 446
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
447
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
448 449 450

	sum = 0;
	for (i = 0; i < 3; i++) {
451
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
452
		sum += eeval;
453 454
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
455
	}
S
Sujith 已提交
456
	if (sum == 0 || sum == 0xffff * 3)
457 458 459 460 461
		return -EADDRNOTAVAIL;

	return 0;
}

462
static int ath9k_hw_post_init(struct ath_hw *ah)
463
{
S
Sujith Manoharan 已提交
464
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
465
	int ecode;
466

S
Sujith Manoharan 已提交
467
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
468 469 470
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
471

472 473 474 475 476
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
477

478
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
479 480
	if (ecode != 0)
		return ecode;
481

J
Joe Perches 已提交
482 483 484 485
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
486

487 488
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
489 490
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
491
		ath9k_hw_rf_free_ext_banks(ah);
492
		return ecode;
493
	}
494

495
	if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
S
Sujith 已提交
496
		ath9k_hw_ani_setup(ah);
497
		ath9k_hw_ani_init(ah);
498 499 500 501 502
	}

	return 0;
}

503
static void ath9k_hw_attach_ops(struct ath_hw *ah)
504
{
505 506 507 508
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
509 510
}

511 512
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
513
{
514
	struct ath_common *common = ath9k_hw_common(ah);
515
	int r = 0;
516

517 518
	ath9k_hw_read_revisions(ah);

519 520 521 522 523 524 525 526 527
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

528
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
529
		ath_err(common, "Couldn't reset chip\n");
530
		return -EIO;
531 532
	}

533 534 535
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

536
	ath9k_hw_attach_ops(ah);
537

538
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
539
		ath_err(common, "Couldn't wakeup chip\n");
540
		return -EIO;
541 542 543 544
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
545 546
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
547 548 549 550 551 552 553 554
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
555
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
556 557
		ah->config.serialize_regmode);

558 559 560 561 562
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

563 564 565 566 567 568 569 570 571 572
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
573
	case AR_SREV_VERSION_9330:
574
	case AR_SREV_VERSION_9485:
575
	case AR_SREV_VERSION_9340:
576 577
		break;
	default:
578 579 580
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
581
		return -EOPNOTSUPP;
582 583
	}

584 585
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
	    AR_SREV_9330(ah))
586 587
		ah->is_pciexpress = false;

588 589 590 591
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
592
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
593
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
594 595
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
596 597 598

	ath9k_hw_init_mode_regs(ah);

599

600
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
601
		ath9k_hw_configpcipowersave(ah, 0, 0);
602 603 604
	else
		ath9k_hw_disablepcie(ah);

605 606
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
607

608
	r = ath9k_hw_post_init(ah);
609
	if (r)
610
		return r;
611 612

	ath9k_hw_init_mode_gain_regs(ah);
613 614 615 616
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

617 618
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
619
		ath_err(common, "Failed to initialize MAC address\n");
620
		return r;
621 622
	}

623
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
624
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
625
	else
626
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
627

628 629 630 631
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
632

633 634
	common->state = ATH_HW_INITIALIZED;

635
	return 0;
636 637
}

638
int ath9k_hw_init(struct ath_hw *ah)
639
{
640 641
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
642

643 644 645 646 647 648 649 650 651
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
652 653
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
654
	case AR2427_DEVID_PCIE:
655
	case AR9300_DEVID_PCIE:
656
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
657
	case AR9300_DEVID_AR9330:
658
	case AR9300_DEVID_AR9340:
659 660 661 662
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
663 664
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
665 666
		return -EOPNOTSUPP;
	}
667

668 669
	ret = __ath9k_hw_init(ah);
	if (ret) {
670 671 672
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
673 674
		return ret;
	}
675

676
	return 0;
677
}
678
EXPORT_SYMBOL(ath9k_hw_init);
679

680
static void ath9k_hw_init_qos(struct ath_hw *ah)
681
{
S
Sujith 已提交
682 683
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
684 685
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
686

S
Sujith 已提交
687 688 689 690 691 692 693 694 695 696
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
697 698

	REGWRITE_BUFFER_FLUSH(ah);
699 700
}

701
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
702
{
703 704 705
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
706

707 708
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
709

710
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
711 712 713
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

714
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
715
			      struct ath9k_channel *chan)
716
{
717 718
	u32 pll;

719 720
	if (AR_SREV_9485(ah)) {

721 722 723 724 725 726 727
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
728

729 730 731 732 733 734
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
735 736

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
737 738 739
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
740
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
741
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
742

743
		/* program BB PLL phase_shift to 0x6 */
744
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
745 746 747 748
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
749
		udelay(1000);
750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
	} else if (AR_SREV_9340(ah)) {
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
			pll2_divint = 88;
			pll2_divfrac = 0;
			refdiv = 5;
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
			 (0x4 << 26) | (0x18 << 19);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
818
	}
819 820

	pll = ath9k_hw_compute_pll_control(ah, chan);
821

822
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
823

824
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
825 826
		udelay(1000);

827 828
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
829 830
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
831 832
	}

S
Sujith 已提交
833 834 835
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
836 837 838 839 840 841 842 843 844 845 846 847 848

	if (AR_SREV_9340(ah)) {
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
849 850
}

851
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
852
					  enum nl80211_iftype opmode)
853
{
854
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
855
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
856 857 858 859
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
860

861 862 863
	if (AR_SREV_9340(ah))
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

864 865 866 867 868 869
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
870

871 872 873 874 875 876
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
877

878 879 880 881
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
882

883
	if (opmode == NL80211_IFTYPE_AP)
884
		imr_reg |= AR_IMR_MIB;
885

S
Sujith 已提交
886 887
	ENABLE_REGWRITE_BUFFER(ah);

888
	REG_WRITE(ah, AR_IMR, imr_reg);
889 890
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
891

S
Sujith 已提交
892 893
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
894
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
895 896
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
897

S
Sujith 已提交
898 899
	REGWRITE_BUFFER_FLUSH(ah);

900 901 902 903 904 905
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
906 907
}

908 909 910 911 912 913 914
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

915
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
916
{
917 918 919
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
920 921
}

922
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
923
{
924 925 926 927 928 929 930 931 932 933
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
934
}
S
Sujith 已提交
935

936
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
937 938
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
939 940
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
941
		ah->globaltxtimeout = (u32) -1;
942 943 944
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
945
		ah->globaltxtimeout = tu;
946 947 948 949
		return true;
	}
}

950
void ath9k_hw_init_global_settings(struct ath_hw *ah)
951
{
952 953 954
	struct ath_common *common = ath9k_hw_common(ah);
	struct ieee80211_conf *conf = &common->hw->conf;
	const struct ath9k_channel *chan = ah->curchan;
955
	int acktimeout;
956
	int slottime;
957
	int sifstime;
958 959
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
960

J
Joe Perches 已提交
961 962
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
963

964 965 966
	if (!chan)
		return;

967
	if (ah->misc_mode != 0)
968
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
969

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
	rx_lat = 37;
	tx_lat = 54;

	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

		slottime = 13;
		sifstime = 32;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
		rx_lat *= 4;
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

		slottime = 21;
		sifstime = 64;
	} else {
		eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS);
		reg = REG_READ(ah, AR_USEC);
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
		if (IS_CHAN_5GHZ(chan))
			sifstime = 16;
		else
			sifstime = 10;
	}
1003

1004
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1005
	acktimeout = slottime + sifstime + 3 * ah->coverage_class;
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1017 1018
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1019 1020
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
1021 1022
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1023 1024 1025 1026 1027 1028 1029 1030

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1031
}
1032
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1033

S
Sujith 已提交
1034
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1035
{
1036 1037
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1038
	if (common->state < ATH_HW_INITIALIZED)
1039 1040
		goto free_hw;

1041
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1042 1043

free_hw:
1044
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1045
}
S
Sujith 已提交
1046
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1047 1048 1049 1050 1051

/*******/
/* INI */
/*******/

1052
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1066 1067 1068 1069
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1070
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1071
{
1072
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1073

S
Sujith 已提交
1074 1075
	ENABLE_REGWRITE_BUFFER(ah);

1076 1077 1078
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1079 1080
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1081

1082 1083 1084
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1085
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1086

S
Sujith 已提交
1087 1088
	REGWRITE_BUFFER_FLUSH(ah);

1089 1090 1091 1092 1093
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1094 1095
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1096

S
Sujith 已提交
1097
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1098

1099 1100 1101
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1102
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1103

1104 1105 1106
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1107 1108
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1109 1110 1111 1112 1113 1114 1115 1116
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1117 1118 1119 1120
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1121
	if (AR_SREV_9285(ah)) {
1122 1123 1124 1125
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1126 1127
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1128
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1129 1130 1131
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1132

S
Sujith 已提交
1133 1134
	REGWRITE_BUFFER_FLUSH(ah);

1135 1136
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1137 1138
}

1139
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1140
{
1141 1142
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1143 1144

	switch (opmode) {
1145
	case NL80211_IFTYPE_ADHOC:
1146
	case NL80211_IFTYPE_MESH_POINT:
1147
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1148
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1149
		break;
1150 1151 1152
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1153
	case NL80211_IFTYPE_STATION:
1154
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1155
		break;
1156
	default:
1157 1158
		if (!ah->is_monitoring)
			set = 0;
1159
		break;
S
Sujith 已提交
1160
	}
1161
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1162 1163
}

1164 1165
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1181
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1182 1183 1184 1185
{
	u32 rst_flags;
	u32 tmpReg;

1186
	if (AR_SREV_9100(ah)) {
1187 1188
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1189 1190 1191
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1192 1193
	ENABLE_REGWRITE_BUFFER(ah);

1194 1195 1196 1197 1198
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1210
			u32 val;
S
Sujith 已提交
1211
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1212 1213 1214 1215 1216 1217 1218

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1219 1220 1221 1222 1223 1224 1225
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

			ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1261
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1262 1263 1264

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1265 1266
	udelay(50);

1267
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1268
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1269 1270
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1283
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1284
{
S
Sujith 已提交
1285 1286
	ENABLE_REGWRITE_BUFFER(ah);

1287 1288 1289 1290 1291
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1292 1293 1294
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1295
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1296 1297
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1298
	REG_WRITE(ah, AR_RTC_RESET, 0);
1299

S
Sujith 已提交
1300 1301
	REGWRITE_BUFFER_FLUSH(ah);

1302 1303 1304 1305
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1306 1307
		REG_WRITE(ah, AR_RC, 0);

1308
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1309 1310 1311 1312

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1313 1314
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1315 1316
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1317
		return false;
1318 1319
	}

S
Sujith 已提交
1320 1321 1322
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1323
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1324
{
1325 1326 1327 1328 1329
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1342 1343
}

1344
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1345
				struct ath9k_channel *chan)
1346
{
1347
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1348 1349 1350
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1351
		return false;
1352

1353
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1354
		return false;
1355

1356
	ah->chip_fullsleep = false;
S
Sujith 已提交
1357 1358
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1359

S
Sujith 已提交
1360
	return true;
1361 1362
}

1363
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1364
				    struct ath9k_channel *chan)
1365
{
1366
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1367
	struct ath_common *common = ath9k_hw_common(ah);
1368
	struct ieee80211_channel *channel = chan->chan;
1369
	u32 qnum;
1370
	int r;
1371 1372 1373

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1374 1375
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1376 1377 1378 1379
			return false;
		}
	}

1380
	if (!ath9k_hw_rfbus_req(ah)) {
1381
		ath_err(common, "Could not kill baseband RX\n");
1382 1383 1384
		return false;
	}

1385
	ath9k_hw_set_channel_regs(ah, chan);
1386

1387
	r = ath9k_hw_rf_set_freq(ah, chan);
1388
	if (r) {
1389
		ath_err(common, "Failed to set channel\n");
1390
		return false;
1391
	}
1392
	ath9k_hw_set_clockrate(ah);
1393

1394
	ah->eep_ops->set_txpower(ah, chan,
1395
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1396 1397 1398
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1399
			     (u32) regulatory->power_limit), false);
1400

1401
	ath9k_hw_rfbus_done(ah);
1402

S
Sujith 已提交
1403 1404 1405
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1406
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1407 1408 1409 1410

	return true;
}

1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1425
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1426
{
1427 1428 1429
	int count = 50;
	u32 reg;

1430
	if (AR_SREV_9285_12_OR_LATER(ah))
1431 1432 1433 1434
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1435

1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1448

1449
	return false;
J
Johannes Berg 已提交
1450
}
1451
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1452

1453
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1454
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1455
{
1456
	struct ath_common *common = ath9k_hw_common(ah);
1457
	u32 saveLedState;
1458
	struct ath9k_channel *curchan = ah->curchan;
1459 1460
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1461
	u64 tsf = 0;
1462
	int i, r;
1463

1464 1465
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1466

1467
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1468
		return -EIO;
1469

1470
	if (curchan && !ah->chip_fullsleep)
1471 1472
		ath9k_hw_getnf(ah, curchan);

1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1483
	if (bChannelChange &&
1484 1485 1486
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1487
	    ((chan->channelFlags & CHANNEL_ALL) ==
1488
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1489
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1490

L
Luis R. Rodriguez 已提交
1491
		if (ath9k_hw_channel_change(ah, chan)) {
1492
			ath9k_hw_loadnf(ah, ah->curchan);
1493
			ath9k_hw_start_nfcal(ah, true);
1494 1495
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1496
			return 0;
1497 1498 1499 1500 1501 1502 1503 1504 1505
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1506
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1507 1508
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1509 1510
		tsf = ath9k_hw_gettsf64(ah);

1511 1512 1513 1514 1515 1516
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1517 1518
	ah->paprd_table_write_done = false;

1519
	/* Only required on the first reset */
1520 1521 1522 1523 1524 1525 1526
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1527
	if (!ath9k_hw_chip_reset(ah, chan)) {
1528
		ath_err(common, "Chip reset failed\n");
1529
		return -EINVAL;
1530 1531
	}

1532
	/* Only required on the first reset */
1533 1534 1535 1536 1537 1538 1539 1540
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1541
	/* Restore TSF */
1542
	if (tsf)
S
Sujith 已提交
1543 1544
		ath9k_hw_settsf64(ah, tsf);

1545
	if (AR_SREV_9280_20_OR_LATER(ah))
1546
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1547

S
Sujith 已提交
1548 1549 1550
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1551
	r = ath9k_hw_process_ini(ah, chan);
1552 1553
	if (r)
		return r;
1554

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1583 1584 1585
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1586
	ath9k_hw_spur_mitigate_freq(ah, chan);
1587
	ah->eep_ops->set_board_values(ah, chan);
1588

S
Sujith 已提交
1589 1590
	ENABLE_REGWRITE_BUFFER(ah);

1591 1592
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1593 1594
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1595
		  | (ah->config.
1596
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1597
		  | ah->sta_id1_defaults);
1598
	ath_hw_setbssidmask(common);
1599
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1600
	ath9k_hw_write_associd(ah);
1601 1602 1603
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1604 1605
	REGWRITE_BUFFER_FLUSH(ah);

1606 1607
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1608
	r = ath9k_hw_rf_set_freq(ah, chan);
1609 1610
	if (r)
		return r;
1611

1612 1613
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1614 1615
	ENABLE_REGWRITE_BUFFER(ah);

1616 1617 1618
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1619 1620
	REGWRITE_BUFFER_FLUSH(ah);

1621
	ah->intr_txqs = 0;
1622
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1623 1624
		ath9k_hw_resettxqueue(ah, i);

1625
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1626
	ath9k_hw_ani_cache_ini_regs(ah);
1627 1628
	ath9k_hw_init_qos(ah);

1629
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1630
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1631

1632
	ath9k_hw_init_global_settings(ah);
1633

1634
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1635
		ar9002_hw_update_async_fifo(ah);
1636
		ar9002_hw_enable_wep_aggregation(ah);
1637 1638
	}

1639
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1640 1641 1642 1643 1644

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1645
	if (ah->config.rx_intr_mitigation) {
1646 1647 1648 1649
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1650 1651 1652 1653 1654
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1655 1656
	ath9k_hw_init_bb(ah, chan);

1657
	if (!ath9k_hw_init_cal(ah, chan))
1658
		return -EIO;
1659

S
Sujith 已提交
1660
	ENABLE_REGWRITE_BUFFER(ah);
1661

1662
	ath9k_hw_restore_chainmask(ah);
1663 1664
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1665 1666
	REGWRITE_BUFFER_FLUSH(ah);

1667 1668 1669
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1670 1671 1672 1673
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1674
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1675
				"CFG Byte Swap Set 0x%x\n", mask);
1676 1677 1678 1679
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1680
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1681
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1682 1683
		}
	} else {
1684 1685 1686 1687 1688 1689 1690
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1691
#ifdef __BIG_ENDIAN
1692
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
1693 1694
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
1695
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1696 1697 1698
#endif
	}

1699
	if (ah->btcoex_hw.enabled)
1700 1701
		ath9k_hw_btcoex_enable(ah);

1702
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1703
		ar9003_hw_bb_watchdog_config(ah);
1704

1705 1706 1707
		ar9003_hw_disable_phy_restart(ah);
	}

1708 1709
	ath9k_hw_apply_gpio_override(ah);

1710
	return 0;
1711
}
1712
EXPORT_SYMBOL(ath9k_hw_reset);
1713

S
Sujith 已提交
1714 1715 1716 1717
/******************************/
/* Power Management (Chipset) */
/******************************/

1718 1719 1720 1721
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1722
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1723
{
S
Sujith 已提交
1724 1725
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1726 1727 1728 1729
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1730 1731
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1732
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1733
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1734

1735
		/* Shutdown chip. Active low */
1736
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1737 1738
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1739
	}
1740 1741 1742 1743 1744

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1745 1746
}

1747 1748 1749 1750 1751
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1752
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1753
{
S
Sujith 已提交
1754 1755
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1756
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1757

S
Sujith 已提交
1758
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1759
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1760 1761 1762
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1763 1764 1765 1766
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1767 1768
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1769 1770
		}
	}
1771 1772 1773 1774

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1775 1776
}

1777
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1778
{
S
Sujith 已提交
1779 1780
	u32 val;
	int i;
1781

1782 1783 1784 1785 1786 1787
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1788 1789 1790 1791 1792 1793 1794
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1795 1796
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1797 1798 1799 1800
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1801

S
Sujith 已提交
1802 1803 1804
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1805

S
Sujith 已提交
1806 1807 1808 1809 1810 1811 1812
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1813
		}
S
Sujith 已提交
1814
		if (i == 0) {
1815 1816 1817
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1818
			return false;
1819 1820 1821
		}
	}

S
Sujith 已提交
1822
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1823

S
Sujith 已提交
1824
	return true;
1825 1826
}

1827
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1828
{
1829
	struct ath_common *common = ath9k_hw_common(ah);
1830
	int status = true, setChip = true;
S
Sujith 已提交
1831 1832 1833 1834 1835 1836 1837
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1838 1839 1840
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1841 1842
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1843 1844 1845 1846 1847 1848 1849

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1850
		ah->chip_fullsleep = true;
S
Sujith 已提交
1851 1852 1853 1854
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1855
	default:
1856
		ath_err(common, "Unknown power mode %u\n", mode);
1857 1858
		return false;
	}
1859
	ah->power_mode = mode;
S
Sujith 已提交
1860

1861 1862 1863 1864 1865
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1866 1867 1868

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1869

S
Sujith 已提交
1870
	return status;
1871
}
1872
EXPORT_SYMBOL(ath9k_hw_setpower);
1873

S
Sujith 已提交
1874 1875 1876 1877
/*******************/
/* Beacon Handling */
/*******************/

1878
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1879 1880 1881
{
	int flags = 0;

S
Sujith 已提交
1882 1883
	ENABLE_REGWRITE_BUFFER(ah);

1884
	switch (ah->opmode) {
1885
	case NL80211_IFTYPE_ADHOC:
1886
	case NL80211_IFTYPE_MESH_POINT:
1887 1888
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1889 1890
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1891
		flags |= AR_NDP_TIMER_EN;
1892
	case NL80211_IFTYPE_AP:
1893 1894 1895 1896 1897
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1898 1899 1900
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1901
	default:
J
Joe Perches 已提交
1902 1903 1904
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1905 1906
		return;
		break;
1907 1908
	}

1909 1910 1911 1912
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1913

S
Sujith 已提交
1914 1915
	REGWRITE_BUFFER_FLUSH(ah);

1916 1917
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1918
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1919

1920
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1921
				    const struct ath9k_beacon_state *bs)
1922 1923
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1924
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1925
	struct ath_common *common = ath9k_hw_common(ah);
1926

S
Sujith 已提交
1927 1928
	ENABLE_REGWRITE_BUFFER(ah);

1929 1930 1931
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
1932
		  TU_TO_USEC(bs->bs_intval));
1933
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1934
		  TU_TO_USEC(bs->bs_intval));
1935

S
Sujith 已提交
1936 1937
	REGWRITE_BUFFER_FLUSH(ah);

1938 1939 1940
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

1941
	beaconintval = bs->bs_intval;
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1955 1956 1957 1958
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1959

S
Sujith 已提交
1960 1961
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1962 1963 1964
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1965

S
Sujith 已提交
1966 1967 1968
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1969

S
Sujith 已提交
1970 1971 1972 1973
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1974

S
Sujith 已提交
1975 1976
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1977

S
Sujith 已提交
1978 1979
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1980

S
Sujith 已提交
1981 1982
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1983 1984 1985
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1986

1987 1988
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1989
}
1990
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1991

S
Sujith 已提交
1992 1993 1994 1995
/*******************/
/* HW Capabilities */
/*******************/

1996
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1997
{
1998
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1999
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2000
	struct ath_common *common = ath9k_hw_common(ah);
2001
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2002

2003
	u16 eeval;
2004
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2005

S
Sujith 已提交
2006
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2007
	regulatory->current_rd = eeval;
2008

S
Sujith 已提交
2009
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2010
	if (AR_SREV_9285_12_OR_LATER(ah))
2011
		eeval |= AR9285_RDEXT_DEFAULT;
2012
	regulatory->current_rd_ext = eeval;
2013

2014
	if (ah->opmode != NL80211_IFTYPE_AP &&
2015
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2016 2017 2018 2019 2020
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
2021 2022
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2023
	}
2024

S
Sujith 已提交
2025
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2026
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2027 2028
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2029 2030 2031
		return -EINVAL;
	}

2032 2033
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2034

2035 2036
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2037

S
Sujith 已提交
2038
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2039 2040 2041 2042
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2043
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2044 2045 2046
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2047
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2048 2049
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2050
	else
2051
		/* Use rx_chainmask from EEPROM. */
2052
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2053

2054
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2055

2056 2057 2058 2059
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2060 2061
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2062
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2063 2064 2065
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2066

2067 2068
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2069 2070
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2071
	else if (AR_SREV_9285_12_OR_LATER(ah))
2072
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2073
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2074 2075 2076
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2077

S
Sujith 已提交
2078 2079 2080 2081 2082
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2083 2084
	}

2085
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2086 2087 2088 2089 2090 2091
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2092 2093

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2094
	}
S
Sujith 已提交
2095
#endif
2096
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2097 2098 2099
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2100

2101
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2102 2103 2104
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2105

2106 2107
	if (common->btcoex_enabled) {
		if (AR_SREV_9300_20_OR_LATER(ah)) {
2108
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
		} else if (AR_SREV_9280_20_OR_LATER(ah)) {
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;

			if (AR_SREV_9285(ah)) {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
				btcoex_hw->btpriority_gpio =
						ATH_BTPRIORITY_GPIO_9285;
			} else {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
			}
2123
		}
2124
	} else {
2125
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2126
	}
2127

2128
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2129
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2130
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
2131 2132
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2133 2134 2135
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2136
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2137
		pCap->txs_len = sizeof(struct ar9003_txs);
2138 2139
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2140
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2141 2142
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2143
		if (AR_SREV_9280_20(ah))
2144
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2145
	}
2146

2147 2148 2149
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2150 2151 2152
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2153
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2154 2155
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2156 2157 2158 2159 2160 2161 2162
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2163 2164 2165 2166 2167 2168
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2169
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2185

2186 2187 2188 2189 2190
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2203
	return 0;
2204 2205
}

S
Sujith 已提交
2206 2207 2208
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2209

2210
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2211 2212 2213 2214
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2215

S
Sujith 已提交
2216 2217 2218 2219 2220 2221
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2222

S
Sujith 已提交
2223
	gpio_shift = (gpio % 6) * 5;
2224

S
Sujith 已提交
2225 2226 2227 2228
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2229
	} else {
S
Sujith 已提交
2230 2231 2232 2233 2234
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2235 2236 2237
	}
}

2238
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2239
{
S
Sujith 已提交
2240
	u32 gpio_shift;
2241

2242
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2243

S
Sujith 已提交
2244 2245 2246 2247 2248 2249 2250
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2251

S
Sujith 已提交
2252
	gpio_shift = gpio << 1;
S
Sujith 已提交
2253 2254 2255 2256
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2257
}
2258
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2259

2260
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2261
{
2262 2263 2264
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2265
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2266
		return 0xffffffff;
2267

S
Sujith 已提交
2268 2269 2270 2271 2272
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2273 2274
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2275
	else if (AR_SREV_9271(ah))
2276
		return MS_REG_READ(AR9271, gpio) != 0;
2277
	else if (AR_SREV_9287_11_OR_LATER(ah))
2278
		return MS_REG_READ(AR9287, gpio) != 0;
2279
	else if (AR_SREV_9285_12_OR_LATER(ah))
2280
		return MS_REG_READ(AR9285, gpio) != 0;
2281
	else if (AR_SREV_9280_20_OR_LATER(ah))
2282 2283 2284
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2285
}
2286
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2287

2288
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2289
			 u32 ah_signal_type)
2290
{
S
Sujith 已提交
2291
	u32 gpio_shift;
2292

S
Sujith 已提交
2293 2294 2295 2296 2297 2298 2299
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2300

S
Sujith 已提交
2301
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2302 2303 2304 2305 2306
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2307
}
2308
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2309

2310
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2311
{
S
Sujith 已提交
2312 2313 2314 2315 2316 2317 2318
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2319 2320 2321
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2322 2323
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2324
}
2325
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2326

2327
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2328
{
S
Sujith 已提交
2329
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2330
}
2331
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2332

2333
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2334
{
S
Sujith 已提交
2335
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2336
}
2337
EXPORT_SYMBOL(ath9k_hw_setantenna);
2338

S
Sujith 已提交
2339 2340 2341 2342
/*********************/
/* General Operation */
/*********************/

2343
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2344
{
S
Sujith 已提交
2345 2346
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2347

S
Sujith 已提交
2348 2349 2350 2351
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2352

S
Sujith 已提交
2353
	return bits;
2354
}
2355
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2356

2357
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2358
{
S
Sujith 已提交
2359
	u32 phybits;
2360

S
Sujith 已提交
2361 2362
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2363 2364
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2365 2366 2367 2368 2369 2370
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2371

S
Sujith 已提交
2372
	if (phybits)
2373
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2374
	else
2375
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2376 2377

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2378
}
2379
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2380

2381
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2382
{
2383 2384 2385 2386 2387
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2388
}
2389
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2390

2391
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2392
{
2393
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2394
		return false;
2395

2396 2397 2398 2399 2400
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2401
}
2402
EXPORT_SYMBOL(ath9k_hw_disable);
2403

2404
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2405
{
2406
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2407
	struct ath9k_channel *chan = ah->curchan;
2408
	struct ieee80211_channel *channel = chan->chan;
2409

2410
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2411

2412
	ah->eep_ops->set_txpower(ah, chan,
2413
				 ath9k_regd_get_ctl(regulatory, chan),
2414 2415 2416
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2417
				 (u32) regulatory->power_limit), test);
2418
}
2419
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2420

2421
void ath9k_hw_setopmode(struct ath_hw *ah)
2422
{
2423
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2424
}
2425
EXPORT_SYMBOL(ath9k_hw_setopmode);
2426

2427
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2428
{
S
Sujith 已提交
2429 2430
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2431
}
2432
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2433

2434
void ath9k_hw_write_associd(struct ath_hw *ah)
2435
{
2436 2437 2438 2439 2440
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2441
}
2442
EXPORT_SYMBOL(ath9k_hw_write_associd);
2443

2444 2445
#define ATH9K_MAX_TSF_READ 10

2446
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2447
{
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2459

2460
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2461

2462
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2463
}
2464
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2465

2466
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2467 2468
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2469
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2470
}
2471
EXPORT_SYMBOL(ath9k_hw_settsf64);
2472

2473
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2474
{
2475 2476
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2477 2478
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2479

S
Sujith 已提交
2480 2481
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2482
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2483

S
Sujith 已提交
2484
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2485 2486
{
	if (setting)
2487
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2488
	else
2489
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2490
}
2491
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2492

L
Luis R. Rodriguez 已提交
2493
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2494
{
L
Luis R. Rodriguez 已提交
2495
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2496 2497
	u32 macmode;

L
Luis R. Rodriguez 已提交
2498
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2499 2500 2501
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2502

S
Sujith 已提交
2503
	REG_WRITE(ah, AR_2040_MODE, macmode);
2504
}
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2551
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2552 2553 2554
{
	return REG_READ(ah, AR_TSF_L32);
}
2555
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2569 2570 2571
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2584
EXPORT_SYMBOL(ath_gen_timer_alloc);
2585

2586 2587
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2588
			      u32 trig_timeout,
2589
			      u32 timer_period)
2590 2591
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2592
	u32 tsf, timer_next;
2593 2594 2595 2596 2597 2598 2599

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2600 2601
	timer_next = tsf + trig_timeout;

J
Joe Perches 已提交
2602 2603 2604
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2621
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2622

2623
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2643
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2644 2645 2646 2647 2648 2649 2650 2651 2652

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2653
EXPORT_SYMBOL(ath_gen_timer_free);
2654 2655 2656 2657 2658 2659 2660 2661

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2662
	struct ath_common *common = ath9k_hw_common(ah);
2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2677 2678
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2679 2680 2681 2682 2683 2684 2685
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2686 2687
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2688 2689 2690
		timer->trigger(timer->arg);
	}
}
2691
EXPORT_SYMBOL(ath_gen_timer_isr);
2692

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2715 2716
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2717
	{ AR_SREV_VERSION_9300,         "9300" },
2718
	{ AR_SREV_VERSION_9330,         "9330" },
2719
	{ AR_SREV_VERSION_9485,         "9485" },
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2737
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2754
static const char *ath9k_hw_rf_name(u16 rf_version)
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2766 2767 2768 2769 2770 2771

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2772
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);